# ne<mark>x</mark>peria

### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <u>http://www.nxp.com</u>, <u>http://www.philips.com/</u> or <u>http://www.semiconductors.philips.com/</u>, use <u>http://www.nexperia.com</u>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use **salesaddresses@nexperia.com** (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

### DISCRETE SEMICONDUCTORS



Product data sheet Supersedes data of 2004 Aug 5 2004 Oct 25



**PBSS4480X** 

## 80 V, 4 A NPN low V<sub>CEsat</sub> (BISS) transistor

### **FEATURES**

- High h<sub>FE</sub> and low V<sub>CEsat</sub> at high current operation
- High collector current capability: I<sub>C</sub> maximum 4 A
- · High efficiency leading to less heat generation.

### **APPLICATIONS**

- Medium power peripheral drivers; e.g. fan, motor
- · Strobe flash units for DSC and mobile phones
- Inverter applications; e.g. TFT displays
- · Power switch for LAN and ADSL systems
- Medium power DC-to-DC conversion
- · Battery chargers.

### DESCRIPTION

NPN low V<sub>CEsat</sub> transistor in a SOT89 (SC-62) plastic package.

PNP complement: PBSS5480X.

### MARKING

| TYPE NUMBER | MARKING CODE <sup>(1)</sup> |
|-------------|-----------------------------|
| PBSS4480X   | *1Y                         |

#### Note

- 1. \* = p: made in Hong Kong.
  - \* = t: made in Malaysia.
  - \* = W: made in China.

### **ORDERING INFORMATION**

### QUICK REFERENCE DATA

| SYMBOL             | PARAMETER                   | MAX. | UNIT |  |
|--------------------|-----------------------------|------|------|--|
| V <sub>CEO</sub>   | collector-emitter voltage   | 80   | V    |  |
| I <sub>C</sub>     | collector current (DC)      | 4    | А    |  |
| I <sub>CM</sub>    | peak collector current      | 10   | А    |  |
| R <sub>CEsat</sub> | equivalent<br>on-resistance | 54   | mΩ   |  |

### PINNING

| PIN | DESCRIPTION |  |
|-----|-------------|--|
| 1   | emitter     |  |
| 2   | collector   |  |
| 3   | base        |  |



Fig.1 Simplified outline (SOT89) and symbol.

|           | PACKAGE                                                                                                |  |       |  |
|-----------|--------------------------------------------------------------------------------------------------------|--|-------|--|
|           | NAME DESCRIPTION VERSIO                                                                                |  |       |  |
| PBSS4480X | <ul> <li>plastic surface mounted package; collector pad for good heat<br/>transfer; 3 leads</li> </ul> |  | SOT89 |  |

### PBSS4480X

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                         | CONDITIONS                              | MIN. | MAX. | UNIT |
|------------------|-----------------------------------|-----------------------------------------|------|------|------|
| V <sub>CBO</sub> | collector-base voltage            | open emitter                            | _    | 80   | V    |
| V <sub>CEO</sub> | collector-emitter voltage         | open base                               | _    | 80   | V    |
| V <sub>EBO</sub> | emitter-base voltage              | open collector                          | _    | 5    | V    |
| I <sub>C</sub>   | collector current (DC)            | note 4                                  | _    | 4    | А    |
| I <sub>CRM</sub> | repetitive peak collector current | $t_p \le 10 \text{ ms}; \delta \le 0.1$ | _    | 6    | А    |
| I <sub>CM</sub>  | peak collector current            | t = 1 ms or limited by $T_{j(max)}$     | _    | 10   | А    |
| IB               | base current (DC)                 |                                         | _    | 1    | А    |
| I <sub>BM</sub>  | peak base current                 | t ≤ 300 μs                              | _    | 2    | А    |
| P <sub>tot</sub> | total power dissipation           | $T_{amb} \le 25 \ ^{\circ}C$            |      |      |      |
|                  |                                   | notes 1 and 2                           | _    | 2.5  | W    |
|                  |                                   | note 2                                  | _    | 550  | mW   |
|                  |                                   | note 3                                  | -    | 1    | W    |
|                  |                                   | note 4                                  | -    | 1.4  | W    |
|                  |                                   | note 5                                  | _    | 1.6  | W    |
| Tj               | junction temperature              |                                         | _    | 150  | °C   |
| T <sub>amb</sub> | ambient temperature               |                                         | -65  | +150 | °C   |
| T <sub>stg</sub> | storage temperature               |                                         | -65  | +150 | °C   |

### Notes

1. Operated under pulsed conditions; pulse width  $t_p \leq$  10 ms; duty cycle  $\delta \leq$  0.2.

- 2. Device mounted on a printed-circuit board, single-sided copper, tin-plated and standard footprint.
- 3. Device mounted on a printed-circuit board, single-sided copper, tin-plated and mounting pad for collector 1 cm<sup>2</sup>.
- 4. Device mounted on a printed-circuit board, single-sided copper, tin-plated and mounting pad for collector 6 cm<sup>2</sup>.
- 5. Device mounted on a 7 cm<sup>2</sup> ceramic printed-circuit board, 1 cm<sup>2</sup> single-sided copper and tin-plated. For other mounting conditions, see *"Thermal considerations for SOT89 in the General Part of associated Handbook"*.



### PBSS4480X

### PBSS4480X

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                           | CONDITIONS    | VALUE | UNIT |
|----------------------|-----------------------------------------------------|---------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction                    | in free air   |       |      |
|                      | to ambient                                          | notes 1 and 2 | 50    | K/W  |
|                      |                                                     | note 2        | 225   | K/W  |
|                      |                                                     | note 3        | 125   | K/W  |
|                      |                                                     | note 4        | 90    | K/W  |
|                      |                                                     | note 5        | 80    | K/W  |
| R <sub>th(j-s)</sub> | thermal resistance from junction to soldering point |               | 16    | K/W  |

### Notes

- 1. Operated under pulsed conditions; pulse width  $t_p \le 10$  ms; duty cycle  $\delta \le 0.2$ .
- 2. Device mounted on a printed-circuit board, single-sided copper, tin-plated and standard footprint.
- 3. Device mounted on a printed-circuit board, single-sided copper, tin-plated and mounting pad for collector 1 cm<sup>2</sup>.
- 4. Device mounted on a printed-circuit board, single-sided copper, tin-plated and mounting pad for collector 6 cm<sup>2</sup>.
- 5. Device mounted on a 7 cm<sup>2</sup> ceramic printed-circuit board, 1 cm<sup>2</sup> single-sided copper and tin-plated. For other mounting conditions, see *"Thermal considerations for SOT89 in the General Part of associated Handbook"*.



## 80 V, 4 A NPN low V<sub>CEsat</sub> (BISS) transistor

### PBSS4480X





2004 Oct 25

### PBSS4480X

### CHARACTERISTICS

 $T_{amb}$  = 25 °C unless otherwise specified.

| SYMBOL             | PARAMETER                         | CONDITIONS                                                             | MIN. | TYP. | MAX. | UNIT |
|--------------------|-----------------------------------|------------------------------------------------------------------------|------|------|------|------|
| I <sub>CBO</sub>   | collector-base cut-off current    | V <sub>CB</sub> = 80 V; I <sub>E</sub> = 0 A                           | -    | -    | 100  | nA   |
|                    |                                   | $V_{CB} = 80 \text{ V}; I_E = 0 \text{ A};$<br>T <sub>j</sub> = 150 °C | -    | -    | 50   | μΑ   |
| I <sub>CES</sub>   | collector-emitter cut-off current | V <sub>CE</sub> = 80 V; V <sub>BE</sub> = 0 V                          | -    | -    | 100  | nA   |
| I <sub>EBO</sub>   | emitter-base cut-off current      | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}$                            | -    | -    | 100  | nA   |
| h <sub>FE</sub>    | DC current gain                   | $V_{CE} = 2 \text{ V}; \text{ I}_{C} = 0.5 \text{ A}$                  | 250  | 400  | -    | -    |
|                    |                                   | $V_{CE} = 2 V; I_{C} = 1 A; note 1$                                    | 250  | 400  | -    | -    |
|                    |                                   | $V_{CE} = 2 V; I_{C} = 2 A; note 1$                                    | 175  | 270  | -    | _    |
|                    |                                   | $V_{CE} = 2 V; I_{C} = 4 A; note 1$                                    | 80   | 140  | -    | -    |
| V <sub>CEsat</sub> | collector-emitter saturation      | I <sub>C</sub> = 0.5 A; I <sub>B</sub> = 50 mA                         | _    | 25   | 40   | mV   |
|                    | voltage                           | I <sub>C</sub> = 1 A; I <sub>B</sub> = 50 mA                           | _    | 55   | 80   | mV   |
|                    |                                   | I <sub>C</sub> = 2 A; I <sub>B</sub> = 40 mA                           | -    | 110  | 160  | mV   |
|                    |                                   | $I_{C} = 4 \text{ A}; I_{B} = 200 \text{ mA};$<br>note 1               | _    | 170  | 230  | mV   |
|                    |                                   | $I_{\rm C}$ = 5 A; $I_{\rm B}$ = 500 mA;<br>note 1                     | _    | 200  | 270  | mV   |
| R <sub>CEsat</sub> | equivalent on-resistance          | $I_{C} = 5 \text{ A}; I_{B} = 500 \text{ mA};$<br>note 1               | _    | 40   | 54   | mΩ   |
| V <sub>BEsat</sub> | base-emitter saturation voltage   | I <sub>C</sub> = 0.5 A; I <sub>B</sub> = 50 mA                         | _    | 0.78 | 0.85 | V    |
|                    |                                   | I <sub>C</sub> = 1 A; I <sub>B</sub> = 50 mA                           | _    | 0.79 | 0.9  | V    |
|                    |                                   | $I_{C} = 1 \text{ A}; I_{B} = 100 \text{ mA};$<br>note 1               | _    | 0.82 | 0.95 | V    |
|                    |                                   | $I_{C} = 4 \text{ A}; I_{B} = 400 \text{ mA};$<br>note 1               | _    | 0.95 | 1.05 | V    |
| V <sub>BEon</sub>  | base-emitter turn-on voltage      | I <sub>C</sub> = 2 A; V <sub>CE</sub> = 2 V                            | _    | 0.78 | 0.85 | V    |
| f <sub>T</sub>     | transition frequency              | $I_{C} = 100 \text{ mA}; V_{CE} = 10 \text{ V};$<br>f = 100 MHz        | 120  | 150  | -    | MHz  |
| Cc                 | collector capacitance             | $I_E = i_e = 0 \text{ A}; V_{CB} = 10 \text{ V};$<br>f = 1 MHz         | _    | 35   | 50   | pF   |

### Note

1. Pulse test:  $t_p \leq 300~\mu\text{s};~\delta \leq 0.02.$ 

### PBSS4480X



2004 Oct 25

### PBSS4480X



2004 Oct 25

PBSS4480X

## 80 V, 4 A NPN low $V_{CEsat}$ (BISS) transistor

### **Reference mounting conditions**





2004 Oct 25



### PBSS4480X

### PACKAGE OUTLINE



### PBSS4480X

### DATA SHEET STATUS

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### Notes

- 1. Please consult the most recently issued document before initiating or completing a design.
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### DISCLAIMERS

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions

above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Terms and conditions of sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

## **NXP Semiconductors**

#### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

#### **Contact information**

For additional information please visit: http://www.nxp.com For sales offices addresses send e-mail to: salesaddresses@nxp.com

© NXP B.V. 2009

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R75/02/pp13

Date of release: 2004 Oct 25

Document order number: 9397 750 13924

