## DATA SHEET

For a complete data sheet, please also download:

- The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC
- The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC


## HEF4059B <br> LSI <br> Programmable divide-by-n counter

Product specification
File under Integrated Circuits, IC04

PHILIPS

## DESCRIPTION

The HEF4059B is a divide-by-n counter which can be programmed to divide an input frequency by any number $n$ from 3 to 15999 . The output signal is a one clock-cycle
wide pulse and occurs at a rate equal to the input frequency divided by $n$. The single output (O) has TTL drive capability. The down counter is preset by means of 16 jam inputs (J1 to J16); continued on next page.


Fig. 1 Functional block diagram.


FAMILY DATA, IDD LIMITS category LSI
See Family Specifications

The three mode selection inputs $\mathrm{K}_{\mathrm{a}}, \mathrm{K}_{\mathrm{b}}$ and $\mathrm{K}_{\mathrm{c}}$ determine the modulus ('divide-by' number) of the first and last counting sections in accordance with Table 1.
Every time the first (fastest) counting section goes through one cycle, it reduces, by 1 , the number that has been preset (jammed) into the three decades of the intermediate counting section and into the last counting section (which consists of flip-flops that are not needed for operating the first counting section).
For example, in the $\div 2$ mode, only one flip-flop is needed in the first counting section. Therefore the last (5th) counting section has three flip-flops that can be preset to a maximum count of seven with a place value of thousands. This counting mode is selected when $\mathrm{K}_{\mathrm{a}}, \mathrm{K}_{\mathrm{b}}$ and $\mathrm{K}_{\mathrm{c}}$ are set to HIGH. In this case input $J_{1}$ is used to preset the first counting section and $J_{2}$ to $J_{4}$ are used to preset the last (5th) counting section.
If $\div 10$ mode is desired for the first section, $\mathrm{K}_{\mathrm{a}}$ is set HIGH, $\mathrm{K}_{\mathrm{b}}$ to HIGH and $\mathrm{K}_{\mathrm{c}}$ to LOW. The jam inputs $\mathrm{J}_{1}$ to $\mathrm{J}_{4}$ are used to preset the first counting section and there is no last counting section. The intermediate counting section consists of three cascaded BCD decade ( $\div 10$ ) counters, presettable by means of the jam inputs $J_{5}$ to $J_{16}$.
When clock pulses are applied to the clock input after a
number $n$ has been preset into the counter, the counter counts down until the DETECTION circuit detects the zero state. At this time the PRESET ENABLE circuit is enabled to preset again the number $n$ into the counter and to produce an output pulse.
The preset of the counter to a desired $\div n$ is achieved as follows:

```
n=(MODE*) (1000 < decade 5 preset +
    100 }\times\mathrm{ decade 4 preset + 10 < decade 3 preset +
    1\times decade 2 preset) + decade 1 preset.
```

* MODE $=$ first counting section divider (10, 8, 5, 4 or 2 ).

To calculate preset values for any $n$ count, divide the $n$ count by the selected mode. The resultant is the corresponding preset values of the 5th to the 2nd decade with the remainder being equal to the 1 st decade value.

$$
\text { preset value }=\frac{\dot{\mathrm{n}}}{\text { mode }}
$$

If $n=8479$, and the selected mode $=5$, the preset value $=8479 \div 5=1695$ with a remainder of 4 , thus the jam inputs must be set as follows:

| 4 |  |  | 1 | 5 |  |  |  | 9 |  |  |  | 6 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $J_{1}$ | $\mathrm{~J}_{2}$ | $\mathrm{~J}_{3}$ | $\mathrm{~J}_{4}$ | $\mathrm{~J}_{5}$ | $\mathrm{~J}_{6}$ | $\mathrm{~J}_{7}$ | $\mathrm{~J}_{8}$ | $\mathrm{~J}_{9}$ | $\mathrm{~J}_{10}$ | $\mathrm{~J}_{11}$ | $\mathrm{~J}_{12}$ | $J_{13}$ | $\mathrm{~J}_{14}$ | $\mathrm{~J}_{15}$ | $\mathrm{~J}_{16}$ |
| L | L | H | H | H | L | H | L | H | L | L | H | L | H | H | L |

The mode select inputs permit frequency-synthesizer channel separations of $10,12,5,20,25$ and 50 parts. These inputs set the maximum value of $n$ at 9999 (when the first counting section divides by 5 or 10) or at 15999 (when the first counting section divides by 8,4 or 2 ). The three decades of the intermediate counting section can be preset to a binary 15 instead of a binary 9 . In this case the first cycle of a counter consists of 15 count pulses, the next cycles consisting of 10 count pulses. Thus the place value of the three decades are still 1,10 and 100. For example, in the $\div 8$ mode, the number from which the intermediate counting section begins to count-down can be preset to:

| 3rd decade: | 1500 |
| :--- | ---: |
| 2nd decade: | 150 |
| 1st decade: | 15 |

The last counting section can be preset to a maximum of 1 , with a place value of 1000 . The total of these numbers (2665) times 8 equals 21320 . The first counting section can be preset to a maximum of 7 . Therefore, 21327 is the maximum possible count in the $\div 8$ mode. The highest count of the various modes is shown in Table 1, in the column entitled 'extended counter range'. Control inputs $K_{b}$ and $K_{c}$ can be used to initiate and lock the counter in the 'master preset' mode. In this condition the flip-flops in the counter are preset in accordance with the jam inputs and the counter remains in that mode as long as $K_{b}$ and $\mathrm{K}_{\mathrm{c}}$ both remain LOW. The counter begins to run down from the preset state when a counting mode other than the 'master preset' mode is selected. Whenever the 'master preset' mode is used, control signals $K_{b}=L$ and $K_{c}=L$ must be applied for at least 3 full clock pulses. After the master preset mode inputs have been changed to one of the counting modes, the next positive-going clock transition changes an internal flip-flop so that the count-down can begin at the second positive-going clock transition. Thus, after a 'master preset' mode, there is always one extra count before the output goes HIGH.

Figure 3 illustrates the operation of the counter in mode $\div 8$ starting from the preset state 3 .


Fig. 3 Total count of 3.

If the 'master preset' mode is started two clock cycles or less before an output pulse, the output pulse will appear at the time due. If the 'master preset' mode is not used the counter is preset in accordance with the 'jam inputs when the output pulse appears. A HIGH level at the latch enable input (EL) will cause the counter output to go HIGH once an output pulse occurs, and remain in the HIGH state until EL input returns to LOW. If the EL input is LOW, the output pulse will remain HIGH for only one cycle of the clock input signal.

When $K_{a}=L, K_{b}=H, K_{c}=L$ and $E L=L$, the counter operates in the 'preset inhibit' mode, with which the dividend of the counter is fixed to 10000 , independent of the state of the jam inputs.
When in the same state of mode select inputs $E L=H$, the counter operates in the normal $\div 10$ mode, however, without the latch operation at the output.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
$\qquad$

FUNCTION TABLE

| LATCH ENABLE INPUT | MODE SELECT INPUTS |  |  | FIRST COUNTING SECTION DECADE 1 |  |  | LAST COUNTING SECTION DECADE 5 |  |  | COUNTER RANGE |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LE | $\mathrm{K}_{\mathrm{a}}$ | K ${ }_{\text {b }}$ | K | MODE | MAX. PRESET STATE | JAM INPUTS USED | DIVIDE BY | MAX. PRESET STATE | JAM INPUTS USED | BCD MAX. | BINARY MAX. |  |
| H | H | H | H | 2 | 1 | $J_{1}$ | 8 | 7 | $\mathrm{J}_{2} \mathrm{~J}_{3} \mathrm{~J}_{4}$ | 15999 | 17331 | timer mode |
| H | L | H | H | 4 | 3 | $J_{1} J_{2}$ | 4 | 3 | $J_{3} \mathrm{~J}_{4}$ | 15999 | 18663 |  |
| H | H | L | H | 5 | 4 | $J_{1} J_{2} J_{3}$ | 2 | 1 | $\mathrm{J}_{4}$ | 9999 | 13329 |  |
| H | L | L | H | 8 | 7 | $J_{1} J_{2} J_{3}$ | 2 | 1 | $\mathrm{J}_{4}$ | 15999 | 21327 |  |
| H | H | H | L | 10 | 9 | $J_{1} J_{2} J_{3} J_{4}$ | 1 | 0 | - | 9999 | 16659 |  |
| L | H | H | H | 2 | 1 | $J_{1}$ | 8 | 7 | $\mathrm{J}_{2} \mathrm{~J}_{3} \mathrm{~J}_{4}$ | 15999 | 17331 | divide-by-n mode |
| L | L | H | H | 4 | 3 | $J_{1} J_{2}$ | 4 | 3 | $J_{3} J_{4}$ | 15999 | 18663 |  |
| L | H | L | H | 5 | 4 | $J_{1} J_{2} J_{3}$ | 2 | 1 | $\mathrm{J}_{4}$ | 9999 | 13329 |  |
| L | L | L | H | 8 | 7 | $J_{1} J_{2} J_{3}$ | 2 | 1 | $\mathrm{J}_{4}$ | 15999 | 21327 |  |
| L | H | H | L | 10 | 9 | $J_{1} J_{2} J_{3} J_{4}$ | 1 | 0 | - | 9999 | 16659 |  |
| H | L | H | L | 10 | 9 | $J_{1} J_{2} J_{3} J_{4}$ | 1 | 0 | - | 9999 | 16659 |  |
| L | L | H | L | preset inhibited |  |  | preset inhibited |  |  | $\begin{aligned} & \hline \text { fixed } \\ & 10000 \end{aligned}$ | - | divide-by-10 000 mode |
| X | X | L | L | master preset |  |  | master preset |  |  | - | - | master preset mode |

## Note

1. It is recommended that the device is in the master preset mode $\left(\mathrm{K}_{\mathrm{b}}=\mathrm{K}_{\mathrm{c}}=\operatorname{logic} 0\right)$ in order to correctly initialize the device prior to start up.
2. $\mathrm{H}=\mathrm{HIGH}$ voltage level

L = LOW voltage level
X = don't care

## DC CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

|  | $V_{D D}$V | SYMBOL | Tamb $\left(^{\circ} \mathrm{C}\right.$ ) |  |  | UNIT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $-40$ MIN. | $\begin{aligned} & +25 \\ & \text { MIN. } \end{aligned}$ | $\begin{aligned} & +85 \\ & \text { MIN. } \end{aligned}$ |  |  |
| Output (sink) current LOW | $\begin{array}{r} 4,75 \\ 10 \\ 15 \end{array}$ | $\mathrm{l}_{\text {OL }}$ | $\begin{gathered} \hline 2,7 \\ 9,5 \\ 24 \end{gathered}$ | $\begin{gathered} 2,3 \\ 8 \\ 20 \end{gathered}$ | $\begin{gathered} \hline 1,8 \\ 6,3 \\ 16 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0,4 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 4,75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=0,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=1,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 15 \mathrm{~V} \end{aligned}$ |
| Output (source) current HIGH | $\begin{array}{r} 5 \\ 10 \\ 15 \end{array}$ | ${ }^{-1} \mathrm{OH}$ | $\begin{aligned} & \hline 0,8 \\ & 2,4 \\ & 8,4 \end{aligned}$ | $\begin{aligned} & \hline 0,7 \\ & 2 \\ & 7 \end{aligned}$ | $\begin{aligned} & \hline 0,5 \\ & 1,6 \\ & 5,6 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=4,6 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=9,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=13,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0 \text { or } 15 \mathrm{~V} \end{aligned}$ |
| Output (source) current HIGH | 5 | ${ }^{-1} \mathrm{OH}$ | 2,4 | 2 | 1,6 | mA | $\mathrm{V}_{\mathrm{O}}=2,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{I}}=0$ or 5 V |

## Programmable divide-by-n counter

## AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; input transition times $\leq 20 \mathrm{~ns}$

|  | $\begin{gathered} \mathrm{v}_{\mathrm{DD}} \\ \mathrm{~V} \end{gathered}$ | TYPICAL FORMULA FOR P ( $\mu \mathrm{W}$ ) |  |
| :---: | :---: | :---: | :---: |
| Dynamic power dissipation per package (P); n = 3 | $\begin{array}{r} 5 \\ 10 \\ 15 \end{array}$ | $\begin{array}{r} 1100 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \\ 5500 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \\ 15000 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \end{array}$ | where <br> $\mathrm{f}_{\mathrm{i}}=$ input freq. (MHz) <br> $\mathrm{f}_{\mathrm{o}}=$ output freq. (MHz) |
| $\mathrm{n}=1000$ | $\begin{array}{r} 5 \\ 10 \\ 15 \end{array}$ | $\begin{array}{r} 500 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \\ 3500 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \\ 9000 f_{i}+\sum\left(f_{0} C_{L}\right) \times V_{D D^{2}} \end{array}$ | $\mathrm{C}_{\mathrm{L}}=$ load capacitance (pF) <br> $\Sigma\left(\mathrm{f}_{0} \mathrm{C}_{\mathrm{L}}\right)=$ sum of outputs <br> $\mathrm{V}_{\mathrm{DD}}=$ supply voltage ( V ) |

## AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{Ss}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$; input transition times $\leq 20 \mathrm{~ns}$

|  | $\mathrm{V}_{\mathrm{DD}}$ | SYMBOL | MIN. | TYP. | MAX. |  | TYPICAL EXTRAPOLATION FORMULA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation delays $\mathrm{CP} \rightarrow \mathrm{O}$ <br> HIGH to LOW | 5 | $\mathrm{t}_{\text {PHL }}$ | 904535 |  | 180 | ns | $78 \mathrm{~ns}+(0,25 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 10 |  |  |  | 90 | ns | $40 \mathrm{~ns}+(0,10 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 15 |  |  |  | 70 | ns | $32 \mathrm{~ns}+(0,07 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 5 | tpLH |  | 100 | 200 | ns | $76 \mathrm{~ns}+(0,48 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
| LOW to HIGH | 10 |  |  | 50 | 100 | ns | $40 \mathrm{~ns}+(0,20 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 15 |  |  | 40 | 80 | ns | $33 \mathrm{~ns}+(0,15 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
| Output transition times HIGH to LOW | 5 | $\mathrm{t}_{\text {THL }}$ |  | 30 | 60 | ns | $10 \mathrm{~ns}+(0,40 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 10 |  |  | 15 | 30 | ns | $6 \mathrm{~ns}+(0,18 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 15 |  |  | 10 | 20 | ns | $4 \mathrm{~ns}+(0,13 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
| LOW to HIGH | 5 | $\mathrm{t}_{\text {TLH }}$ |  | 45 | 90 | ns | $10 \mathrm{~ns}+(0,70 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 10 |  |  | 25 | 50 | ns | $9 \mathrm{~ns}+(0,33 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
|  | 15 |  |  | 16 | 32 | ns | $5 \mathrm{~ns}+(0,23 \mathrm{~ns} / \mathrm{pF}) \mathrm{C}_{\mathrm{L}}$ |
| Maximum clock pulse frequency | 5 | $\mathrm{f}_{\text {max }}$ | 3,5 | 7 |  | MHz |  |
|  | 10 |  | 7,5 | 15 |  | MHz |  |
|  | 15 |  | 10,0 | 20 |  | MHz |  |

