### INTEGRATED CIRCUITS

# DATA SHEET

**74ABT273A**Octal D-type flip-flop

Product specification

1995 Sep 06

IC23 Data Handbook





### Octal D-type flip-flop

#### **74ABT273A**

#### **FEATURES**

- Eight edge-triggered D-type flip-flops
- Buffered common clock
- Buffered asynchronous Master Reset
- Power-up reset
- See 74ABT377 for clock enable version
- See 74ABT373 for transparent latch version
- See 74ABT374 for 3-State version
- ESD protection exceeds 2000 V per Mil Std 833 Method 3015 and 200 V per machine model.

#### **DESCRIPTION**

The 74ABT273A has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset ( $\overline{\text{MR}}$ ) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced Low independent of Clock or Data inputs by a Low voltage level on the  $\overline{\text{MR}}$  input. The device is useful for applications where the true output only is required and the CP and  $\overline{\text{MR}}$  are common elements.

#### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                     | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|-------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | $C_L = 50pF; V_{CC} = 5V$                       | 3.0<br>3.4 | ns   |
| C <sub>IN</sub>                      | Input capacitance             | V <sub>I</sub> = 0V or V <sub>CC</sub>          | 3.5        | pF   |
| Іссн                                 | Total supply current          | Outputs High; V <sub>CC</sub> =5.5V             | 150        | μΑ   |

#### **ORDERING INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 20-Pin Plastic DIP          | -40°C to +85°C    | 74ABT273A N           | 74ABT273A N   | SOT146-1   |
| 20-Pin plastic SO           | -40°C to +85°C    | 74ABT273A D           | 74ABT273A D   | SOT163-1   |
| 20-Pin Plastic SSOP Type II | -40°C to +85°C    | 74ABT273A DB          | 74ABT273A DB  | SOT339-1   |
| 20-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74ABT273A PW          | 7ABT273APW DH | SOT360-1   |

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

| PIN<br>NUMBER                 | SYMBOL          | NAME AND FUNCTION                      |
|-------------------------------|-----------------|----------------------------------------|
| 11                            | СР              | Clock pulse input (active rising edge) |
| 3, 4, 7, 8, 13,<br>14, 17, 18 | D0 - D7         | Data inputs                            |
| 2, 5, 6, 9, 12,<br>15, 16, 19 | Q0 - Q7         | Data outputs                           |
| 1                             | MR              | Master Reset input (active-Low)        |
| 10                            | GND             | Ground (0V)                            |
| 20                            | V <sub>CC</sub> | Positive supply voltage                |

### Octal D-type flip-flop

#### 74ABT273A

#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC SYMBOL**



#### **LOGIC DIAGRAM**



#### **FUNCTION TABLE**

|    | INPUTS   |    | OUTPUTS | OPERATING MODE |  |  |
|----|----------|----|---------|----------------|--|--|
| MR | СР       | Dn | Q0 - Q7 | OPERATING MODE |  |  |
| L  | Х        | Х  | L       | Reset (clear)  |  |  |
| Н  | <b>↑</b> | h  | Н       | Load "1"       |  |  |
| Н  | 1        | I  | L       | Load "0"       |  |  |

- H = High voltage level
- h = High voltage level one set-up time prior to the Low-to-High clock transition
- L = Low voltage level
- = Low voltage level one set-up time prior to the Low-to-High clock transition
- X = Don't care
- ↑ = Low-to-High clock transition

### Octal D-type flip-flop

74ABT273A

#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
| I <sub>OUT</sub> | DC output current              | output in Low state         | 128          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES:

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            | LIM | UNIT            |      |
|------------------|--------------------------------------|-----|-----------------|------|
| STWIBOL          | FARAMETER                            | Min | Max             | UNIT |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |
| VI               | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V    |
| V <sub>IL</sub>  | Low-level input voltage              |     | 0.8             | V    |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA   |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA   |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 10              | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

<sup>3.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### Octal D-type flip-flop

74ABT273A

#### DC ELECTRICAL CHARACTERISTICS

|                  |                                                      |                                                                          |                          |       | LIMITS |                    |                 |      |
|------------------|------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|-------|--------|--------------------|-----------------|------|
| SYMBOL           | PARAMETER                                            | TEST CONDITIONS                                                          | T <sub>amb</sub> = +25°C |       |        | T <sub>amb</sub> = | : -40°C<br>85°C | UNIT |
|                  |                                                      |                                                                          | Min                      | Тур   | Max    | Min                | Max             |      |
| V <sub>IK</sub>  | Input clamp voltage                                  | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA                          |                          | -0.9  | -1.2   |                    | -1.2            | V    |
|                  |                                                      | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$           | 2.5                      | 2.9   |        | 2.5                |                 |      |
| V <sub>OH</sub>  | High-level output voltage                            | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$           | 3.0                      | 3.4   |        | 3.0                |                 | V    |
|                  |                                                      | $V_{CC} = 4.5V$ ; $I_{OH} = -32mA$ ; $V_I = V_{IL}$ or $V_{IH}$          | 2.0                      | 2.4   |        | 2.0                |                 |      |
| V <sub>OL</sub>  | Low-level output voltage                             | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$           |                          | 0.42  | 0.55   |                    | 0.55            | V    |
| V <sub>RST</sub> | Power-up output low voltage <sup>3</sup>             | $V_{CC} = 5.5V$ ; $I_O = 1mA$ ; $V_I = GND$ or $V_{CC}$                  |                          | 0.13  | 0.55   |                    | 0.55            | V    |
| I <sub>I</sub>   | Input leakage current                                | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = GND or 5.5V                     |                          | ±0.01 | ±1.0   |                    | ±1.0            | μΑ   |
| I <sub>OFF</sub> | Power-off leakage current                            | $V_{CC} = 0.0V$ ; $V_O$ or $V_I \le 4.5V$                                |                          | ±5.0  | ±100   |                    | ±100            | μΑ   |
| I <sub>CEX</sub> | Output High leakage current                          | $V_{CC}$ = 5.5V; $V_{O}$ = 5.5V; $V_{I}$ = GND or $V_{CC}$               |                          | 5.0   | 50     |                    | 50              | μΑ   |
| Io               | Output current <sup>1</sup>                          | $V_{CC} = 5.5V; V_{O} = 2.5V$                                            | -50                      | -70   | -180   | -50                | -180            | mA   |
| I <sub>CCH</sub> | Outros and supply supply                             | $V_{CC}$ = 5.5V; Outputs High, $V_{I}$ = GND or $V_{CC}$                 |                          | 150   | 250    |                    | 250             | μΑ   |
| I <sub>CCL</sub> | Quiescent supply current                             | $V_{CC} = 5.5V$ ; Outputs Low, $V_I = GND$ or $V_{CC}$                   |                          | 24    | 30     |                    | 30              | mA   |
| Δl <sub>CC</sub> | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5V; One data input at 3.4V, other inputs at $V_{CC}$ or GND |                          | 0.5   | 1.5    |                    | 1.5             | mA   |

#### NOTES:

- Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
   This is the increase in supply current for each input at 3.4V.
   For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.

#### **AC CHARACTERISTICS**

GND = 0V;  $t_R = t_F$  = 2.5ns;  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

|                                      |                               |          |                |                                      | LIMIT      | rs                                               |                         |      |  |
|--------------------------------------|-------------------------------|----------|----------------|--------------------------------------|------------|--------------------------------------------------|-------------------------|------|--|
| SYMBOL                               | PARAMETER                     | WAVEFORM | T <sub>a</sub> | <sub>amb</sub> = +25°<br>'CC = +5.0' | C<br>V     | T <sub>amb</sub> = -40°<br>V <sub>CC</sub> = +5. | C to +85°C<br>.0V ±0.5V | UNIT |  |
|                                      |                               |          | Min            | Тур                                  | Max        | Min                                              | Max                     |      |  |
| f <sub>MAX</sub>                     | Maximum clock frequency       | 1        | 250            | 350                                  |            | 250                                              |                         | MHz  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | 1        | 1.5<br>2.0     | 3.0<br>3.4                           | 4.0<br>4.6 | 1.5<br>2.0                                       | 4.8<br>4.8              | ns   |  |
| t <sub>PHL</sub>                     | Propagation delay MR to Qn    | 2        | 2.5            | 4.5                                  | 6.0        | 2.5                                              | 6.6                     | ns   |  |

5

### Octal D-type flip-flop

#### 74ABT273A

#### **AC SETUP REQUIREMENTS**

GND = 0V;  $t_R$  =  $t_F$  = 2.5ns;  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

|                                          |                                     |          |                                         |                                                                                                         | LIMITS     |      |  |
|------------------------------------------|-------------------------------------|----------|-----------------------------------------|---------------------------------------------------------------------------------------------------------|------------|------|--|
| SYMBOL                                   | PARAMETER                           | WAVEFORM | T <sub>amb</sub> =<br>V <sub>CC</sub> = | $T_{amb} = +25^{\circ}C$ $V_{CC} = +5.0V$ $T_{amb} = -40^{\circ}C \text{ to } +$ $V_{CC} = +5.0V \pm 0$ |            | UNIT |  |
|                                          |                                     |          | Min                                     | Тур                                                                                                     | Min        |      |  |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low<br>Dn to CP | 3        | 1.5<br>1.5                              | 0.6<br>0.4                                                                                              | 1.5<br>1.5 |      |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Dn to CP  | 3        | 0.7<br>0.7                              | -0.5<br>-0.5                                                                                            | 0.7<br>0.7 | ns   |  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Clock pulse width<br>High or Low    | 1        | 1.5<br>2.0                              | 0.8<br>1.0                                                                                              | 1.5<br>2.0 | ns   |  |
| t <sub>w</sub> (L)                       | Master Reset pulse width, Low       | 2        | 1.5                                     | 0.8                                                                                                     | 1.5        | ns   |  |
| t <sub>REC</sub>                         | Recovery time MR to CP              | 2        | 1.5                                     | 0.5                                                                                                     | 1.5        | ns   |  |

6

#### **AC WAVEFORMS**

 $V_{M}$  = 1.5V,  $V_{IN}$  = GND to 3.0V The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 3. Data Setup and Hold Times



Waveform 2. Master Reset Pulse Width, Master Reset to Output **Delay and Master Reset to Clock Recovery Time** 

## Octal D-type flip-flop

#### 74ABT273A

#### **TEST CIRCUIT AND WAVEFORMS**



| TEST | SWITCH |
|------|--------|
| All  | open   |
|      |        |
|      |        |

#### **DEFINITIONS**

 $R_L$  = Load resistor; see AC CHARACTERISTICS for value.

 $C_L$  = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

| FAMILY INPUT PULSE | PUT PULSE R | EQUIRE    | MENTS          |                |                |
|--------------------|-------------|-----------|----------------|----------------|----------------|
| FAMILI             | Amplitude   | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |
| 74ABT              | 3.0V        | 1MHz      | 500ns          | 2.5ns          | 2.5ns          |

Input Pulse Definition

SA00057

### 74ABT273A

#### DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.078                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |             | REFER | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-------------|-------|----------|------------|------------|----------------------------------|--|
| VERSION  | VERSION IEC |       | EIAJ     |            | PROJECTION | 1330E DATE                       |  |
| SOT146-1 |             |       | SC603    |            |            | <del>-92-11-17</del><br>95-05-24 |  |

1995 Sep 06 8

#### 74ABT273A

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### Note

0.004

0.089

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

0.014

0.009

0.49

0.29

| OUTLINE  |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|----------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    |          | PROJECTION | 1990E DATE |                                 |
| SOT163-1 | 075E04 | MS-013AC |          |            |            | <del>92-11-17</del><br>95-01-24 |

### 74ABT273A

#### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | рb           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| Γ | OUTLINE  |     | REFER    | EUROPEAN | ICCUE DATE |            |                                 |  |
|---|----------|-----|----------|----------|------------|------------|---------------------------------|--|
|   | VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
|   | SOT339-1 |     | MO-150AE |          |            |            | <del>93-09-08</del><br>95-02-04 |  |

#### 74ABT273A

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



|      |           |              |                |                |              | -,         |                  |                  |      |            |     |              |            |     |      |     |                  |          |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Œ          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                  |  |
|----------|-----|----------|------------|--|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ       |  | PROJECTION | 1330E DATE                       |  |
| SOT360-1 |     | MO-153AC |            |  |            | <del>-93-06-16</del><br>95-02-04 |  |

### Octal D-type flip-flop

74ABT273A

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act.

© Copyright Philips Electronics North America Corporation 1995

All rights reserved. Printed in U.S.A.