# **MF1ICS5005**

Sawn bumped 120 µm wafer specification on UV tape

Rev. 3.2 — 23 June 2010Product data sheet addendum179132PUBLIC

# 1. General description

The MF1ICS5005 is a contactless smart card IC designed for card IC coils following the "MIFARE card IC coil design guide" and is qualified to work properly in NXP Semiconductors' reader environment, which is built according to NXP Semiconductors' specification.

This specification describes electrical, physical and dimensional properties of sawn wafers delivered on UV-tape.

## 2. Ordering information

| Table 1. Ordering inform | Ordering information |                          |         |  |
|--------------------------|----------------------|--------------------------|---------|--|
| Type number              | Package              |                          |         |  |
|                          | Name                 | Description              | Version |  |
| MF1ICS5005W/U7DL         | Wafer                | Bumped die on sawn wafer | -       |  |

# 3. Mechanical specification

3.2

#### 3.1 Wafer

| Diameter:                                                      | 200 mm (8")    |
|----------------------------------------------------------------|----------------|
| <ul> <li>Maximum diameter after foil<br/>expansion:</li> </ul> | 210 mm         |
| Thickness:                                                     | 120 μm ± 15 μm |
| Flatness:                                                      | not applicable |
| • PGDW:                                                        | 27720          |
| Wafer backside                                                 |                |

| ٠ | Material:  | Si                                                     |
|---|------------|--------------------------------------------------------|
| ٠ | Treatment: | ground and stress relieve                              |
| • | Roughness: | R <sub>a</sub> max. 0.5 μm<br>R <sub>t</sub> max. 5 μm |



#### 3.3 Chip dimensions

| <ul> <li>Chip (step) size:</li> </ul>         | 1.062 x 1.012 mm |
|-----------------------------------------------|------------------|
| <ul> <li>Scribe lines<sup>1</sup>:</li> </ul> | x-line: 48.4 μm  |
|                                               | y-line: 48.4 μm  |
| <ul> <li>Gap between chips:</li> </ul>        | typ. 27 μm       |
|                                               | min, 5 um        |

#### 3.4 Passivation

| • | Туре:      | sandwich structure |
|---|------------|--------------------|
| • | Material:  | PSG / Nitride      |
| • | Thickness: | 500 nm / 600 nm    |

#### 3.5 Au bump

- Bump hardness:
- Bump shear strength: > 70 MPa
- Bump height: 18 μm
- Bump height uniformity:
  - within a die:  $\pm 2 \mu m$
  - within a wafer:  $\pm 3 \,\mu m$
  - wafer to wafer:  $\pm 4 \ \mu m$
- Bump flatness:  $\pm 1.5 \ \mu m$
- Bump size:
- LA, LB, VSS<sup>2</sup>
   TESTIO<sup>2</sup>
   Bump size variation:
   ± 5 μm
- Under bump metallization: sputtered TiW

Remark: Substrate is connected to VSS.

#### 3.6 Fail die identification

Electronic wafer mapping covers the electrical test results and additionally the results of mechanical / visual inspection.

35 - 80 HV 0.005

No inkdots are applied.

2. Pads VSS and TESTIO are disconnected when wafer is sawn.

179131

Downloaded from Arrow.com.

<sup>1.</sup> typical scribe line width specified (measured from metal to metal), scribe line may vary due to changing foil expansion

## 4. Limiting values

#### Table 2. Limiting values<sup>[1][2][3]</sup>

In accordance with the Absolute Maximum Rating System (IEC 60134)

| Symbol                | Parameter                           | Conditions               | Min        | Max  | Unit |
|-----------------------|-------------------------------------|--------------------------|------------|------|------|
| l <sub>i(max)</sub>   | maximum input current               |                          | -          | 30   | mA   |
| P <sub>tot/pack</sub> | total power dissipation per package |                          | -          | 200  | mW   |
| T <sub>stg</sub>      | storage temperature                 |                          | -55        | +125 | °C   |
| T <sub>amb</sub>      | ambient temperature                 |                          | -25        | 70   | °C   |
| l <sub>lu</sub>       | latch-up current                    |                          | ±100       | -    | mA   |
| $V_{ESD}$             | electrostatic discharge voltage     | measured on<br>pin LA-LB | <u>[4]</u> | 2    | kV   |

[1] Stresses above one or more of the limiting values may cause permanent damage to the device.

- [2] These are stress ratings only. Operation of the device at these or any other conditions above those given in the Characteristics section of the specification is not implied.
- [3] Exposure to limiting values for extended periods may affect device reliability.
- [4] MIL Standard 883-C method 3015; Human body model: C = 100 pF, R = 1.5 k $\Omega$ .

# 5. Characteristics

#### Table 3.Electrical characteristics

| Symbol                  | Parameter                | Conditions                                                                     |    | Min     | Тур   | Max  | Unit  |
|-------------------------|--------------------------|--------------------------------------------------------------------------------|----|---------|-------|------|-------|
| f <sub>i</sub>          | input frequency          |                                                                                |    | -       | 13.56 | -    | MHz   |
| C <sub>i</sub>          | input capacitance        | T <sub>amb</sub> = 22 °C, []<br>f <sub>i</sub> = 13.56 MHz; 2 V <sub>RMS</sub> | 1] | 14.4    | 16.1  | 17.4 | pF    |
| EEPROM characteristics  |                          |                                                                                |    |         |       |      |       |
| t <sub>cy(ER_W)</sub>   | erasure write cycle time |                                                                                |    | -       | 2.9   | -    | ms    |
| t <sub>ret</sub>        | retention time           | T <sub>amb</sub> = 22 °C                                                       |    | 10      | -     | -    | year  |
| N <sub>endu(ER_W)</sub> | write or erase endurance | T <sub>amb</sub> = 22 °C                                                       |    | 100 000 | -     | -    | cycle |

[1] Measured with HP4285A, Precision LCR meter.

Product data sheet addendum

# **MF1ICS5005**

Sawn bumped 120 µm wafer specification on UV tape

# 6. Chip orientation and bond pad locations



179131

© NXP B.V. 2010. All rights reserved.

#### 7. References

- [1] Data sheet General wafer specification for 8" wafers on UV-tape BU ID Doc. No.: 1005\*\*3
- [2] Data sheet Standard card IC MF1ICS50 memory contents after test BU ID Doc. No.: 0061\*\*
- [3] Data sheet Standard card IC MF1ICS50 functional specification BU ID Doc. No.: 0010\*\*
- [4] Product qualification package Standard card IC MF1ICS5005 BU ID Doc. No. 0809\*\*\*
- [5] Application note MIFARE, card IC coil design guide BU ID Doc. No. 0117\*\*

# 8. Revision history

| Table 4. Rev   | vision history                            |                                    |               |            |
|----------------|-------------------------------------------|------------------------------------|---------------|------------|
| Document ID    | Release date                              | Data sheet status                  | Change notice | Supersedes |
| 179132         | 20100623                                  | Product data sheet addendum        | -             | 179131     |
| Modifications: | Section 3.3: Correct                      | ed step size and scribe line width |               |            |
|                | <ul> <li>Figure 1: Added scr</li> </ul>   | ibe line width dimension           |               |            |
| 179131         | 20100210                                  | Product data sheet addendum        | -             | 179130     |
| Modifications: | <ul> <li>Figure 1: chip drawi</li> </ul>  | ng corrected                       |               |            |
|                | <ul> <li>Section 9 "Legal info</li> </ul> | ormation": updated                 |               |            |
| 179130         | 20100121                                  | Product data sheet addendum        | -             | -          |

179131

Downloaded from Arrow.com.

<sup>3. \*\* ...</sup> document version number

# 9. Legal information

#### 9.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 9.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 9.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless the data sheet of an NXP Semiconductors product expressly states that the product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

179131

Downloaded from Arrow.com.

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2010. All rights reserved.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## **10. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 9.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**MIFARE** — is a trademark of NXP B.V.

# **MF1ICS5005**

#### Sawn bumped 120 µm wafer specification on UV tape

## 11. Tables

| Table 1. | Ordering information1 |
|----------|-----------------------|
| Table 2. | Limiting values       |

| Table 3. | Electrical characteristics | . 3 |
|----------|----------------------------|-----|
| Table 4. | Revision history           | . 5 |

## 12. Figures

Fig 1. Chip orientation and bond pad locations .....4

#### 13. Contents

| 1   | General description 1                     |
|-----|-------------------------------------------|
| 2   | Ordering information 1                    |
| 3   | Mechanical specification 1                |
| 3.1 | Wafer 1                                   |
| 3.2 | Wafer backside 1                          |
| 3.3 | Chip dimensions 2                         |
| 3.4 | Passivation 2                             |
| 3.5 | Au bump                                   |
| 3.6 | Fail die identification 2                 |
| 4   | Limiting values 3                         |
| 5   | Characteristics 3                         |
| 6   | Chip orientation and bond pad locations 4 |
| 7   | References 5                              |
| 8   | Revision history 5                        |
| 9   | Legal information                         |
| 9.1 | Data sheet status v 6                     |
| 9.2 | Definitions6                              |
| 9.3 | Disclaimers                               |
| 9.4 | Trademarks 7                              |
| 10  | Contact information 7                     |
| 11  | Tables                                    |
| 12  | Figures                                   |
| 13  | Contents                                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2010.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 23 June 2010 179132