

**Technical Data** 

The 33290 is a serial link bus interface device designed to provide bi-directional half-duplex communication interfacing in automotive diagnostic applications. It is designed to interface between the vehicle's on-board microcontroller and systems off-board the vehicle via the special ISO K line. The 33290 is designed to meet the Diagnostic Systems ISO9141 specification. The device's K line bus driver's output is fully protected against bus shorts and overtemperature conditions.

The 33290 derives its robustness to temperature and voltage extremes by being built on a SMARTMOS process, incorporating CMOS logic, bipolar/MOS analog circuitry, and DMOS power FETs. Although the 33290 was principally designed for automotive applications, it is suited for other serial communication applications. It is parametrically specified over an ambient temperature range of -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C and 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V supply. The economical SO-8 surface-mount plastic package makes the 33290 very cost effective.

### Features

**ARCHIVE INFORMATION** 

- Operates Over Wide Supply Voltage of 8.0 to 18V
- Operating Temperature of -40 to 125°C
- Interfaces Directly to Standard CMOS Microprocessors
- ISO K Line Pin Protected Against Shorts to Ground
- Thermal Shutdown with Hysteresis
- ISO K Line Pin Capable of High Currents
- ISO K Line Can Be Driven with up to 10 nF of Parasitic Capacitance
- 8.0 kV ESD Protection Attainable with Few Additional Components

VDD

D

SCIR

SCIT<sub>X</sub>D

MCU

Vdd

- Standby Mode: No  $V_{Bat}$  Current Drain with  $V_{DD}$  at 5.0 V
- Low Current Drain During Operation with V<sub>DD</sub> at 5.0 V
- · Pb-Free Packaging Designated by Suffix Code EF

Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products. © Freescale Semiconductor, Inc., 2006-2008. All rights reserved.





## Document Number: MC33290 Rev 8.0, 8/2008

### **ISO9141 PHYSICAL INTERFACE**



D SUFFIX EF SUFFIX (PB-FREE) 98ASB42564B 8-PIN SOICN

| ORDERING INFORMATION |                                        |         |  |  |
|----------------------|----------------------------------------|---------|--|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package |  |  |
| MC33290D/R2          | -40 to 125°C                           | 8-SOICN |  |  |
| MCZ33290EF/R2        | -40 10 125 C                           | 8-301UN |  |  |

Τ<sub>x</sub>D

R<sub>x</sub>D



VBAT

ISO K-Line

33290

VBB

ISC

GND

Figure 1. 33290 Simplified Application Diagram

VDD

CEN

RX

ТΧ



# INTERNAL BLOCK DIAGRAM



Figure 2. 33290 Simplified Block Diagram

# **PIN CONNECTIONS**



Figure 3. 33290 Pin Connections

#### Table 1. 33290 Pin Definitions

| n Number          | Pin Name         | Definition                                                                   |  |
|-------------------|------------------|------------------------------------------------------------------------------|--|
| 1                 | VBB              | Battery power through external resistor and diode.                           |  |
| 2                 | NC               | Not to be connected. <sup>(1)</sup>                                          |  |
| 3                 | GND              | Common signal and power return.                                              |  |
| 4                 | ISO              | Bus connection.                                                              |  |
| 5                 | ТΧ               | Logic level input for data to be transmitted on the bus.                     |  |
| 6                 | RX               | Logic output of data received on the bus.                                    |  |
| 7                 | VDD              | Logic power source input.                                                    |  |
| 8                 | CEN              | Chip enable. Logic "1" for active state. Logic "0" for sleep state.          |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
|                   | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |
| es<br>. NC pins s | hould not have a | ny connections made to them. NC pins are not guaranteed to be open circuits. |  |

33290



# **ELECTRICAL CHARACTERISTICS**

### **MAXIMUM RATINGS**

#### Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Rating                                                                        | Symbol                | Value       | Unit |
|-------------------------------------------------------------------------------|-----------------------|-------------|------|
| VDD DC Supply Voltage                                                         | V <sub>DD</sub>       | -0.3 to 7.0 | V    |
| VBB Load Dump Peak Voltage                                                    | V <sub>BB(LD)</sub>   | 45          | V    |
| ISO Pin Load Dump Peak Voltage <sup>(2)</sup>                                 | V <sub>ISO</sub>      | 40          | V    |
| ISO Short Circuit Current Limit                                               | I <sub>ISO(LIM)</sub> | 1.0         | A    |
| ESD Voltage (3)                                                               |                       |             | V    |
| Human Body Model <sup>(4)</sup>                                               | V <sub>ESD1</sub>     | ±2000       |      |
| Machine Model <sup>(4)</sup>                                                  | V <sub>ESD2</sub>     | ±200        |      |
| ISO Clamp Energy <sup>(5)</sup>                                               | E <sub>clamp</sub>    | 10          | mJ   |
| Storage Temperature                                                           | T <sub>stg</sub>      | -55 to +150 | °C   |
| Operating Case Temperature                                                    | T <sub>C</sub>        | -40 to +125 | °C   |
| Operating Junction Temperature                                                | TJ                    | -40 to +150 | °C   |
| Power Dissipation                                                             | PD                    |             | W    |
| $T_A = 25^{\circ}C$                                                           |                       | 0.8         |      |
| Peak Package Reflow Temperature During Reflow <sup>(6)</sup> , <sup>(7)</sup> | T <sub>PPRT</sub>     | Note 7.     | °C   |
| Thermal Resistance                                                            | R <sub>θJA</sub>      |             | °C/W |
| Junction-to-Ambient                                                           |                       | 150         |      |

Notes

- 2. Device will survive double battery jump start conditions in typical applications for 10 minutes duration, but is not guaranteed to remain within specified parametric limits during this duration.
- 3. ESD data available upon request.
- 4. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ).
- 5. Nonrepetitive clamping capability at 25°C.
- 6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e.

MC33xxxD enter 33xxx), and review parametrics.



## STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>C</sub>  $\leq$  125°C, unless otherwise noted.

| Characteristic                                                         | Symbol               | Min                 | Тур | Max                 | Unit |
|------------------------------------------------------------------------|----------------------|---------------------|-----|---------------------|------|
| POWER AND CONTROL                                                      |                      | 1 1                 |     | 1                   |      |
| V <sub>DD</sub> Sleep State Current                                    | I <sub>DD(SS)</sub>  |                     |     |                     | mA   |
| $T_x = 0.8 V_{DD}$ , CEN = 0.3 $V_{DD}$                                |                      | -                   | -   | 0.1                 |      |
| V <sub>DD</sub> Quiescent Operating Current                            | I <sub>DD(Q)</sub>   |                     |     |                     | mA   |
| $T_x = 0.2 V_{DD}$ , CEN = 0.7 $V_{DD}$                                |                      | -                   | -   | 1.0                 |      |
| V <sub>BB</sub> Sleep State Current                                    | I <sub>BB(SS)</sub>  |                     |     |                     | μA   |
| $V_{BB}$ = 16 V, $T_x$ = 0.8 V_{DD}, CEN = 0.3 V_{DD}                  |                      | -                   | -   | 50                  |      |
| V <sub>BB</sub> Quiescent Operating Current                            | I <sub>BB(Q)</sub>   |                     |     |                     | mA   |
| $T_X = 0.2 V_{DD}$ , CEN = 0.7 $V_{DD}$                                |                      | -                   | -   | 1.0                 |      |
| Chip Enable                                                            |                      |                     |     |                     | V    |
| Input High-Voltage Threshold <sup>(8)</sup>                            | V <sub>IH(CEN)</sub> | $0.7 V_{DD}$        | _   | -                   |      |
| Input Low-Voltage Threshold <sup>(9)</sup>                             | V <sub>IL(CEN)</sub> | -                   | -   | 0.3 V <sub>DD</sub> |      |
| Chip Enable Pull-Down Current <sup>(10)</sup>                          | I <sub>PD(CEN)</sub> | 2.0                 | _   | 40                  | μA   |
| T <sub>X</sub> Input Low-Voltage Threshold                             | V <sub>IL(Tx)</sub>  |                     |     |                     | V    |
| $R_{\rm ISO} = 510 \ \Omega \ ^{(11)}$                                 |                      | -                   | -   | $0.3 \times V_{DD}$ |      |
| T <sub>X</sub> Input High-Voltage Threshold                            | V <sub>IH(Tx)</sub>  |                     |     |                     | V    |
| $R_{ISO} = 510 \ \Omega^{(12)}$                                        |                      | $0.7 \times V_{DD}$ | -   | -                   |      |
| T <sub>X</sub> Pull-Up Current <sup>(13)</sup>                         | I <sub>PU(Tx)</sub>  | -40                 | -   | -2.0                | μA   |
| R <sub>X</sub> Output Low-Voltage Threshold                            | V <sub>OL(Rx)</sub>  |                     |     |                     | V    |
| $R_{ISO}$ = 510 $\Omega,T_X$ = 0.2 $V_{DD},R_x$ Sinking 1.0 mA         |                      | -                   | -   | 0.2 V <sub>DD</sub> |      |
| R <sub>X</sub> Output High-Voltage Threshold                           | V <sub>OH(Rx)</sub>  |                     |     | 1                   | V    |
| $R_{ISO}$ = 510 $\Omega,~T_X$ = 0.8 $V_{DD},~R_X$ Sourcing 250 $\mu A$ |                      | 0.8 V <sub>DD</sub> | -   | -                   |      |
| Thermal Shutdown <sup>(14)</sup>                                       | T <sub>LIM</sub>     | 150                 | 170 | -                   | °C   |

Notes

8. When IBB transitions to >100  $\mu$ A.

9. When IBB transitions to <100  $\mu$ A.

10. Enable pin has an internal current pull-down. Pull-down current is measured with CEN pin at 0.3  $V_{DD}$ .

11. Measured by ramping  $T_X$  down from 0.7  $V_{DD}$  and noting  $T_X$  value at which ISO falls below 0.2  $V_{BB}$ .

- 12. Measured by ramping  $T_X$  up from 0.3  $V_{DD}$  and noting the value at which ISO rises above 0.9  $V_{BB}$ .
- 13.  $T_x$  pin has internal current pull-up. Pull-up current is measured with  $T_X$  pin at 0.7 V<sub>DD</sub>.
- 14. Thermal Shutdown performance (T<sub>LIM</sub>) is guaranteed by design but not production tested.



#### Table 3. Static Electrical Characteristics (Continued)

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>C</sub>  $\leq$  125°C, unless otherwise noted.

| Characteristic                                                                                                   | Symbol                | Min                                       | Тур | Мах                                       | Unit |
|------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------|-----|-------------------------------------------|------|
| ISO I/O                                                                                                          |                       |                                           |     |                                           |      |
| Input Low Voltage Threshold                                                                                      | V <sub>IL(ISO)</sub>  |                                           |     |                                           | V    |
| $R_{ISO} = 0 \ \Omega, \ T_X = 0.8 \ V_{DD}^{(15)}$                                                              |                       | -                                         | -   | $0.4 \mathrm{x} \mathrm{V}_{\mathrm{BB}}$ |      |
| Input High Voltage Threshold                                                                                     | V <sub>IH(ISO)</sub>  |                                           |     |                                           | V    |
| $R_{ISO} = 0 \Omega, T_X = 0.8 V_{DD}$ <sup>(16)</sup>                                                           |                       | $0.7 \mathrm{x} \mathrm{V}_{\mathrm{BB}}$ | -   | -                                         |      |
| Input Hysteresis <sup>(17)</sup>                                                                                 | V <sub>Hys(ISO)</sub> | $0.05 	ext{ v}_{BB}$                      | _   | 0.1 x V <sub>BB</sub>                     | V    |
| Internal Pull-Up Current                                                                                         | I <sub>PU(ISO)</sub>  |                                           |     |                                           | μA   |
| $R_{ISO}$ = $\infty$ $\Omega$ , $T_{X}$ = 0.8 V <sub>DD</sub> , V <sub>ISO</sub> = 9.0 V, V <sub>BB</sub> = 18 V |                       | -5.0                                      | -   | -140                                      |      |
| Short Circuit Current Limit <sup>(18)</sup>                                                                      | I <sub>SC(ISO)</sub>  |                                           |     |                                           | mA   |
| $R_{ISO} = 0 \ \Omega, \ T_X = 0.4 \ V_{DD}, \ V_{ISO} = V_{BB}$                                                 |                       | 50                                        | -   | 1000                                      |      |
| Output Low Voltage                                                                                               | V <sub>OL(ISO)</sub>  |                                           |     |                                           | V    |
| $R_{ISO} = 510 \ \Omega, \ T_X = 0.2 \ V_{DD}$                                                                   |                       | -                                         | -   | 0.1 x V <sub>BB</sub>                     |      |
| Output High Voltage                                                                                              | V <sub>OH(ISO)</sub>  |                                           |     |                                           | V    |
| $R_{ISO} = \infty \Omega$ , $T_X = 0.8 V_{DD}$                                                                   |                       | $0.95 	ext{ v}_{BB}$                      | -   | -                                         |      |

Notes

15. ISO ramped from 0.8  $V_{BB}$  to 0.4  $V_{BB}$ , Monitor  $R_X$ , Value of ISO voltage at which  $R_X$  transitions to 0.3  $V_{DD}$ .

16. ISO ramped from 0.4  $V_{BB}$  to 0.8  $V_{BB}$ , Monitor  $R_X$ , Value of ISO voltage at which  $R_X$  transitions to 0.7  $V_{DD}$ .

17. Input Hysteresis,  $V_{Hys(ISO)} = V_{IH(ISO)} - V_{IL(ISO)}$ .

18. ISO has internal current limiting.



# DYNAMIC ELECTRICAL CHARACTERISTICS

#### Table 4. Dynamic Electrical Characteristics

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>C</sub>  $\leq$  125°C, unless otherwise noted.

| Characteristic                                                                   | Symbol                 | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| Fall Time <sup>(19)</sup>                                                        | t <sub>fall(ISO)</sub> |     |     |     | μs   |
| $\rm R_{\rm ISO}$ = 510 $\Omega$ to $\rm V_{BB},  C_{\rm ISO}$ = 10 nF to Ground |                        | -   | -   | 2.0 |      |
| ISO Propagation Delay <sup>(20)</sup>                                            | t <sub>PD(ISO)</sub>   |     |     |     | μs   |
| High to Low: $R_{ISO} = 510 \Omega$ , $C_{ISO} = 500 pF$ <sup>(21)</sup>         |                        | -   | -   | 2.0 |      |
| Low to High: $R_{ISO} = 510 \Omega$ , $C_{ISO} = 500 \text{ pF}^{(22)}$          |                        | -   | -   | 2.0 |      |

## Notes

19. Time required ISO voltage to transition from 0.8  $V_{BB}$  to 0.2  $V_{BB}$ .

20. Changes in the value of  $C_{ISO}$  affect the rise and fall time but have minimal effect on Propagation Delay.

21. Step  $T_X$  voltage from 0.2  $V_{DD}$  to 0.8  $V_{DD}$ . Time measured from  $V_{IH(ISO)}$  until  $V_{ISO}$  reaches 0.3  $V_{BB}$ .

22. Step T<sub>X</sub> voltage from 0.8 V<sub>DD</sub> to 0.2 V<sub>DD</sub>. Time measured from V<sub>IL(ISO)</sub> until V<sub>ISO</sub> reaches 0.7 V<sub>BB</sub>.



## **ELECTRICAL PERFORMANCE CURVES**

1.2



Figure 4. ISO Input Threshold/V<sub>BB</sub> vs. Temperature



Figure 5. ISO Output/V<sub>BB</sub> vs. Temperature



Figure 7. ISO Propagation Delay vs. Temperature

VOH



# **TYPICAL APPLICATIONS**

### **INTRODUCTION**

The 33290 is a serial link bus interface device conforming to the ISO 9141 physical bus specification. The device was designed for automotive environment usage compliant with On-Board Diagnostic (OBD) requirements set forth by the California Air Resources Board (CARB) using the ISO K line. The device does not incorporate an ISO L line. It provides bidirectional half-duplex communications interfacing from a microcontroller to the communication bus. The 33290 incorporates circuitry to interface the digital translations from 5.0 V microcontroller logic levels to battery level logic and from battery level logic to 5.0 V logic levels. The 33290 is built using Freescale Semiconductor's SMARTMOS process and is packaged in an 8-pin plastic SOIC.

### FUNCTIONAL DESCRIPTION

**ARCHIVE INFORMATION** 

The 33290 transforms 5.0 V microcontroller logic signals to battery level logic signals and visa versa. The maximum data rate is set by the fall time and the rise time. The fall time is set by the output driver. The rise time is set by the bus capacitance and the pull-up resistors on the bus. The fall time of the 33290 allows data rates up to 150 kbps using a 30 percent maximum bit time transition value. The serial link interface will remain fully functional over a battery voltage range of 6.0 to 18 V. The device is parametrically specified over a dynamic V<sub>BB</sub> voltage range of 8.0 to 18 V.

Required input levels from the microcontroller are ratiometric with the V<sub>DD</sub> voltage normally used to power the microcontroller. This enhances the 33290's ability to remain in harmony with the R<sub>X</sub> and T<sub>X</sub> control input signals of the microcontroller. The R<sub>X</sub> and T<sub>X</sub> control inputs are compatible with standard 5.0 V CMOS circuitry. For fault-tolerant purposes the T<sub>X</sub> input from the microcontroller has an internal passive pull-up to  $V_{DD}$ , while the CEN input has an internal passive pull-down to ground.

A pull-up to battery is internally provided as well as an active data pull-down. The internal active pull-down is current-limit-protected against shorts to battery and further protected by thermal shutdown. Typical applications have reverse battery protection by the incorporation of an external 510  $\Omega$  pull-up resistor and diode to battery.

Reverse battery protection of the device is provided by using a reverse battery blocking diode ("D" in the Simplified Application Diagram on page 1). Battery line transient protection of the device is provided for by using a 45 V zener and a 500  $\Omega$  resistor connected to the V<sub>BB</sub> source as shown in the same diagram. Device ESD protection from the communication lines exiting the module is through the use of the capacitor connected to the V<sub>BB</sub> device pin and the capacitor used in conjunction with the 27 V zener connected to the ISO pin.



# PACKAGING

## **PACKAGE DIMENSIONS**

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | LOUTLINE     | PRINT VERSION NOT TO SCALE |             |  |
|---------------------------------------------------------|-----------|--------------|----------------------------|-------------|--|
| TITLE:                                                  |           | DOCUMENT NO  | : 98ASB42564B              | REV: U      |  |
| 8LD SOIC NARROV                                         | I BODY    | CASE NUMBER  | : 751–07                   | 07 APR 2005 |  |
|                                                         |           | STANDARD: JE | DEC MS-012AA               |             |  |

D SUFFIX EF SUFFIX (PB-FREE) 8-PIN PLASTIC PACKAGE 98ASB42564B REV. U





# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                        |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.0      | 7/2006  | <ul> <li>Implemented Revision History page</li> <li>Converted to Freescale format and updated to the prevailing for and style</li> <li>Added Pb-free suffix EF</li> <li>Removed MC33290EG/R2 and replaced with MCZ33290EG/R2 in the Ordering<br/>Information block</li> </ul> |
| 7.0      | 10/2006 | <ul> <li>Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter<br/>from Maximum Ratings on page 4. Added note with instructions to obtain this information<br/>from www.freescale.com.</li> </ul>                                                   |
| 8.0      | 8/2008  | <ul><li>Corrected the Document header information.</li><li>Updated to the current Freescale form and style.</li></ul>                                                                                                                                                         |

33290



# How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

## USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http:// www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2006-2008. All rights reserved.

