

PCA9512 Level shifting hot swappable $I^{2} \mathrm{C}$ and SMBus buffer

Product data sheet

## DESCRIPTION

The PCA9512 is a hot swappable $\mathrm{I}^{2} \mathrm{C}$ and SMBus buffer that allows I/O card insertion into a live backplane without corruption of the data and clock buses and includes two dedicated supply voltage pins to provide level shifting between 3.3 V and 5 V systems while maintaining the best noise margin for each voltage level. Either pin may be powered with supply voltages ranging from 2.7 V to 5.5 V with no constraints on which supply voltage is higher. Control circuitry prevents the backplane from being connected to the card until a stop bit or bus idle occurs on the backplane without bus contention on the card. When the connection is made, the PCA9512 provides bi-directional buffering, keeping the backplane and card capacitances isolated.
The dynamic offset design of the PCA9510/11/12/13/14 I/O drivers allow them to be connected to another PCA9510/11/12/13/14 device in series or in parallel and to the A side of the PCA9517. The PCA9510/11/12/13/14 can not connect to the static offset I/Os used on the PCA9515/15A/16/16A/17 B side and PCA9518.

## FEATURES

- Bi-directional buffer for SDA and SCL lines increases fanout and prevents SDA and SCL corruption during live board insertion and removal from multi-point backplane systems
- Compatible with $\mathrm{I}^{2} \mathrm{C}$ standard mode, $\mathrm{I}^{2} \mathrm{C}$ fast mode, and SMBus standards
- $\Delta \mathrm{V} / \Delta \mathrm{t}$ rise time accelerators on all SDA and SCL lines with ability to disable $\Delta \mathrm{V} / \Delta$ t rise time accelerators through the ACC pin for lightly loaded systems
- 5 V to 3.3 V level translation with optimum noise margin
- High-impedance SDA, SCL pins for $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC} 2}=0 \mathrm{~V}$
- 1 V precharge on all SDA and SCL lines
- Supports clock stretching and multiple master arbitration/synchronization
- Operating power supply voltage range: 2.7 V to 5.5 V
- 5.5 V tolerant $\mathrm{I} / \mathrm{Os}$
- 0 kHz to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA
- Packages offered: SO8, TSSOP8 (MSOP8)


## APPLICATION

- cPCI, VME, AdvancedTCA cards and other multi-point backplane cards that are required to be inserted or removed from an operating system.



## PIN CONFIGURATION



Figure 1. Pin configuration.

## PIN DESCRIPTION

| PIN | SYMBOL | DESCRIPTION |
| :--- | :--- | :--- |
| 1 | VCC2 | Supply voltage for devices on the card <br> 'L $^{2}$ C-buses. Connect pull-up resistors from <br> SDAOUT and SCLOUT to this pin. |
| 2 | SCLOUT | Serial clock output to and from the SCL bus <br> on the card. |
| 3 | SCLIN | Serial clock input to and from the SCL bus <br> on the backplane. |
| 4 | GND | Ground. Connect this pin to a ground plane <br> for best results. |
| 5 | ACC | CMOS threshold digital input pin that <br> enables and disables the rise-time <br> accelerators on all four SDA and SCL pins. <br> ACC enables all accelerators when set to <br> VCC2, and turns them off when set to GND. |
| 6 | SDAIN | Serial data input to and from the SDA bus on <br> the backplane/long distance bus. |
| 7 | SDAOUT | Serial data output to and from the SDA bus <br> on the card. |
| 8 | VCC | Power supply. From the backplane, connect <br> pull-up resistors from SDAIN and SCLIN to <br> this pin. |

## ORDERING INFORMATION

| PACKAGES | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DRAWING NUMBER |
| :--- | :---: | :---: | :---: | :---: |
| 8-pin plastic SO | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | PCA9512D | PCA9512 | SOT96-1 |
| 8-pin plastic TSSOP (MSOP) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | PCA9512DP | 9512 | SOT505-1 |

[^0]
## TYPICAL APPLICATION



Figure 2. Typical application

## BLOCK DIAGRAM



Figure 3. Block diagram.

## FEATURE SELECTION CHART

| FEATURES | PCA9510 | PCA9511 | PCA9512 | PCA9513 | PCA9514 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Idle detect | Yes | Yes | Yes | Yes | Yes |
| High impedance SDA, SCL pins for VCC = 0 V | Yes | Yes | Yes | Yes | Yes |
| Rise time accelerator circuitry on all SDA and SCL lines | - | Yes | Yes | Yes | Yes |
| Rise time accelerator circuitry hardware disable pin for lightly loaded <br> systems | - | - | Yes | - | - |
| Rise time accelerator threshold 0.8 V vs 0.6 V improves noise margin | - | - | - | Yes | Yes |
| Ready open drain output | Yes | Yes | - | Yes | Yes |
| Two $V_{\text {CC }}$ pins to support 5 V to 3.3 V level translation with improved noise <br> margins | - | - | Yes | - | - |
| 1 V precharge on all SDA and SCL lines | IN only | Yes | Yes | - | - |
| $92 \mu$ A current source on SCLIN and SDAIN for PICMG applications | - | - | - | Yes | - |

## OPERATION

## Start-up

When the PCA9512 is powered up either $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC} 2}$ may rise first and either may be more positive or they may can be equal, however the PCA9512 will not leave the under voltage lock out/initialization state until both $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CC} 2}$ have gone above 2.5 V . If either $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC} 2}$ drops below 2.0 V it will return to the under voltage lock out/initialization state. In the under voltage lock out state the connection circuitry is disabled, the rise time accelerators are disabled, and the precharge circuitry is also disabled. After both $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CC} 2}$ are valid, independent of which is higher, the PCA9512 enters the initialization state, during this state the 1 V precharge circuitry is activated and pulls up the SDA and SCL pins to 1 V through individual $100 \mathrm{k} \Omega$ nominal resistors. At the end of the initialization state the "Stop Bit And Bus Idle" detect circuit is enabled. When all the SDA and SCL pins have been HIGH for the bus idle time or when all pins are HIGH and a stop condition is seen on the SDAIN and SCLIN pins, the connect circuitry is activated, connecting SDAIN to SDAOUT and SCLIN to SCLOUT. The 1 V precharge circuitry is disabled when the connection is made, unless the ACC pin is LOW, the rise time accelerators are enabled at this time also.

## Connection Circuitry

Once the connection circuitry is activated, the behavior of SDAIN and SDAOUT as well as SCLIN and SCLOUT become identical with each acting as a bidirectional buffer that isolated the input bus capacitance from the output bus capacitance while communicating the logic levels. If $\mathrm{V}_{\mathrm{CC}} \neq \mathrm{V}_{\mathrm{CC}}$, then a level shifting function is also performed between input and output. A LOW forced on either SDAIN or SDAOUT will cause the other pin to be driven LOW by the

PCA9512. The same is also true for the SCL pins. Noise between $0.7 \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CC}}$ on the SDAIN and SCLIN pins and $0.7 \mathrm{~V}_{\mathrm{CC} 2}$ and $\mathrm{V}_{\mathrm{CC} 2}$ on the SDAOUT and SCLOUT pins is generally ignored because a falling edge is only recognized when it falls below the $0.7 \mathrm{~V}_{\mathrm{CC}}$ for SDAIN and SCLIN (or $0.7 \mathrm{~V}_{\mathrm{CC} 2}$ for SDAOUT and SCLOUT pins) with a slew rate of at least $1.25 \mathrm{~V} / \mu \mathrm{s}$. When a falling edge is seen on one pin the other pin in the pair turns on a pull down driver that is reference to a small voltage above the falling pin. The driver will pull the pin down at a slow rate determined by the driver and the load. The first falling pin may have a fast or slow slew rate, if it is faster than the pull down slew rate then the initial pull down rate will continue until it is LOW. If the first falling pin has a slow slew rate then the second pin will be pulled down at its initial slew rate only until it is just above the first pin voltage then they will both continue down at the slew rate of the first. Once both sides are LOW they will remain LOW until all the external drivers have stopped driving LOWs. If both sides are being driven LOW to the same or nearly the same value by external drivers, which is the case for clock stretching and is typically the case for acknowledge, and one side external driver stops driving, that pin will rise and rise above the nominal offset voltage until the internal driver catches up and pulls it back down to the offset voltage. This bounce is worst for low capacitances and low resistances, and may become excessive. When the last external driver stops driving a LOW, that pin will bounce up and settle out just above the other pin as both rise together with a slew rate determined by the internal slew rate control and the RC time constant. As long as the slew rate is at least 1.25 $\mathrm{V} / \mu \mathrm{s}$, when the pin voltage exceed 0.6 V the rise time accelerator circuits are turned on and the pull down driver is turned off. If the ACC pin is LOW the rise time accelerator circuits will be disabled but the pull down driver will still turn off.

## Maximum number of devices in series

Each buffer adds about 0.065 V dynamic level offset at $25^{\circ} \mathrm{C}$ with the offset larger at higher temperatures. Maximum offset $\left(\mathrm{V}_{\mathrm{OS}}\right)$ is 0.150 V . The LOW level at the signal origination end (master) is dependent upon the load and the only specification point is the ${ }^{2} \mathrm{C}$-bus specification of 3 mA will produce $\mathrm{V}_{\mathrm{OL}}<0.4 \mathrm{~V}$, although if lightly loaded the $\mathrm{V}_{\mathrm{OL}}$ may be $\sim 0.1 \mathrm{~V}$. Assuming $\mathrm{V}_{\mathrm{OL}}=0.1 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OS}}=0.1 \mathrm{~V}$, the level after four buffers would be 0.5 V , which is only about 0.1 V below the threshold of the rising edge accelerator (about 0.6 V ). With great care a system with four buffers may work, but as the $\mathrm{V}_{\mathrm{OL}}$ moves up from 0.1 V , noise or bounces on the line will result in firing the rising edge accelerator thus introducing false clock edges. Generally it is recommended to limit the number of buffers in series to two.

The PCA9510 (rise time accelerator is permanently disabled) and the PCA9512 (rise time accelerator can be turned off) are a little different with the rise time accelerator turned off because the rise time accelerator will not pull the node up, but the same logic that turns on the accelerator turns the pull-down off. If the $\mathrm{V}_{\mathrm{IL}}$ is above $\sim 0.6 \mathrm{~V}$ and a rising edge is detected, the pull-down will turn off and will not turn back on until a falling edge is detected; so if the noise is small enough it may be possible to use more than two PCA9510 or PCA9512 parts in series but is not recommended.


Figure 4.
Consider a system with three buffers connected to a common node and communication between the Master and Slave B that are connected at either end of Buffer A and Buffer B in series as shown in Figure 4. Consider if the $V_{O L}$ at the input of Buffer $A$ is 0.3 V and the $\mathrm{V}_{\mathrm{OL}}$ of Slave B (when acknowledging) is 0.4 V with the direction changing from Master to Slave B and then from Slave B to Master. Before the direction change you would observe $\mathrm{V}_{\mathrm{IL}}$ at the input of Buffer A of 0.3 V and its output, the common node, is $\sim 0.4 \mathrm{~V}$. The output of Buffer $B$ and Buffer $C$ would be $\sim 0.5 \mathrm{~V}$, but Slave $B$ is driving 0.4 V , so the voltage at Slave B is 0.4 V . The output of Buffer C is $\sim 0.5 \mathrm{~V}$. When the Master pull-down turns off, the input of Buffer A rises and so does its output, the common node, because it
is the only part driving the node. The common node will rise to 0.5 V before Buffer B's output turns on, if the pull-up is strong the node will bounce. If the bounce goes above the threshold for the rising edge accelerator $\sim 0.6 \mathrm{~V}$ the accelerators on both Buffer A and Buffer C will fire contending with the output of Buffer B. The node on the input of Buffer A will go HIGH as will the input node of Buffer C. After the common node voltage is stable for a while the rising edge accelerators will turn off and the common node will return to $\sim 0.5 \mathrm{~V}$ because the Buffer B is still on. The voltage at both the Master and Slave C nodes would then fall to $\sim 0.6 \mathrm{~V}$ until Slave B turned off. This would not cause a failure on the data line as long as the return to 0.5 V on the common node ( $\sim 0.6 \mathrm{~V}$ at the Master and Slave C) occurred before the data setup time. If this were the SCL line, the parts on Buffer A and Buffer C would see a false clock rather than a stretched clock, which would cause a system error.

## Propagation Delays

The delay for a rising edge is determined by the combined pull-up current from the bus resistors and the PCA9512 and the effective capacitance on the lines. If the pull-up currents are the same, any difference in capacitance between the two sides. The tplh may be negative if the output capacitance is less than the input capacitance and would be positive if the output capacitance is larger than the input capacitance, when the currents are the same.
The $t_{\text {PHL }}$ can never be negative because the output does not start to fall until the input is below $0.7 \mathrm{~V}_{\mathrm{CC}}$ (or $0.7 \mathrm{~V}_{\mathrm{CC} 2}$ for SDAOUT and SCLOUT) and the output pull down turn on has a nonzero delay, and the output has a limited maximum slew rate and even it the input slew rate is slow enough that the output catches up it will still lag the falling voltage of the input by the offset voltage, The maximum $t_{\text {PHL }}$ occurs when the input is driven LOW with zero delay and the output is still limited by its turn on delay and the falling edge slew rate, The output falling edge slew rate (which is a function of temperature, $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC} 2}$, and process) as well as load current and load capacitance.

## Rise Time Accelerators

During positive bus transitions a 2 mA current source is switched on to quickly slew the SDA and SCL lines HIGH once the input level of 0.6 V is exceeded. The rising edge rate should be at least $1.25 \mathrm{~V} / \mu \mathrm{s}$ to guarantee turn on of the accelerators.

## ACC Boost Current Enable

Users having lightly loaded systems may wish to disable the rise-time accelerators. Driving this pin to ground turns off the rise-time accelerators on all four SDA and SCL pins. Driving this pin to the $\mathrm{V}_{\mathrm{CC} 2}$ voltage enables normal operation of the rise-time accelerators.

## Resistor Pull-up Value Selection

The system pull-up resistors must be strong enough to provide a positive slew rate of $1.25 \mathrm{~V} / \mu \mathrm{s}$ on the SDA and SCL pins, in order to activate the boost pull-up currents during rising edges. Choose maximum resistor value using the formula:

$$
\mathrm{R} \leq\left(\mathrm{V}_{\mathrm{CC}(\mathrm{MIN})}-0.6\right)(800,000) / \mathrm{C}
$$

where $R$ is the pull-up resistor value in ohms, $\mathrm{V}_{\mathrm{CC}(\mathrm{MIN})}$ is the minimum $\mathrm{V}_{C C}$ voltage and C is the equivalent bus capacitance in picofarads (pF).
In addition, regardless of the bus capacitance, always choose $\mathrm{R} \leq 16 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ maximum, $\mathrm{R} \leq 24 \mathrm{k} \Omega$ for $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ maximum. The start-up circuitry requires logic HIGH voltages on SDAOUT and SCLOUT to connect the backplane to the card, and these pull-up values are needed to overcome the precharge voltage. See the curves in Figures 5 and 6 for guidance in resistor pull-up selection.


Figure 5. Bus requirements for 3.3 V systems


Figure 6. Bus requirements for 5 V systems

## Minimum SDA and SCL Capacitance Requirements

The device connection circuitry requires a minimum capacitance loading on the SDA and SCL pins in order to function properly. The value of this capacitance is a function of $\mathrm{V}_{\mathrm{CC}}$ and the bus pull-up resistance. Estimate the bus capacitance on both the backplane and the card data and clock buses, and refer to Figures 5 and 6 to choose appropriate pull-up resistor values. Note from the figures that 5 V systems should have at least 47 pF capacitance on their buses and 3.3 V systems should have at least 22 pF capacitance for proper operation of the PCA9512. Although the device has been designed to be marginally stable with smaller capacitance loads, for applications with less capacitance, provisions need to be made to add a capacitor to ground to ensure these minimum capacitance conditions if oscillations are noticed during initial signal integrity verification.

## Hot Swapping and Capacitance Buffering Application

Figures 7 through 9 illustrate the usage of the PCA9512 in applications that take advantage of both its hot swapping and capacitance buffering features. In all of these applications, note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise- and fall-time requirements difficult to meet. Placing a

PCA9512 on the edge of each card, however, isolates the card capacitance from the backplane. For a given I/O card, the PCA9512 drives the capacitance of everything on the card and the backplane must drive only the the capacitance of the bus buffer, which is less than 10 pF , the connector, trace, and all additional cards on the backplane.

See Application Note AN10160, Hot Swap Bus Buffer for more information on applications and technical assistance.


NOTE: Application assumes bus capacitance within "proper operation" region of Figures 5 and 6.
Figure 7. Hot swapping multiple I/O cards into a backplane using the PCA9512 in a CompactPCI, VME, and AdvancedTCA system


NOTE: Application assumes bus capacitance within "proper operation" region of Figures 5 and 6.
Figure 8. Hot swapping multiple I/O cards into a backplane using the PCA9512 with a custom connector


NOTE: Application assumes bus capacitance within "proper operation" region of Figures 5 and 6.
Figure 9. 5 V to 3.3 V level translator and bus buffer

## ABSOLUTE MAXIMUM RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134).
Voltages with respect to pin GND.

| SYMBOL | PARAMETER | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. |  |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage range $\mathrm{V}_{\mathrm{CC}}$ | -0.5 | +7 | V |
| $\mathrm{V}_{\mathrm{CC} 2}$ | Supply voltage range $\mathrm{V}_{\text {CC2 }}$ | -0.5 | +7 | V |
| $\mathrm{V}_{\mathrm{n}}$ | SDAIN, SCLIN, SDAOUT, SCLOUT, ACC | -0.5 | +7 | V |
| 1 | Maximum current for inputs | - | $\pm 20$ | mA |
| $\mathrm{I}_{1}$ | Maximum current for I/O pins | - | $\pm 50$ | mA |
| $\mathrm{T}_{\text {opr }}$ | Operating temperature range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range | -65 | +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {sld }}$ | Lead soldering temperature (10 sec max) | - | +300 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { (max) }}$ | Maximum junction temperature | - | +125 | ${ }^{\circ} \mathrm{C}$ |

## NOTE:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise noted.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | TYP. | MAX. |  |
| Power supply |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | Note 1. | 2.7 | - | 5.5 | V |
| $\mathrm{V}_{\mathrm{CC} 2}$ | Card side supply voltage | Note 1. | 2.7 | - | 5.5 | V |
| $\mathrm{I}_{\mathrm{VCCI}}$ | $\mathrm{V}_{\text {CC }}$ supply current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \mathrm{V}_{\text {SDAIN }}=\mathrm{V}_{\text {SCLIN }}=0 \mathrm{~V}$ | - | 1.2 | 3.6 | mA |
| IVcc2 | $\mathrm{V}_{\text {CC }}$ supply current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \mathrm{V}_{\text {SDAOUT }}=\mathrm{V}_{\text {SCLOUT }}=0 \mathrm{~V}$ | - | 1.1 | 2.4 | mA |
| Start-up circuitry |  |  |  |  |  |  |
| $V_{\text {PRE }}$ | Precharge voltage | SDA, SCL floating; Note 1. | 0.8 | 1.1 | 1.2 | V |
| $\mathrm{t}_{\mathrm{EN}}$ | Enable time on power-up | Note 6. | - | 180 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {IDLE }}$ | Bus idle time | Notes 1 and 7. | 50 | 140 | 250 | $\mu \mathrm{s}$ |
| Rise time accelerators |  |  |  |  |  |  |
| Ipullupac | Transient boosted pull-up current | Positive transition on SDA, SCL, $\mathrm{ACC}=0.7 \mathrm{~V} \times \mathrm{V}_{\mathrm{CC} 2} ; \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$; Slew rate $=1.25 \mathrm{~V} / \mu \mathrm{s}$; Note 2 . | 1 | 2 | - | mA |
| $\mathrm{V}_{\text {ACCDIS }}$ | Accelerator disable threshold |  | $0.3 \times \mathrm{V}_{\mathrm{CC} 2}$ | $0.5 \times \mathrm{V}_{\mathrm{CC} 2}$ | - | V |
| $\mathrm{V}_{\text {ACCEN }}$ | Accelerator enable threshold |  | - | $0.5 \times \mathrm{V}_{\mathrm{CC} 2}$ | $0.7 \times \mathrm{V}_{\mathrm{CC} 2}$ | V |
| IVACC | $\mathrm{A}_{\mathrm{CC}}$ input current |  | -1 | $\pm 0.1$ | 1 | $\mu \mathrm{A}$ |
| tpdoff | $A_{\text {cc }}$ delay, on/off |  | - | 5 | - | ns |
| Input-output connection |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input-output offset voltage | $10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ on SDA, SCL; <br> $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=3.3 \mathrm{~V}$; <br> $\mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V}$; Note 1 ; Note 3. | 0 | 70 | 150 | mV |
| $\mathrm{f}_{\text {SCL_S }}$ SDA | operating frequency | Guaranteed by design, not subject to test | 0 | - | 400 | kHz |
| $\mathrm{C}_{\text {IN }}$ | Digital input capacitance | Guaranteed by design, not subject to test | - | - | 10 | pF |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\begin{aligned} & \text { Input = } 0 \mathrm{~V} . \text { SDA, SCL pins; } \\ & \text { S }_{\text {SINK }}=3 \mathrm{~mA} ; \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} ; \text { Note } 1 . \end{aligned}$ | 0 | - | 0.4 | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $\begin{aligned} & \text { SDA, SCL pins }=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \text {; } \\ & \mathrm{V}_{\mathrm{CC} 2}=5.5 \mathrm{~V} \end{aligned}$ | -1 | - | 5 | $\mu \mathrm{A}$ |
| Timing characteristics |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{I} 2 \mathrm{C}}$ | $\mathrm{I}^{2} \mathrm{C}$ operating frequency | Note 4 | 0 | - | 400 | kHz |
| $t_{\text {BUF }}$ | Bus free time between stop and start condition | Note 4 | 1.3 | - | - | $\mu \mathrm{s}$ |
| $t_{H D}$; STA | Hold time after (repeated) start condition | Note 4 | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SU; STA }}$ | Repeated start condition setup time | Note 4 | 0.6 | - | - | $\mu \mathrm{s}$ |
| tsu;STO | Stop condition setup time | Note 4 | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{HD} ; \text { DAT }}$ | Data hold time | Note 4 | 300 | - | - | ns |
| tSU;DAT | Data setup time | Note 4 | 100 | - | - | ns |
| tLOW | Clock LOW period | Note 4 | 1.3 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HIGH }}$ | Clock HIGH period | Note 4 | 0.6 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{f}}$ | Clock, data fall time | Notes 4 and 5 | $20+0.1 \times \mathrm{C}_{B}$ | - | 300 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Clock, data rise time | Notes 4 and 5 | $20+0.1 \times \mathrm{C}_{\mathrm{B}}$ | - | 300 | ns |

## NOTES:

1. This specification applies over the full operating temperature range.
2. IPULLUPAC varies with temperature and $V_{C C}$ voltage, as shown in the Typical Performance Characteristics section.
3. The connection circuitry always regulates its output to a higher voltage than its input. The magnitude of this offset voltage as a function of the pull-up resistor and $\mathrm{V}_{\mathrm{CC}}$ voltage is shown in the Typical Performance Characteristics section.
4. Guaranteed by design, not production tested.
5. $\mathrm{C}_{\mathrm{B}}=$ total capacitance of one bus line in pF .
6. Enable time is from power-up of $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CC2}} \geq 2.7 \mathrm{~V}$ to when idle or stop time begins.
7. Idle time is from when SDAx and SCLx are HIGH after enable time has been met.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. Icc versus Temperature (Note 1)


Figure 11. I ${ }_{\text {PULLUPAC }}$ versus Temperature


Figure 12. Input-output $\mathrm{t}_{\mathrm{PHL}}$ versus Temperature


Figure 13. Connection circuitry $\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{IN}}$

NOTE:

1. $I_{\mathrm{CC}}$ (Pin 1) typical current averages 0.1 mA less than $\mathrm{I}_{\mathrm{CC}}$ on Pin 8 .

## TEST CIRCUIT



Figure 14. Test circuitry for switching times

detail X


DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | A max. | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $b_{p}$ | c | $\mathrm{D}^{(1)}$ | $E^{(2)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $\mathrm{Z}^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.75 | $\begin{aligned} & 0.25 \\ & 0.10 \end{aligned}$ | $\begin{aligned} & 1.45 \\ & 1.25 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.49 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.25 \\ & 0.19 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 3.8 \end{aligned}$ | 1.27 | $\begin{aligned} & 6.2 \\ & 5.8 \end{aligned}$ | 1.05 | $\begin{aligned} & 1.0 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 0.6 \end{aligned}$ | 0.25 | 0.25 | 0.1 | 0.7 0.3 | $\begin{aligned} & 8^{0} \\ & 0^{\circ} \end{aligned}$ |
| inches | 0.069 | $\begin{aligned} & 0.010 \\ & 0.004 \end{aligned}$ | $\begin{aligned} & 0.057 \\ & 0.049 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.019 \\ & 0.014 \end{aligned}$ | $\begin{array}{\|l\|} 0.0100 \\ 0.0075 \end{array}$ | $\begin{aligned} & 0.20 \\ & 0.19 \end{aligned}$ | $\begin{aligned} & 0.16 \\ & 0.15 \end{aligned}$ | 0.05 | $\begin{aligned} & 0.244 \\ & 0.228 \end{aligned}$ | 0.041 | $\begin{aligned} & 0.039 \\ & 0.016 \end{aligned}$ | $\begin{aligned} & 0.028 \\ & 0.024 \end{aligned}$ | 0.01 | 0.01 | 0.004 | $\begin{aligned} & 0.028 \\ & 0.012 \end{aligned}$ |  |

## Notes

1. Plastic or metal protrusions of 0.15 mm ( 0.006 inch) maximum per side are not included.
2. Plastic or metal protrusions of $0.25 \mathrm{~mm}(0.01 \mathrm{inch})$ maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |
| SOT96-1 | 076E03 | MS-012 |  | $\square$ ( | $\begin{aligned} & -9-12-27 \\ & 03-02-18 \end{aligned}$ |



DIMENSIONS ( mm are the original dimensions)

| UNIT | $\mathbf{A}$ <br> max. | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(1)}$ | $\mathbf{E}^{(2)}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.1 | 0.15 | 0.95 | 0.25 | 0.45 | 0.28 | 3.1 | 3.1 | 0.6 | 5.1 | 0.94 | 0.7 | 0.1 | 0.1 | 0.1 | 0.70 | $6^{\circ}$ |
| 0.05 | 0.80 | 0.25 | 0.15 | 2.9 | 2.9 | 0.65 | 4.7 | 0.94 | 0.4 | 0.1 | $0^{\circ}$ |  |  |  |  |  |  |

## Notes

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |
| SOT505-1 |  |  |  | $\square$ - | $\begin{aligned} & -9-04-09 \\ & 03-02-18 \end{aligned}$ |

## REVISION HISTORY

| Rev | Date | Description |
| :--- | :--- | :--- |
| $\_1$ | 20041005 | Product data sheet (9397 750 14005). |



Purchase of Philips $\mathrm{I}^{2} \mathrm{C}$ components conveys a license under the Philips' $\mathrm{I}^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$ system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips. This specification can be ordered using the code 939839340011.

## Data sheet status

| Level | Data sheet status [1] | Product <br> status [2] [3] | Definitions |
| :--- | :--- | :--- | :--- |
| I | Objective data | Development | This data sheet contains data from the objective specification for product development. <br> Philips Semiconductors reserves the right to change the specification in any manner without notice. |
| II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published <br> at a later date. Philips Semiconductors reserves the right to change the specification without notice, in <br> order to improve the design and supply the best possible product. |
| IIII | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the <br> right to make changes at any time in order to improve the design, manufacturing and supply. Relevant <br> changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.
[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## Definitions

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## Disclaimers

Life support - These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes - Philips Semiconductors reserves the right to make changes in the products-including circuits, standard cells, and/or software-described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Contact information

© Koninklijke Philips Electronics N.V. 2004
For additional information please visit
http://www.semiconductors.philips.com. Fax: +31 402724825
All rights reserved. Published in the U.S.A.

For sales offices addresses send e-mail to:
sales.addresses@www.semiconductors.philips.com.
Document number:
939775014005

## Let's make things better.



PHILIPS


[^0]:    Standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging.

