

## Universal LCD driver for low multiplex rates

Rev. 6 — 25 July 2011

**Product data sheet** 

## 1. General description

The PCF8534A is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 60 segments. It can be easily cascaded for larger LCD applications. The PCF8534A is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing, and by display memory switching (static and duplex drive modes).

 PCF8534AHL/1 should not be used for new design-ins. Replacement part is PCF85134HL/1

## 2. Features and benefits

- AEC-Q100 compliant (PCF8534AH/1) for automotive applications
- Single-chip LCD controller and driver
- Selectable backplane drive configurations: static or 2, 3, or 4 backplane multiplexing
- 60 segment outputs allowing to drive:
  - ♦ 30 7-segment numeric characters
  - 15 14-segment alphanumeric characters
  - Any graphics of up to 240 elements
- Cascading supported for larger applications
- 60 × 4-bit display data storage RAM
- Wide LCD supply range: from 2.5 V for low threshold LCDs up to 6.5 V for high threshold twisted nematic LCDs
- Internal LCD bias generation with voltage follower buffers
- Selectable display bias configurations: static, <sup>1</sup>/<sub>2</sub>, or <sup>1</sup>/<sub>3</sub>
- Wide logic power supply range: from 1.8 V to 5.5 V
- LCD and logic supplies may be separated
- Low power consumption
- 400 kHz l<sup>2</sup>C-bus interface
- No external components required
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- Silicon gate CMOS process

<sup>1.</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in Section 19.



## 3. Ordering information

| Type number     | Package       |                                                                                          |               |           |  |  |  |  |  |  |
|-----------------|---------------|------------------------------------------------------------------------------------------|---------------|-----------|--|--|--|--|--|--|
|                 | Name          | Description                                                                              | Delivery form | Version   |  |  |  |  |  |  |
| PCF8534AHL/1[1] | LQFP80        | plastic low profile quad flat<br>package; 80 leads;<br>body $12 \times 12 \times 1.4$ mm | tape and reel | SOT315-1  |  |  |  |  |  |  |
| PCF8534AU/DA/1  | wire bond die | 76 bonding pads;<br>2.91 $\times$ 2.62 $\times$ 0.38 mm                                  | chip in tray  | PCF8534AL |  |  |  |  |  |  |

[1] Not to be used for new designs. Replacement part is PCF85134HL/1.

## 4. Marking

| Table 2. | Marking codes |              |  |
|----------|---------------|--------------|--|
| Type num | nber          | Marking code |  |
| PCF8534  | AHL/1         | PCF8534AHL   |  |
| PCF8534  | AU/DA/1       | PC8534A-1    |  |

#### Universal LCD driver for low multiplex rates

## 5. Block diagram



Universal LCD driver for low multiplex rates

## 6. Pinning information

## 6.1 Pinning



PCF8534A

#### Universal LCD driver for low multiplex rates



PCF8534A

Universal LCD driver for low multiplex rates

## 6.2 Pin description

| Symbol           | Pin      |               | Туре         | Description                                                  |
|------------------|----------|---------------|--------------|--------------------------------------------------------------|
|                  | SOT315-1 | Wire bond die | _            |                                                              |
| S31 to S59       | 1 to 29  | 44 to 72      | output       | LCD segment output 31 to 59                                  |
| BP0 to BP3       | 30 to 33 | 73 to 76      | output       | LCD backplane output 0 to 3                                  |
| n.c.             | 34 to 37 | -             | -            | not connected; do not connect and do not use as feed through |
| SDA              | 38       | 1             | input/output | I <sup>2</sup> C-bus serial data input and output            |
| SCL              | 39       | 2             | input        | I <sup>2</sup> C-bus serial clock input                      |
| CLK              | 40       | 3             | input/output | external clock input and internal clock output               |
| V <sub>DD</sub>  | 41       | 4             | supply       | supply voltage                                               |
| SYNC             | 42       | 5             | input/output | cascade synchronization input and output (active LOW)        |
| OSC              | 43       | 6             | input        | enable input for internal oscillator                         |
| A0 to A2         | 44 to 46 | 7 to 9        | input        | subaddress counter input 0 to 2                              |
| SA0              | 47       | 10            | input        | I <sup>2</sup> C-bus slave address input 0                   |
| V <sub>SS</sub>  | 48       | 11[ <u>1]</u> | supply       | ground                                                       |
| V <sub>LCD</sub> | 49       | 12            | supply       | input of LCD supply voltage                                  |
| S0 to S30        | 50 to 80 | 13 to 43      | output       | LCD segment output 0 to 30                                   |

[1] The substrate (rear side of the die) is connected to  $V_{SS}$  and should be electrically isolated.

## 7. Functional description

The PCF8534A is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays (see Figure 4). It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 60 segments.

The display configurations possible with the PCF8534A depend on the required number of active backplane outputs. A selection of display configurations is given in <u>Table 4</u>.

All of the display configurations given in <u>Table 4</u> can be implemented in a typical system as shown in <u>Figure 5</u>.



#### Table 4. Selection of possible display configurations

| Number of  |       |                          |                           |              |  |  |  |  |  |  |
|------------|-------|--------------------------|---------------------------|--------------|--|--|--|--|--|--|
| Backplanes | Icons | Digits/Characte          | Digits/Characters         |              |  |  |  |  |  |  |
|            |       | 7-segment <sup>[1]</sup> | 14-segment <sup>[2]</sup> | Elements     |  |  |  |  |  |  |
| 4          | 240   | 30                       | 15                        | 240 (4 × 60) |  |  |  |  |  |  |
| 3          | 180   | 22                       | 11                        | 180 (3 × 60) |  |  |  |  |  |  |
| 2          | 120   | 15                       | 7                         | 120 (2 × 60) |  |  |  |  |  |  |
| 1          | 60    | 7                        | 3                         | 60 (1 × 60)  |  |  |  |  |  |  |

[1] 7-segment display has eight elements including the decimal point.

[2] 14-segment display has 16 elements including decimal point and accent dot.

#### Universal LCD driver for low multiplex rates



The host microcontroller maintains the 2-line  $\mathsf{I}^2\mathsf{C}\text{-}\mathsf{bus}$  communication channel with the PCF8534A.

Biasing voltages for the multiplexed LCD waveforms are generated internally, removing the need for an external bias generator. The internal oscillator is selected by connecting pin OSC to  $V_{SS}$ . The only other connections required to complete the system are the power supplies (pins  $V_{DD}$ ,  $V_{SS}$ , and  $V_{LCD}$ ) and the LCD panel selected for the application.

## 7.1 Power-On Reset (POR)

At power-on the PCF8534A resets to the following starting conditions:

- All backplane and segment outputs are set to V<sub>LCD</sub>
- The selected drive mode is: 1:4 multiplex with  $\frac{1}{3}$  bias
- Blinking is switched off
- Input and output bank selectors are reset
- The I<sup>2</sup>C-bus interface is initialized
- The data pointer and the subaddress counter are cleared (set to logic 0)
- Display is disabled

**Remark:** Do not transfer data on the  $I^2C$ -bus for at least 1 ms after a power-on to allow the reset action to complete.

## 7.2 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider consisting of three impedances connected in series between V<sub>LCD</sub> and V<sub>SS</sub>. If the ½ bias voltage level for the 1:2 multiplex drive mode configuration is selected, the center impedance is bypassed by switch. The LCD voltage can be temperature compensated externally, using the supply to pin V<sub>LCD</sub>.

Downloaded from Arrow.com.

## 7.3 LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of V<sub>LCD</sub> and the resulting discrimination ratios (D) are given in Table 5.

Discrimination is a term which is defined as the ratio of the on and off RMS voltage across a segment. It can be thought of as a measurement of contrast.

| LCD drive<br>mode | Number of: |        | LCD bias      | V <sub>off(RMS)</sub> | $V_{on(RMS)}$    | $D = \frac{V_{on(RMS)}}{V_{on(RMS)}}$ |
|-------------------|------------|--------|---------------|-----------------------|------------------|---------------------------------------|
|                   | Backplanes | Levels | configuration | V <sub>LCD</sub>      | V <sub>LCD</sub> | $D = \frac{1}{V_{off(RMS)}}$          |
| static            | 1          | 2      | static        | 0                     | 1                | $\infty$                              |
| 1:2 multiplex     | 2          | 3      | 1/2           | 0.354                 | 0.791            | 2.236                                 |
| 1:2 multiplex     | 2          | 4      | 1/3           | 0.333                 | 0.745            | 2.236                                 |
| 1:3 multiplex     | 3          | 4      | 1/3           | 0.333                 | 0.638            | 1.915                                 |
| 1:4 multiplex     | 4          | 4      | 1/3           | 0.333                 | 0.577            | 1.732                                 |

#### Table 5. **Biasing characteristics**

A practical value for V<sub>LCD</sub> is determined by equating V<sub>off(RMS)</sub> with a defined LCD threshold voltage (V<sub>th(off)</sub>), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode a suitable choice is  $V_{LCD} > 3V_{th(off)}$ .

Multiplex drive modes of 1:3 and 1:4 with 1/2 bias are possible but the discrimination and hence the contrast ratios are smaller.

Bias is calculated by  $\frac{1}{1+a}$ , where the values for a are

a = 1 for  $\frac{1}{2}$  bias

a = 2 for  $\frac{1}{3}$  bias

The RMS on-state voltage (Von(RMS)) for the LCD is calculated with Equation 1:

$$V_{on(RMS)} = V_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$
(1)

where the values for n are

n = 1 for static drive mode

n = 2 for 1:2 multiplex drive mode

- n = 3 for 1:3 multiplex drive mode
- n = 4 for 1:4 multiplex drive mode

The RMS off-state voltage (Voff(RMS)) for the LCD is calculated with Equation 2:

$$V_{off(RMS)} = V_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$
 (2)

Discrimination is the ratio of  $V_{on(RMS)}$  to  $V_{off(RMS)}$  and is determined from Equation 3:

| PCF8534A           | All information provided in this document is subject to legal disclaimers. | © NXP B.V. 2011. All rights reserved. |
|--------------------|----------------------------------------------------------------------------|---------------------------------------|
| Product data sheet | Rev. 6 — 25 July 2011                                                      | 9 of 52                               |

**PCF8534A** 

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$
(3)

Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with  $\frac{1}{2}$  bias is  $\sqrt{3} = 1.732$  and the discrimination for an LCD drive mode of 1:4 multiplex with  $\frac{1}{2}$  bias is  $\frac{\sqrt{21}}{3} = 1.528$ .

The advantage of these LCD drive modes is a reduction of the LCD full scale voltage V<sub>LCD</sub> as follows:

- 1:3 multiplex ( $\frac{1}{2}$  bias):  $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$
- 1:4 multiplex (1/<sub>2</sub> bias):  $V_{LCD} = \left\lceil \frac{(4 \times \sqrt{3})}{3} \right\rceil = 2.309 V_{off(RMS)}$

These compare with  $V_{LCD} = 3V_{off(RMS)}$  when  $\frac{1}{3}$  bias is used.

V<sub>LCD</sub> is sometimes referred as the LCD operating voltage.

### 7.3.1 Electro-optical performance

Suitable values for Von(RMS) and Voff(RMS) are dependent on the LCD liquid used. The RMS voltage, at which a pixel is switched on or off, determines the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at V<sub>th(off)</sub>) and the other at 90 % relative transmission (at V<sub>th(on)</sub>), see Figure 6. For a good contrast performance, the following rules should be followed:

$$V_{on(RMS)} \ge V_{th(on)} \tag{4}$$

$$V_{of(RMS)} \le V_{th(off)} \tag{5}$$

 $V_{off(RMS)} \leq V_{th(off)}$ 

Von(RMS) and Voff(RMS) are properties of the display driver and are affected by the selection of a, n (see Equation 1 to Equation 3) and the  $V_{LCD}$  voltage.

 $V_{th(off)}$  and  $V_{th(on)}$  are properties of the LCD liquid and can be provided by the module manufacturer.

It is important to match the module properties to those of the driver in order to achieve optimum performance.

PCF8534A

## Universal LCD driver for low multiplex rates



PCF8534A

Universal LCD driver for low multiplex rates

## 7.4 LCD drive mode waveforms

## 7.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Figure 7.



PCF8534A

#### Universal LCD driver for low multiplex rates

### 7.4.2 1:2 Multiplex drive mode

When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF8534A allows the use of  $\frac{1}{2}$  bias or  $\frac{1}{3}$  bias in this mode as shown in Figure 8 and Figure 9.



## **NXP Semiconductors**

# **PCF8534A**

#### Universal LCD driver for low multiplex rates



PCF8534A

#### Universal LCD driver for low multiplex rates

### 7.4.3 1:3 Multiplex drive mode

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 10.



#### Universal LCD driver for low multiplex rates

### 7.4.4 1:4 Multiplex drive mode

When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies, as shown in Figure 11.



PCF8534A

## 7.5 Oscillator

The internal logic and the LCD drive signals of the PCF8534A are timed by the frequency  $f_{clk}$ . It equals either the built-in oscillator frequency  $f_{osc}$  or the external clock frequency  $f_{clk(ext)}$ . The clock frequency  $f_{clk}$  determines the LCD frame frequency ( $f_{fr}$ ).

### 7.5.1 Internal clock

The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . In this case, the output from pin CLK is the clock signal for any cascaded PCF8534A in the system.

### 7.5.2 External clock

Pin CLK is enabled as an external clock input by connecting pin OSC to V<sub>DD</sub>.

**Remark:** A clock signal must always be supplied to the device. Removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal.

## 7.6 Timing

The PCF8534A timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the correct timing relationship between each PCF8534A in the system is maintained by the synchronization signal at pin SYNC. The timing also generates the LCD frame signal whose frequency is derived from the clock frequency. The frame signal frequency is a fixed division of the clock frequency from either the internal or an external clock.

### Table 6. LCD frame frequencies

| Operating mode ratio          | Frame frequency with respect to f <sub>clk</sub> (typical) | Unit |
|-------------------------------|------------------------------------------------------------|------|
|                               | f <sub>clk</sub> = 1536 Hz                                 |      |
| $f_{fr} = \frac{f_{clk}}{24}$ | 64                                                         | Hz   |

## 7.7 Display register

The display register holds the display data while the corresponding multiplex signals are generated.

## 7.8 Segment outputs

The LCD drive section includes 60 segment outputs (S0 to S59) which should be connected directly to the LCD. The segment output signals are generated based on the multiplexed backplane signals and with data resident in the display register. When less than 60 segment outputs are required, the unused segment outputs must be left open-circuit.

### 7.9 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode.

• In 1:4 multiplex drive mode: BP0 to BP3 must be connected directly to the LCD.

If less than four backplane outputs are required, the unused outputs can be left open-circuit.

- In 1:3 multiplex drive mode BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities.
- In 1:2 multiplex drive mode BP0 and BP2, respectively, BP1 and BP3 carry the same signals and can also be paired to increase the drive capabilities.
- In static drive mode, the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

## 7.10 Display RAM

The display RAM is a static 60 × 4-bit RAM which stores LCD data. A logic 1 in the RAM bit map indicates the on-state ( $V_{on(RMS)}$ ) of the corresponding LCD element. Similarly, a logic 0 indicates the off-state ( $V_{off(RMS)}$ ). For more information on  $V_{on(RMS)}$  and  $V_{off(RMS)}$ , see Section 7.3.

There is a one-to-one correspondence between

- the bits in the RAM bitmap and the LCD elements
- · the RAM columns and the segment outputs
- the RAM rows and the backplane outputs.

The display RAM bit map, Figure 12, shows row 0 to row 3 which correspond with the backplane outputs BP0 to BP3, and column 0 to column 59 which correspond with the segment outputs S0 to S59. In multiplexed LCD applications, the data of each row of the display RAM is time-multiplexed with the corresponding backplane (row 0 with BP0, row 1 with BP1, and so on).



PCF8534A

Product data sheet

## **NXP Semiconductors**

# **PCF8534A**

## Universal LCD driver for low multiplex rates



<sup>19</sup> of 52

When display data is transmitted to the PCF8534A, the display bytes received are stored in the display RAM in accordance with the selected LCD multiplex drive mode. The data is stored as it arrives and depending on the current multiplex drive mode, data is stored singularly, in pairs, triples, or quadruples. To illustrate the filling order, an example of a 7-segment display showing all drive modes is given in Figure 13. The RAM filling organization depicted applies equally to other LCD types.

The following applies to Figure 13:

- In static drive mode the eight transmitted data bits are placed into row 0 as one byte.
- In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and row 1 as two successive 4-bit RAM words.
- In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, row
  1, and row 2 as three successive 3-bit RAM words, with bit 3 of the third address left
  unchanged. It is not recommended to use this bit in a display because of the difficult
  addressing. This last bit may, if necessary, be controlled by an additional transfer to
  this address. But care should be taken to avoid overwriting adjacent data because
  always full bytes are transmitted (see Section 7.10.3).
- In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, row 1, row 2, and row 3 as two successive 4-bit RAM words.

### 7.10.1 Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command (see <u>Table 12</u>). Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in <u>Figure 13</u>. After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode:

- In static drive mode by eight.
- In 1:2 multiplex drive mode by four.
- In 1:3 multiplex drive mode by three.
- In 1:4 multiplex drive mode by two.

If an I<sup>2</sup>C-bus data access terminates early, then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten before further RAM accesses.

### 7.10.2 Subaddress counter

The storage of display data is determined by the content of the subaddress counter. Storage is allowed only when the content of the subaddress counter matches with the hardware subaddress applied to A0, A1, and A2. The subaddress counter value is defined by the device-select command (see <u>Table 13</u>). If the content of the subaddress counter and the hardware subaddress do not match, then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.

In cascaded applications each PCF8534A in the cascade must be addressed separately. Initially, the first PCF8534A is selected by sending the device-select command matching the first hardware subaddress. Then the data pointer is set to the preferred display RAM address by sending the load-data-pointer command.

Once the display RAM of the first PCF8534A has been written, the second PCF8534A is selected by sending the device-select command again. This time however the command matches the hardware subaddress of the second device. Next the load-data-pointer command is sent to select the preferred display RAM address of the second PCF8534A.

This last step is very important because during writing data to the first PCF8534A, the data pointer of the second PCF8534A is incremented. In addition, the hardware subaddress should not be changed while the device is being accessed on the I<sup>2</sup>C-bus interface.

### 7.10.3 RAM writing in 1:3 multiplex drive mode

In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 7</u> (see <u>Figure 13</u> as well).

#### Table 7. Standard RAM filling in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any elements on the display.

| Display RAM                                | Displ | Display RAM addresses (columns)/segment outputs (Sn) |    |    |    |    |    |    |    |    |   |  |
|--------------------------------------------|-------|------------------------------------------------------|----|----|----|----|----|----|----|----|---|--|
| bits (rows)/<br>backplane<br>outputs (BPn) | 0     | 1                                                    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | : |  |
| 0                                          | a7    | a4                                                   | a1 | b7 | b4 | b1 | c7 | c4 | c1 | d7 | : |  |
| 1                                          | a6    | a3                                                   | a0 | b6 | b3 | b0 | c6 | c3 | c0 | d6 | : |  |
| 2                                          | a5    | a2                                                   | -  | b5 | b2 | -  | c5 | c2 | -  | d5 | : |  |
| 3                                          | -     | -                                                    | -  | -  | -  | -  | -  | -  | -  | -  | : |  |

If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in Table 8.

 Table 8.
 Entire RAM filling by rewriting in 1:3 multiplex drive mode

 Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to elements on the display.

| Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Displa | Display RAM addresses (columns)/segment outputs (Sn) |       |    |       |    |       |    |       |    |   |  |
|-----------------------------------------------------------|--------|------------------------------------------------------|-------|----|-------|----|-------|----|-------|----|---|--|
|                                                           | 0      | 1                                                    | 2     | 3  | 4     | 5  | 6     | 7  | 8     | 9  | : |  |
| 0                                                         | a7     | a4                                                   | a1/b7 | b4 | b1/c7 | c4 | c1/d7 | d4 | d1/e7 | e4 | : |  |
| 1                                                         | a6     | a3                                                   | a0/b6 | b3 | b0/c6 | c3 | c0/d6 | d3 | d0/e6 | e3 | : |  |
| 2                                                         | a5     | a2                                                   | b5    | b2 | c5    | c2 | d5    | d2 | e5    | e2 | : |  |
| 3                                                         | -      | -                                                    | -     | -  | -     | -  | -     | -  | -     | -  | : |  |

In the case described in <u>Table 8</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8, and so on, have to be connected to elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows:

Product data sheet

#### Universal LCD driver for low multiplex rates

- In the first write to the RAM, bits a7 to a0 are written.
- In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6.
- In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6.

Depending on the method of writing to the RAM (standard or entire filling by rewriting), some elements remain unused or can be used. But it has to be considered in the module layout process as well as in the driver software design.

### 7.10.4 Bank selector

### 7.10.4.1 Output bank selector

The output bank selector (see <u>Table 14</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence.

- In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3
- In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially
- In 1:2 multiplex mode, rows 0 and 1 are selected
- In static mode, row 0 is selected

The SYNC signal resets these sequences to the following starting points:

- row 3 for 1:4 multiplex
- row 2 for 1:3 multiplex
- row 1 for 1:2 multiplex
- row 0 for static mode

The PCF8534A includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

#### 7.10.4.2 Input bank selector

The input bank selector loads display data into the display data in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see Table 14). The input bank selector functions independently to the output bank selector.

## 7.11 Blinking

The display blinking capabilities of the PCF8534A are very versatile. The whole display can blink at frequencies selected by the blink-select command (see <u>Table 15</u>). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequency depends on the blink mode selected (see <u>Table 9</u>).

PCF8534A Product data sheet

| Table 9. B | link frequencies                   |                                                            |      |
|------------|------------------------------------|------------------------------------------------------------|------|
| Blink mode | Operating mode ratio               | Blink frequency with respect to f <sub>clk</sub> (typical) | Unit |
|            |                                    | f <sub>clk</sub> = 1536 Hz                                 |      |
| off        | -                                  | blinking off                                               | Hz   |
| 1          | $f_{blink} = \frac{f_{clk}}{768}$  | 2                                                          | Hz   |
| 2          | $f_{blink} = \frac{f_{clk}}{1536}$ | 1                                                          | Hz   |
| 3          | $f_{blink} = \frac{f_{clk}}{3072}$ | 0.5                                                        | Hz   |

| Table 9. | Blink frequencies |
|----------|-------------------|
|          | Binnenoquonoloo   |

An additional feature is for an arbitrary selection of LCD segments to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. With the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command.

In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD elements can blink by selectively changing the display RAM data at fixed time intervals.

The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see Table 11).

## 7.12 Command decoder

The command decoder identifies command bytes that arrive on the  $I^2C$ -bus. The commands available to the PCF8534A are defined in <u>Table 10</u>.

| Command           | Operation code |       |    |   |          |       |       |    | Reference |
|-------------------|----------------|-------|----|---|----------|-------|-------|----|-----------|
|                   | 7              | 6     | 5  | 4 | 3        | 2     | 1     | 0  |           |
| mode set          | 1              | 1     | 0  | 0 | Е        | В     | M[1:0 | )] | Table 11  |
| load data pointer | 0              | P[6:0 | D] |   | Table 12 |       |       |    |           |
| device select     | 1              | 1     | 1  | 0 | 0        | A[2:0 | )]    |    | Table 13  |
| bank select       | 1              | 1     | 1  | 1 | 1        | 0     | 0 I O |    | Table 14  |
| blink select      | 1              | 1     | 1  | 1 | 0        | AB    | BF[1: | 0] | Table 15  |

Table 10. Definition of commands

| Bit    | Symbol | Value                                 | Description                     |  |
|--------|--------|---------------------------------------|---------------------------------|--|
| 7 to 4 | -      | 1100                                  | fixed value                     |  |
| 3      | E      |                                       | display status                  |  |
|        |        | 0[1]                                  | disabled (blank) <sup>[2]</sup> |  |
|        |        | 1                                     | enable                          |  |
| 2 B    |        | LCD bias configuration <sup>[3]</sup> |                                 |  |
|        |        | 0[1]                                  | $\frac{1}{3}$ bias              |  |
|        |        | 1                                     | $\frac{1}{2}$ bias              |  |
| 1 to 0 | M[1:0] |                                       | LCD drive mode selection        |  |
|        |        | 01                                    | static; one backplane           |  |
|        |        | 10                                    | 1:2 multiplex; two backplanes   |  |
|        |        | 11                                    | 1:3 multiplex; three backplanes |  |
|        |        | 00[1]                                 | 1:4 multiplex; four backplanes  |  |

#### ما ام الم . . N/ - -I .

[1] Default value.

[2] The possibility to disable the display allows implementation of blinking under external control.

[3] Not applicable for static drive mode.

#### Table 12. Load data pointer command bit description See Section 7.10.1 on page 20.

| Bit    | Symbol | Value                                       | Description                                                                                            |
|--------|--------|---------------------------------------------|--------------------------------------------------------------------------------------------------------|
| 7      | -      | 0                                           | fixed value                                                                                            |
| 6 to 0 | P[6:0] | 0000000 <u><sup>[1]</sup></u> to<br>0111011 | 7-bit binary value, 0 to 59; transferred to the data pointer to define one of 60 display RAM addresses |

[1] Default value.

#### Table 13. Device select command bit description See Section 7.10.2 on page 20.

| Bit    | Symbol | Value                     | Description                                                                                                    |
|--------|--------|---------------------------|----------------------------------------------------------------------------------------------------------------|
| 7 to 3 | -      | 11100                     | fixed value                                                                                                    |
| 2 to 0 | A[2:0] | 000 <sup>[1]</sup> to 111 | 3-bit binary value, 0 to 7; transferred to the subaddress counter to define one of eight hardware subaddresses |

[1] Default value.

#### Universal LCD driver for low multiplex rates

| Bit    | Symbol | Value  | Description                                            |                                |  |  |  |
|--------|--------|--------|--------------------------------------------------------|--------------------------------|--|--|--|
|        |        |        | Static                                                 | 1:2 multiplex <sup>[1]</sup>   |  |  |  |
| 7 to 2 | -      | 111110 | fixed value                                            |                                |  |  |  |
| 1 I    |        |        | input bank selection: storage of arriving display data |                                |  |  |  |
|        |        | 0[2]   | RAM row 0                                              | RAM rows 0 and 1               |  |  |  |
|        |        | 1      | RAM row 2                                              | RAM rows 2 and 3               |  |  |  |
| 0      | 0      |        | output bank select<br>data                             | tion: retrieval of LCD display |  |  |  |
|        |        | 0[2]   | RAM row 0                                              | RAM rows 0 and 1               |  |  |  |
|        |        | 1      | RAM row 2                                              | RAM rows 2 and 3               |  |  |  |

## Table 14. Bank select command bit description See Section 7 10 4 on page 22

[1] The bank select command has no effect in 1:3 or 1:4 multiplex drive modes.

[2] Default value.

## Table 15.Blink select command bit descriptionSection 7.11 on page 22.

| Bit    | Symbol  | Value | Description                                |
|--------|---------|-------|--------------------------------------------|
| 7 to 3 | -       | 11110 | fixed value                                |
| 2      | AB      |       | blink mode selection                       |
|        |         | 0[1]  | normal blinking <sup>[2]</sup>             |
|        |         | 1     | alternate RAM bank blinking <sup>[3]</sup> |
| 1 to 0 | BF[1:0] |       | blink frequency selection <sup>[4]</sup>   |
|        |         | 00[1] | off                                        |
|        |         | 01    | 1                                          |
|        |         | 10    | 2                                          |
|        |         | 11    | 3                                          |

[1] Default value.

[2] Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected.

[3] Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes.

[4] For the blink frequencies, see <u>Table 9</u>.

## 7.13 Display controller

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8534A and coordinates their effects. The display controller is also responsible for loading display data into the display RAM in the correct filling order.

Product data sheet

## 8. Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta Line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal (see Figure 14).



## 8.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW change of the data line, while the clock is HIGH, is defined as the START condition (S).

A LOW-to-HIGH change of the data line, while the clock is HIGH, is defined as the STOP condition (P).

The START and STOP conditions are illustrated in Figure 15.



## 8.3 System configuration

A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. The system configuration is shown in Figure 16.

PCF8534A Product data sheet



## 8.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte.
- A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 17.



## 8.5 I<sup>2</sup>C-bus controller

The PCF8534A acts as an I<sup>2</sup>C-bus slave receiver. It does not initiate I<sup>2</sup>C-bus transfers or transmit data to an I<sup>2</sup>C-bus master receiver. The only data output from the PCF8534A are the acknowledge signals of the selected devices. Device selection depends on the I<sup>2</sup>C-bus slave address, on the transferred command data and on the hardware subaddress.

In single device applications, the hardware subaddress inputs A0, A1, and A2 are normally tied to V<sub>SS</sub> which defines the hardware subaddress 0. In multiple device applications A0, A1, and A2 are tied to V<sub>SS</sub> or V<sub>DD</sub> using a binary coding scheme, so that no two devices with a common I<sup>2</sup>C-bus slave address have the same hardware subaddress.

## 8.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

### 8.7 I<sup>2</sup>C-bus protocol

Two I<sup>2</sup>C-bus slave addresses (0111 000 and 0111 001) are used to address the PCF8534A. The entire I<sup>2</sup>C-bus slave address byte is shown in <u>Table 16</u>.

### Table 16. I<sup>2</sup>C slave address byte

|     | Slave address |   |   |   |   |   |     |     |
|-----|---------------|---|---|---|---|---|-----|-----|
| Bit | 7             | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|     | MSB           |   |   |   |   |   |     | LSB |
|     | 0             | 1 | 1 | 1 | 0 | 0 | SA0 | R/W |

The PCF8534A is a write-only device and does not respond to a read access, therefore bit 0 should always be logic 0. Bit 1 of the slave address byte, that a PCF8534A will respond to, is defined by the level tied to its SA0 input ( $V_{SS}$  for logic 0 and  $V_{DD}$  for logic 1).

Having two reserved slave addresses allows the following on the same I<sup>2</sup>C-bus:

- Up to 16 PCF8534A for large LCD applications
- The use of two types of LCD multiplex drive

The I<sup>2</sup>C-bus protocol is shown in <u>Figure 18</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by one of the available PCF8534A slave addresses. All PCF8534A with the same SA0 level acknowledge in parallel to the slave address. All PCF8534A with the alternative SA0 level ignore the whole I<sup>2</sup>C-bus transfer.

Universal LCD driver for low multiplex rates



After acknowledgement, the control byte is sent defining if the next byte is a RAM or command information. The control byte also defines if the next byte is a control byte or further RAM or command data (see Figure 19 and Table 17). In this way it is possible to configure the device and then fill the display RAM with little overhead.



#### Table 17. Control byte description

| Bit    | Symbol | Value | Description            |
|--------|--------|-------|------------------------|
| 7      | CO     |       | continue bit           |
|        |        | 0     | last control byte      |
|        |        | 1     | control bytes continue |
| 6      | RS     |       | register selection     |
|        |        | 0     | command register       |
|        |        | 1     | data register          |
| 5 to 0 | -      |       | unused                 |
|        |        |       |                        |

The command bytes and control bytes are also acknowledged by all addressed PCF8534A connected to the bus.

The display bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated.

PCF8534A Product data sheet

The acknowledgement after each byte is made only by the (A0, A1 and A2) addressed PCF8534A. After the last display byte, the  $I^2$ C-bus master issues a STOP condition (P). Alternatively a START may be issued to RESTART  $I^2$ C-bus access.

## 9. Internal circuitry



## **10. Limiting values**

#### CAUTION



Static voltages across the liquid crystal display can build up when the LCD supply voltage ( $V_{LCD}$ ) is on while the IC supply voltage ( $V_{DD}$ ) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts,  $V_{LCD}$  and  $V_{DD}$  must be applied or removed together.

#### Table 18. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                    | Conditions       | Min               | Max   | Unit |
|----------------------|------------------------------|------------------|-------------------|-------|------|
| V <sub>DD</sub>      | supply voltage               |                  | -0.5              | +6.5  | V    |
| I <sub>DD</sub>      | supply current               |                  | -50               | +50   | mA   |
| V <sub>LCD</sub>     | LCD supply voltage           |                  | -0.5              | +7.5  | V    |
| I <sub>DD(LCD)</sub> | LCD supply current           |                  | -50               | +50   | mA   |
| I <sub>SS</sub>      | ground supply current        |                  | -50               | +50   | mA   |
| VI                   | input voltage                |                  | <u>[1]</u> –0.5   | +6.5  | V    |
| lı                   | input current                |                  | <u>[1]</u> –10    | +10   | mA   |
| Vo                   | output voltage               |                  | <u>[1]</u> –0.5   | +6.5  | V    |
|                      |                              |                  | [2] _0.5          | +7.5  | V    |
| lo                   | output current               |                  | <u>[1][2]</u> –10 | +10   | mA   |
| P <sub>tot</sub>     | total power dissipation      |                  | -                 | 400   | mW   |
| P/out                | power dissipation per output |                  | -                 | 100   | mW   |
| V <sub>ESD</sub>     | electrostatic discharge      | HBM              | [3] _             | ±3000 | V    |
|                      | voltage                      | CDM              | [4] _             | ±1000 | V    |
| l <sub>lu</sub>      | latch-up current             |                  | [5] _             | 200   | mA   |
| T <sub>stg</sub>     | storage temperature          |                  | <u>6</u> –65      | +150  | °C   |
| T <sub>amb</sub>     | ambient temperature          | operating device | -40               | +85   | °C   |

[1] Pins SDA, SCL, CLK, SYNC, SA0, OSC, and A0 to A2.

[2] Pins S0 to S59 and BP0 to BP3.

[3] Pass level; Human Body Model (HBM), according to Ref. 5 "JESD22-A114".

[4] Pass level; Charged-Device Model (CDM), according to Ref. 6 "JESD22-C101".

[5] Pass level; latch-up testing according to Ref. 7 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[6] According to the NXP store and transport requirements (see <u>Ref. 9 "NX3-00092"</u>) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %. For long-term storage products deviant conditions are described in that document.

Product data sheet

© NXP B.V. 2011. All rights reserved.

## **11. Static characteristics**

#### Table 19. Static characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                       | Conditions                                                                      |     | Min                 | Тур | Max                   | Unit |
|----------------------|---------------------------------|---------------------------------------------------------------------------------|-----|---------------------|-----|-----------------------|------|
| Supplies             |                                 |                                                                                 |     |                     |     |                       |      |
| V <sub>DD</sub>      | supply voltage                  |                                                                                 |     | 1.8                 | -   | 5.5                   | V    |
| V <sub>LCD</sub>     | LCD supply voltage              |                                                                                 |     | 2.5                 | -   | 6.5                   | V    |
| I <sub>DD</sub>      | supply current                  | f <sub>clk</sub> = 1536 Hz                                                      | [1] | -                   | 8   | 20                    | μΑ   |
| I <sub>DD(LCD)</sub> | LCD supply current              | f <sub>clk</sub> = 1536 Hz                                                      | [1] | -                   | 24  | 60                    | μΑ   |
| Logic                |                                 |                                                                                 |     |                     |     |                       |      |
| VI                   | input voltage                   |                                                                                 |     | $V_{\text{SS}}-0.5$ |     | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IL</sub>      | LOW-level input voltage         | on pins CLK, <u>SYNC</u> , OSC, A0 to A2<br>and SA0                             |     | $V_{SS}$            | -   | $0.3V_{DD}$           | V    |
| V <sub>IH</sub>      | HIGH-level input voltage        | on pins CLK, <u>SYNC</u> , OSC, A0 to A2<br>and SA0                             |     | $0.7V_{DD}$         | -   | $V_{DD}$              | V    |
| V <sub>POR</sub>     | power-on reset voltage          |                                                                                 |     | 1.0                 | 1.3 | 1.6                   | V    |
| I <sub>OL</sub>      | LOW-level output current        | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}; \text{ on pins CLK}$<br>and SYNC |     | 1                   | -   | -                     | mA   |
| I <sub>OH</sub>      | HIGH-level output current       | $V_{OH}$ = 4.6 V; $V_{DD}$ = 5 V; on pin CLK                                    |     | -1                  | -   | -                     | mA   |
| IL                   | leakage current                 | $V_I = V_{DD}$ or $V_{SS}$ ; on pins SA0, A0 to A2 and CLK                      |     | -1                  | -   | +1                    | μΑ   |
|                      |                                 | $V_I = V_{DD}$ ; on pin OSC                                                     |     | -1                  | -   | +1                    | μA   |
| CI                   | input capacitance               |                                                                                 | [2] | -                   | -   | 7                     | pF   |
| l²C-bus; p           | oins SDA and SCL <sup>[3]</sup> |                                                                                 |     |                     |     |                       |      |
| VI                   | input voltage                   |                                                                                 |     | $V_{\text{SS}}-0.5$ | -   | 5.5                   | V    |
| V <sub>IL</sub>      | LOW-level input voltage         | pin SCL                                                                         |     | V <sub>SS</sub>     | -   | $0.3V_{DD}$           | V    |
|                      |                                 | pin SDA                                                                         |     | V <sub>SS</sub>     | -   | $0.2V_{DD}$           | V    |
| V <sub>IH</sub>      | HIGH-level input voltage        |                                                                                 |     | $0.7V_{DD}$         | -   | 5.5                   | V    |
| I <sub>OL</sub>      | LOW-level output current        | $V_{OL}$ = 0.4 V; $V_{DD}$ = 5 V; on pin SDA                                    |     | 3                   | -   | -                     | mA   |
| IL                   | leakage current                 | $V_{I} = V_{DD} \text{ or } V_{SS}$                                             |     | -1                  | -   | +1                    | μΑ   |
| Ci                   | input capacitance               |                                                                                 | [2] | -                   | -   | 7                     | pF   |

### Universal LCD driver for low multiplex rates

| Symbol          | Parameter                 | Conditions               | Min             | Тур | Max  | Unit |
|-----------------|---------------------------|--------------------------|-----------------|-----|------|------|
| LCD out         | puts                      |                          |                 |     |      |      |
| Output p        | ins BP0, BP1, BP2 and BP3 |                          |                 |     |      |      |
| V <sub>BP</sub> | voltage on pin BP         | C <sub>bpl</sub> = 35 nF | <u>[4]</u> –100 | -   | +100 | mV   |
| R <sub>BP</sub> | resistance on pin BP      | $V_{LCD} = 5 V$          | <u>[5]</u> _    | 1.5 | 10   | kΩ   |
| Output p        | ins S0 to S59             |                          |                 |     |      |      |
| Vs              | voltage on pin S          | C <sub>sgm</sub> = 35 nF | <u>6</u> –100   | -   | +100 | mV   |
| R <sub>S</sub>  | resistance on pin S       | $V_{LCD} = 5 V$          | [5]             | 6.0 | 13.5 | kΩ   |

#### Table 19. Static characteristics ...continued

[1] LCD outputs are open circuit; inputs at V<sub>SS</sub> or V<sub>DD</sub>; external clock with 50 % duty factor; I<sup>2</sup>C-bus inactive.

[2] Not tested, design specification only.

[3] The I<sup>2</sup>C-bus interface of PCF8534A is 5 V tolerant.

[4]  $C_{bpl}$  = backplane capacitance.

[5] Outputs measured individually and sequentially.

[6]  $C_{sgm}$  = segment capacitance.

## **12. Dynamic characteristics**

#### Table 20. Dynamic characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                    | Parameter                                        | Conditions      | Min            | Тур  | Max  | Uni |
|---------------------------|--------------------------------------------------|-----------------|----------------|------|------|-----|
| Clock                     |                                                  |                 |                |      |      |     |
| Internal: out             | put pin CLK                                      |                 |                |      |      |     |
| f <sub>osc</sub>          | oscillator frequency                             | $V_{DD} = 5 V$  | <u>[1]</u> 960 | 1536 | 3046 | Hz  |
| External: inp             | out pin CLK                                      |                 |                |      |      |     |
| f <sub>clk(ext)</sub>     | external clock frequency                         | $V_{DD} = 5 V$  | 797            | 1536 | 3046 | Hz  |
| t <sub>clk(H)</sub>       | HIGH-level clock time                            |                 | 130            | -    | -    | μS  |
| t <sub>clk(L)</sub>       | LOW-level clock time                             |                 | 130            | -    | -    | μS  |
| Synchroniz                | ation: input pin SYNC                            |                 |                |      |      |     |
| t <sub>PD(SYNC_N)</sub>   | SYNC propagation delay                           |                 | -              | 30   | -    | ns  |
| t <sub>SYNC_NL</sub>      | SYNC LOW time                                    |                 | 1              | -    | -    | μS  |
| Outputs: pi               | ns BP0 to BP3 and S0 to S59                      |                 |                |      |      |     |
| t <sub>PD(drv)</sub>      | driver propagation delay                         | $V_{LCD} = 5 V$ | -              | -    | 30   | μS  |
| I <sup>2</sup> C-bus: tim | ning <sup>[2]</sup>                              |                 |                |      |      |     |
| Pin SCL                   |                                                  |                 |                |      |      |     |
| f <sub>SCL</sub>          | SCL frequency                                    |                 | -              | -    | 400  | kHz |
| t <sub>LOW</sub>          | LOW period of the SCL clock                      |                 | 1.3            | -    | -    | μS  |
| t <sub>HIGH</sub>         | HIGH period of the SCL clock                     |                 | 0.6            | -    | -    | μS  |
| Pin SDA                   |                                                  |                 |                |      |      |     |
| t <sub>SU;DAT</sub>       | data set-up time                                 |                 | 100            | -    | -    | ns  |
| t <sub>HD;DAT</sub>       | data hold time                                   |                 | 0              | -    | -    | ns  |
| Pins SCL ar               | nd SDA                                           |                 |                |      |      |     |
| t <sub>BUF</sub>          | bus free time between a STOP and START condition |                 | 1.3            | -    | -    | μS  |
| t <sub>su;sто</sub>       | set-up time for STOP condition                   |                 | 0.6            | -    | -    | μS  |
| t <sub>HD;STA</sub>       | hold time (repeated) START condition             |                 | 0.6            | -    | -    | μS  |
| t <sub>SU;STA</sub>       | set-up time for a repeated START condition       |                 | 0.6            | -    | -    | μS  |
| t <sub>r</sub>            | rise time of both SDA and SCL signals            |                 | -              | -    | 0.3  | μS  |
| t <sub>f</sub>            | fall time of both SDA and SCL signals            |                 | -              | -    | 0.3  | μS  |
| C <sub>b</sub>            | capacitive load for each bus line                |                 | -              | -    | 400  | pF  |
| t <sub>w(spike)</sub>     | spike pulse width                                |                 | -              | -    | 50   | ns  |

[1] Typical output (duty cycle  $\delta$  = 50 %).

[2] All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

#### Universal LCD driver for low multiplex rates





## **13. Application information**

## 13.1 Cascaded operation

Large display configurations of up to 16 PCF8534As can be recognized on the same  $I^2C$ -bus by using the 3-bit hardware subaddress (A0, A1 and A2) and the programmable  $I^2C$ -bus slave address (SA0).

| Cluster | Bit SA0 | Pin A2 | Pin A1 | Pin A0 | Device |
|---------|---------|--------|--------|--------|--------|
| 1       | 0       | 0      | 0      | 0      | 0      |
|         |         | 0      | 0      | 1      | 1      |
|         |         | 0      | 1      | 0      | 2      |
|         |         | 0      | 1      | 1      | 3      |
|         |         | 1      | 0      | 0      | 4      |
|         |         | 1      | 0      | 1      | 5      |
|         |         | 1      | 1      | 0      | 6      |
|         |         | 1      | 1      | 1      | 7      |
| 2       | 1       | 0      | 0      | 0      | 8      |
|         |         | 0      | 0      | 1      | 9      |
|         |         | 0      | 1      | 0      | 10     |
|         |         | 0      | 1      | 1      | 11     |
|         |         | 1      | 0      | 0      | 12     |
|         |         | 1      | 0      | 1      | 13     |
|         |         | 1      | 1      | 0      | 14     |
|         |         | 1      | 1      | 1      | 15     |

#### Table 21. Addressing cascaded PCF8534A

When cascaded PCF8534A are synchronized, they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF8534A of the cascade contribute additional segment outputs, but their backplane outputs are left open-circuit (see Figure 23).

#### Universal LCD driver for low multiplex rates



The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8534A. Synchronization is guaranteed after a power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (for example, by noise in adverse electrical environments or by defining a multiplex drive mode when PCF8534A with different SA0 levels are cascaded).

SYNC is organized as an input/output pin. The output selection is realized as an open-drain driver with an internal pull-up resistor. A PCF8534A asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first PCF8534A to assert SYNC. The timing relationship between the backplane waveforms and the SYNC signal for the various drive modes of the PCF8534A are shown in Figure 24.

The contact resistance between the SYNC on each cascaded device must be controlled. If the resistance is too high, the device is not able to synchronize properly; this is applicable to chip-on-glass applications. The maximum SYNC contact resistance allowed for the number of devices in cascade is given in Table 22.

| Table 22. | SYNC contact resistance |
|-----------|-------------------------|
|-----------|-------------------------|

| Number of devices | Maximum contact resistance |
|-------------------|----------------------------|
| 2                 | 6000 Ω                     |
| 3 to 5            | 2200 Ω                     |
| 6 to 10           | 1200 Ω                     |
| 11 to 16          | 700 Ω                      |

The PCF8534A can always be cascaded with other devices of the same type or conditionally with other devices of the same family. This allows optimal drive selection for a given number of pixels to display. Figure 22 and Figure 24 show the timing of the synchronization signals.



In a cascaded configuration, only one PCF8534A master must be used as clock source. All other PCF8534A in the cascade must be configured as slave such that they receive the clock from the master.

If an external clock source is used, all PCF8534A in the cascade must be configured such as to receive the clock from that external source (pin OSC connected to  $V_{DD}$ ). It must be ensured that the clock tree is designed such that on all PCF8534A the clock propagation delay from the clock source to all PCF8534A in the cascade is as equal as possible since otherwise synchronization artifacts may occur.

In mixed cascading configurations, care has to be taken that the specifications of the individual cascaded devices are met at all times.



### **NXP Semiconductors**

# **PCF8534A**

Universal LCD driver for low multiplex rates

## 14. Package outline



#### Fig 25. Package outline SOT315-1 (LQFP80)

All information provided in this document is subject to legal disclaimers.

Product data sheet

40 of 52

Universal LCD driver for low multiplex rates

## 15. Bare die outline



#### Wire bond die; 76 bonding pads; 2.91 x 2.62 x 0.38 mm

Fig 26. PCF8534AU die outline

PCF8534A

### Universal LCD driver for low multiplex rates

| Table 23.        |    | ng pad loca                |               |                                                   |  |
|------------------|----|----------------------------|---------------|---------------------------------------------------|--|
| Symbol Pad       |    | Coordinates <sup>[1]</sup> |               | Description                                       |  |
|                  |    | <b>Χ (μm)</b>              | <b>Υ (μm)</b> |                                                   |  |
| SDA              | 1  | -1384.4                    | -280          | I <sup>2</sup> C-bus serial data input and output |  |
| SCL              | 2  | -1384.4                    | -760.5        | I <sup>2</sup> C-bus serial clock input           |  |
| CLK              | 3  | -1384.4                    | -945          | external clock input and output                   |  |
| V <sub>DD</sub>  | 4  | -978.7                     | -1238         | supply voltage                                    |  |
| SYNC             | 5  | -829.3                     | -1238         | cascade synchronization input and output          |  |
| OSC              | 6  | -714.3                     | -1238         | enable input for internal oscillator              |  |
| A0               | 7  | -584.3                     | -1238         | subaddress counter input                          |  |
| A1               | 8  | -454.3                     | -1238         |                                                   |  |
| A2               | 9  | -324.3                     | -1238         |                                                   |  |
| SA0              | 10 | -194.3                     | -1238         | I <sup>2</sup> C-bus slave address input 0        |  |
| V <sub>SS</sub>  | 11 | -64.3                      | -1238         | ground                                            |  |
| V <sub>LCD</sub> | 12 | 68.7                       | -1238         | input of LCD supply voltage                       |  |
| S0               | 13 | 173.7                      | -1238         | LCD segment output                                |  |
| S1               | 14 | 253.7                      | -1238         |                                                   |  |
| S2               | 15 | 333.7                      | -1238         |                                                   |  |
| S3               | 16 | 413.7                      | -1238         |                                                   |  |
| S4               | 17 | 493.7                      | -1238         |                                                   |  |
| S5               | 18 | 573.7                      | -1238         |                                                   |  |
| S6               | 19 | 653.7                      | -1238         |                                                   |  |
| S7               | 20 | 733.7                      | -1238         |                                                   |  |
| S8               | 21 | 813.7                      | -1238         |                                                   |  |
| S9               | 22 | 893.7                      | -1238         |                                                   |  |
| S10              | 23 | 973.7                      | -1238         |                                                   |  |
| S11              | 24 | 1384.4                     | -841          |                                                   |  |
| S12              | 25 | 1384.4                     | -761          |                                                   |  |
| S13              | 26 | 1384.4                     | -681          |                                                   |  |
| S14              | 27 | 1384.4                     | -601          |                                                   |  |
| S15              | 28 | 1384.4                     | -521          |                                                   |  |
| S16              | 29 | 1384.4                     | -441          |                                                   |  |
| S17              | 30 | 1384.4                     | -361          |                                                   |  |
| S18              | 31 | 1384.4                     | -281          |                                                   |  |
| S19              | 32 | 1384.4                     | -201          |                                                   |  |
| S20              | 33 | 1384.4                     | -121          |                                                   |  |
| S21              | 34 | 1384.4                     | -41           |                                                   |  |
| S22              | 35 | 1384.4                     | 39            |                                                   |  |
| S23              | 36 | 1384.4                     | 119           |                                                   |  |
| S24              | 37 | 1384.4                     | 301.6         |                                                   |  |
| S25              | 38 | 1384.4                     | 381.6         |                                                   |  |
| S26              | 39 | 1384.4                     | 461.6         |                                                   |  |
| S27              | 40 | 1384.4                     | 541.6         |                                                   |  |
|                  |    |                            |               |                                                   |  |

PCF8534A

All information provided in this document is subject to legal disclaimers.

#### Universal LCD driver for low multiplex rates

| Symbol | Pad | Coordina      | tes <mark>[1]</mark> | Description          |
|--------|-----|---------------|----------------------|----------------------|
|        |     | <b>Χ (μm)</b> | <b>Υ (μm)</b>        |                      |
| S28    | 41  | 1384.4        | 621.6                | LCD segment output   |
| S29    | 42  | 1384.4        | 701.6                |                      |
| S30    | 43  | 1384.4        | 781.6                |                      |
| S31    | 44  | 896.5         | 1239.4               |                      |
| S32    | 45  | 816.5         | 1239.4               |                      |
| S33    | 46  | 736.5         | 1239.4               |                      |
| S34    | 47  | 576.5         | 1239.4               |                      |
| S35    | 48  | 496.5         | 1239.4               |                      |
| S36    | 49  | 416.5         | 1239.4               |                      |
| S37    | 50  | 336.5         | 1239.4               |                      |
| S38    | 51  | 256.5         | 1239.4               |                      |
| S39    | 52  | 176.5         | 1239.4               |                      |
| S40    | 53  | 96.5          | 1239.4               |                      |
| S41    | 54  | 16.5          | 1239.4               |                      |
| S42    | 55  | -63.5         | 1239.4               |                      |
| S43    | 56  | -143.5        | 1239.4               |                      |
| S44    | 57  | -223.5        | 1239.4               |                      |
| S45    | 58  | -303.5        | 1239.4               |                      |
| S46    | 59  | -463.5        | 1239.4               |                      |
| S47    | 60  | -543.5        | 1239.4               |                      |
| S48    | 61  | -623.5        | 1239.4               |                      |
| S49    | 62  | -703.5        | 1239.4               |                      |
| S50    | 63  | -783.5        | 1239.4               |                      |
| S51    | 64  | -1384.4       | 935                  |                      |
| S52    | 65  | -1384.4       | 855                  |                      |
| S53    | 66  | -1384.4       | 775                  |                      |
| S54    | 67  | -1384.4       | 695                  |                      |
| S55    | 68  | -1384.4       | 615                  |                      |
| S56    | 69  | -1384.4       | 535                  |                      |
| S57    | 70  | -1384.4       | 375                  |                      |
| S58    | 71  | -1384.4       | 295                  |                      |
| S59    | 72  | -1384.4       | 215                  |                      |
| BP0    | 73  | -1384.4       | 125                  | LCD backplane output |
| BP1    | 74  | -1384.4       | 45                   |                      |
| BP2    | 75  | -1384.4       | -35                  |                      |
| BP3    | 76  | -1384.4       | -115                 |                      |

[1] All coordinates are referenced in  $\mu$ m to the center of the die (see Figure 26).

### Universal LCD driver for low multiplex rates



|  | Table 24. | Alignment mark locations [1] |
|--|-----------|------------------------------|
|--|-----------|------------------------------|

| Symbol | <b>Χ (μm)</b> | Υ (μm) |  |
|--------|---------------|--------|--|
| C1     | -1387         | 1190   |  |
| C2     | 1335          | 1242   |  |
| F      | -1345         | -1173  |  |

[1] All coordinates are referenced in  $\mu$ m to the center of the die (see Figure 26).

## **16. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in *JESD625-A*, *IEC 61340-5* or equivalent standards.

Universal LCD driver for low multiplex rates

## 17. Packing information





| Table 25. | Tray dimensions                |         |
|-----------|--------------------------------|---------|
| Symbol    | Description                    | Value   |
| A         | pocket pitch in x direction    | 5.5 mm  |
| В         | pocket pitch in y direction    | 4.9 mm  |
| С         | pocket width in x direction    | 3.08 mm |
| D         | pocket width in y direction    | 2.79 mm |
| E         | tray width in x direction      | 50.8 mm |
| F         | tray width in y direction      | 50.8 mm |
| Ν         | number of pockets, x direction | 8       |
| М         | number of pockets, y direction | 9       |
| -         |                                |         |

## 18. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### **18.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 18.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages

Product data sheet

46 of 52

- Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

### 18.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 18.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 30</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 26 and 27

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 26. SnPb eutectic process (from J-STD-020C)

#### Table 27. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|
|                        |                                                              |             |        |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 30.

PCF8534A

Universal LCD driver for low multiplex rates



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## **19. Abbreviations**

| Table 28. | Abbreviations                           |
|-----------|-----------------------------------------|
| Acronym   | Description                             |
| CMOS      | Complementary Metal-Oxide Semiconductor |
| ESD       | ElectroStatic Discharge                 |
| HBM       | Human Body Model                        |
| IC        | Integrated Circuit                      |
| LCD       | Liquid Crystal Display                  |
| MM        | Machine Model                           |
| RAM       | Random Access Memory                    |
|           |                                         |

PCF8534A

#### Universal LCD driver for low multiplex rates

### **20. References**

- [1] AN10365 Surface mount reflow soldering description
- [2] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [3] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [4] IPC/JEDEC J-STD-020D Moisture/Reflow Sensitivity Classification for Nonhermetic Solid-State Surface Mount Devices
- [5] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [6] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [7] JESD78 IC Latch-Up Test
- [8] JESD625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [9] NX3-00092 NXP store and transport requirements
- [10] SNV-FA-01-02 Marking Formats Integrated Circuits
- [11] UM10204 I<sup>2</sup>C-bus specification and user manual

## 21. Revision history

#### Table 29.Revision history

|                | motory                                |                            |               |            |
|----------------|---------------------------------------|----------------------------|---------------|------------|
| Document ID    | Release date                          | Data sheet status          | Change notice | Supersedes |
| PCF8534A v.6   | 20110725                              | Product data sheet         | -             | PCF8534A_5 |
| Modifications: | <ul> <li>Added desi</li> </ul>        | gn-in and replacement part | information   |            |
|                | <ul> <li>Changed de</li> </ul>        | escription of Table 17     |               |            |
|                | <ul> <li>Added <u>Sect</u></li> </ul> | tion 7.10.3                |               |            |
| PCF8534A_5     | 20090806                              | Product data sheet         | -             | PCF8534A_4 |
| PCF8534A_4     | 20090716                              | Product data sheet         | -             | PCF8534A_3 |
| PCF8534A_3     | 20081110                              | Product data sheet         | -             | PCF8534A_2 |
| PCF8534A_2     | 20080604                              | Product data sheet         | -             | PCF8534A_1 |
| PCF8534A_1     | 20080423                              | Product data sheet         | -             | -          |
|                |                                       |                            |               |            |

## 22. Legal information

### 22.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 22.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 22.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCF8534A

© NXP B.V. 2011. All rights reserved.

Product data sheet

#### Universal LCD driver for low multiplex rates

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Bare die** — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers.

NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or

## 23. Contact information

systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department.

### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

Universal LCD driver for low multiplex rates

## 24. Contents

| 1          | General description                         | . 1 |
|------------|---------------------------------------------|-----|
| 2          | Features and benefits                       | . 1 |
| 3          | Ordering information                        | . 2 |
| 4          | Marking                                     | . 2 |
| 5          | Block diagram                               |     |
| 6          | Pinning information                         | . 4 |
| 6.1        | Pinning                                     |     |
| 6.2        | Pin description                             |     |
| 7          | Functional description                      |     |
| 7.1        | Power-On Reset (POR)                        |     |
| 7.2        | LCD bias generator                          |     |
| 7.3        | LCD voltage selector                        |     |
| 7.3.1      | Electro-optical performance                 |     |
| 7.4        | LCD drive mode waveforms                    |     |
| 7.4.1      | Static drive mode                           |     |
| 7.4.2      | 1:2 Multiplex drive mode                    |     |
| 7.4.3      | 1:3 Multiplex drive mode.                   |     |
| 7.4.4      | 1:4 Multiplex drive mode                    |     |
| 7.5        | Oscillator                                  |     |
| 7.5.1      | Internal clock                              |     |
| 7.5.2      | External clock                              |     |
| 7.6        | Timing                                      |     |
| 7.7        | Display register                            |     |
| 7.8        |                                             |     |
| 7.8<br>7.9 | Segment outputs                             |     |
| 7.9        | Backplane outputs                           |     |
|            | Display RAM.                                |     |
| 7.10.1     | Data pointer                                |     |
| 7.10.2     | Subaddress counter                          |     |
| 7.10.3     | RAM writing in 1:3 multiplex drive mode     |     |
| 7.10.4     | Bank selector                               |     |
| 7.10.4.1   |                                             |     |
| 7.10.4.2   | •                                           |     |
| 7.11       | Blinking                                    |     |
| 7.12       | Command decoder                             |     |
| 7.13       | Display controller                          |     |
| 8          | Characteristics of the I <sup>2</sup> C-bus |     |
| 8.1        | Bit transfer                                |     |
| 8.2        | START and STOP conditions                   |     |
| 8.3        | System configuration                        |     |
| 8.4        |                                             |     |
| 8.5        | I <sup>2</sup> C-bus controller             |     |
| 8.6        | Input filters                               |     |
| 8.7        | I <sup>2</sup> C-bus protocol               |     |
| 9          | Internal circuitry                          |     |
| 10         | Limiting values                             |     |
| 11         | Static characteristics                      | 32  |

| 12   | Dynamic characteristics   | 34 |
|------|---------------------------|----|
| 13   | Application information   | 36 |
| 13.1 | Cascaded operation        | 36 |
| 14   | Package outline           | 40 |
| 15   | Bare die outline          | 41 |
| 16   | Handling information      | 44 |
| 17   | Packing information       | 45 |
| 18   | Soldering of SMD packages | 46 |
| 18.1 | Introduction to soldering | 46 |
| 18.2 | Wave and reflow soldering | 46 |
| 18.3 | Wave soldering            | 47 |
| 18.4 | Reflow soldering          | 47 |
| 19   | Abbreviations             | 48 |
| 20   | References                | 49 |
| 21   | Revision history          | 49 |
| 22   | Legal information         | 50 |
| 22.1 | Data sheet status         | 50 |
| 22.2 | Definitions               | 50 |
| 22.3 | Disclaimers               | 50 |
| 22.4 | Trademarks                | 51 |
| 23   | Contact information       | 51 |
| 24   | Contents                  | 52 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2011.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 July 2011 Document identifier: PCF8534A