## Low Voltage, $0.7 \Omega$, Triple SPDT Analog Switch

## DESCRIPTION

The DG2753 is a low voltage, low on-resistance, triple sin-gle-pole/double-throw (SPDT) monolithic CMOS analog switch. The device is designed for operation from 1.65 V to 4.3 V single supply. The device is 1.8 V logic compatible within the full operation voltage range to interface with low voltage DSP or MCU control logic. These traits make it ideal for one cell Li-ion battery direct power in portable applications.
The DG2753 fully guarantees operation when $\mathrm{V}+$ is as low as 1.8 V . When powered from a 3 V power supply, it has a $0.9 \Omega$ on-resistance, with $0.1 \Omega \mathrm{R}_{\mathrm{ON}}$ matching between channels, and $0.2 \Omega$ (Max) $R_{\mathrm{ON}}$ flatness.
Each switch conducts signals across power rails equally well in both directions when on, and blocks up to the power supply level when off. It offers $30 \mathrm{nS} \mathrm{T}_{\text {on }}$ and $10 \mathrm{nS} \mathrm{T}_{\text {off }}$ Break-before-make is guaranteed.
The DG2753 is built on Vishay Siliconix's low voltage process. An epitaxial layer prevents latchup.
It is available in QFN16 $3 \times 3 \mathrm{~mm}$ and TSSOP16 packages. As a committed partner to the community and the environment, Vishay Siliconix manufactures this product with lead (Pb)-free device terminations. For analog switching products manufactured in QFN packages, the lead (Pb)-free "-E4" suffix is being used as a designator for nickel-palladium-gold. The TSSOP-16 package is offered in lead (Pb)-free with 100 \% matte Tin terminations. The "-E3" suffix is the designator. Both the $100 \%$ matte Tin and nickel-palladium gold device terminations meet all JEDEC standards for reflow and MSL ratings.

## FEATURES

- Low Voltage Operation (1.65 to 4.3 V )
- Low On-Resistance - ron: $0.9 \Omega$ at 2.7 V
- Fast Switching: $\mathrm{T}_{\mathrm{ON}}=30 \mathrm{~ns}$
- $\mathrm{T}_{\text {OFF }}=10 \mathrm{~ns}$
- QFN-16 (3 x 3) Package
- Latch-Up Current > 300 mA (JESD78)


## BENEFITS

- Reduced Power Consumption
- High Accuracy
- Reduce Board Space
- TTL/1.8 V Logic Compatible


## APPLICATIONS

- Cellular Phones
- Speaker Headset Switching
- Audio and Video Signal Routing
- PCMCIA Cards
- Battery Operated Systems

FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION



ORDERING INFORMATION

| Temp Range | Package | Part Number |
| :---: | :---: | :---: |
| -40 to $85^{\circ} \mathrm{C}$ | TSSOP-16 | DG2753DQ-T1-E3 |
|  | 16-Pin QFN $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ <br> Variation 2 | DG2753DN-T1-E4 |

## Vishay Siliconix

| TRUTH TABLE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Enable Input | C | B | A | ON Switches |
| H | X | X | X | DG2753 |
| L | X | X | L | All switches open |
| L | X | X | H | $\mathrm{X}-\mathrm{X0}$ |
| L | X | L | X | $\mathrm{X}-\mathrm{X} 1$ |
| L | X | H | X | $\mathrm{Y}-\mathrm{Y0}$ |
| L | L | X | X | $\mathrm{Y}-\mathrm{Y} 1$ |
| L | H | X | X | $\mathrm{Z}-\mathrm{ZO}$ |
|  |  | $\mathrm{Z}-\mathrm{Z} 1$ |  |  |

X = Do not care

| ABSOLUTE MAXIMUM RATINGS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted |  |  |  |
| :---: | :---: | :---: | :---: |
| Parameter |  | Limit | Unit |
| Reference to GND | V+ | - 0.3 to 5.0 | V |
|  | IN, COM, NC, $\mathrm{NO}^{\text {a }}$ | - 0.3 to (V++0.3) |  |
| Current (Any terminal except NO, NC or COM) |  | 30 | mA |
| Continuous Current (NO, NC, or COM) |  | $\pm 300$ |  |
| Peak Current (Pulsed at $1 \mathrm{~ms}, 10$ \% duty cycle) |  | $\pm 500$ |  |
| Storage Temperature (D Suffix) |  | - 65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Package Solder Reflow Conditions ${ }^{\text {d }}$ | 16-Pin QFN ( $3 \times 3 \mathrm{~mm}$ ) | 250 |  |
| Power Dissipation (Packages) ${ }^{\text {b }}$ | QFN-16 ${ }^{\text {c }}$ | 1385 | mW |

Notes:
a. Signals on NC, NO, or COM or IN exceeding V+ will be clamped by internal diodes. Limit forward diode current to maximum current ratings.
b. All leads welded or soldered to PC Board.
c. Derate $17.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $70^{\circ} \mathrm{C}$.
d. Manual soldering with iron is not recommended for leadless components. The QFN is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper lip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.

| SPECIFICATIONS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Otherwise Unless Specified $\mathrm{V}+, \pm 10 \%, \mathrm{~V}_{\mathrm{IN}}=0.4$ or $1.8 \mathrm{~V}^{\mathrm{e}}$ | Temp ${ }^{\text {a }}$ | $\begin{gathered} \text { Limits } \\ -40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
|  |  |  |  | Min ${ }^{\text {b }}$ | Typ ${ }^{\text {c }}$ | Max ${ }^{\text {b }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {d }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{NO},}, \mathrm{~V}_{\mathrm{NC}}, \\ \mathrm{~V}_{\mathrm{COM}} \end{gathered}$ |  | Full | 0 |  | V+ | V |
| On-Resistance | ${ }^{\text {d }}$ S(on) | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=1.7 \mathrm{~V}$ | Room |  | 0.9 | 1.3 | $\Omega$ |
|  |  | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=1.7 \mathrm{~V}$ | Full |  |  | 1.5 |  |
|  |  | $\mathrm{V}+=4.2 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=2.1 \mathrm{~V}$ | Room |  | 0.7 | 1.2 |  |
|  |  | $\mathrm{V}+=4.2 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=2.1 \mathrm{~V}$ | Full |  |  | 1.4 |  |
| ron Match | $\Delta r_{(0 n)}$ | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=1.7 \mathrm{~V}$ | Room |  |  | 0.4 |  |
|  |  | $\mathrm{V}+=4.3 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=2.1 \mathrm{~V}$ | Room |  |  | 0.6 |  |
| $\mathrm{r}_{\text {ON }}$ Resistance Flatness | $\mathrm{r}_{(\text {on) }}$ Flatness | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{NO} / \mathrm{NC}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{COM}}=1.7 \mathrm{~V}$ | Room |  |  | 0.2 |  |
| Switch Off Leakage Current | $\mathrm{I}_{\mathrm{NO}(\text { off })}$ | $\begin{gathered} \mathrm{V}+=4.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=4 \mathrm{~V} / 0.3 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V} / 4 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \text { Room } \\ & \text { Full } \\ & \hline \end{aligned}$ | $\begin{gathered} \hline-2 \\ -25 \\ \hline \end{gathered}$ |  | $\begin{gathered} \hline 2 \\ 25 \\ \hline \end{gathered}$ | nA |
|  | $\mathrm{I}_{\text {COM(off) }}$ |  | Room Full | $\begin{gathered} \hline-2 \\ -25 \end{gathered}$ |  | $\begin{gathered} \hline 2 \\ 25 \end{gathered}$ |  |
| Channel-On Leakage Current | $\mathrm{I}_{\text {COM(on) }}$ | $\mathrm{V}_{+}=4.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{NC}}=0.3 \mathrm{~V} / 4 \mathrm{~V}$ | Room Full | $\begin{gathered} -2 \\ -10 \end{gathered}$ |  | $\begin{gathered} 2 \\ 10 \end{gathered}$ |  |


| SPECIFICATIONS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Otherwise Unless Specified$\mathrm{V}_{+}, \pm 10 \%, \mathrm{~V}_{\mathrm{IN}}=0.4 \text { or } 1.8 \mathrm{~V}^{\mathrm{e}}$ | Temp ${ }^{\text {a }}$ | $\begin{gathered} \text { Limits } \\ -40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
|  |  |  |  | Min ${ }^{\text {b }}$ | Typ ${ }^{\text {c }}$ | Max ${ }^{\text {b }}$ |  |
| Digital Control |  |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{\text {INH }}$ | $\mathrm{V}+=1.8 \mathrm{~V}$ | Full | 1 |  |  | V |
|  |  | $\mathrm{V}+=3 \mathrm{~V}$ | Full | 1.4 |  |  |  |
|  |  | $\mathrm{V}+=4.3 \mathrm{~V}$ | Full | 1.8 |  |  |  |
| Input Low Voltage | $\mathrm{V}_{\text {INL }}$ | $\mathrm{V}+=1.8 \mathrm{~V}$ | Full |  |  | 0.4 |  |
|  |  | $\mathrm{V}+=3 \mathrm{~V}$ | Full |  |  | 0.5 |  |
|  |  | $\mathrm{V}+=4.3 \mathrm{~V}$ | Full |  |  | 0.5 |  |
| Input Current | $\mathrm{I}_{\text {INL }}$, $\mathrm{I}_{\text {INH }}$ | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{+}$ | Full | -1 |  | 1 | $\mu \mathrm{A}$ |
| Dynamic Characteristics |  |  |  |  |  |  |  |
| Turn-On Time | $\mathrm{t}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}_{+}=2.7 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & \text { Room } \\ & \text { Full } \end{aligned}$ |  | 30 | 60 65 | ns |
| Turn-Off Time | $\mathrm{t}_{\text {OFF }}$ |  | Room Full |  | 10 | $\begin{aligned} & \hline 30 \\ & 40 \end{aligned}$ |  |
| Break-Before-Make | $\mathrm{t}_{\text {OPEN }}$ | $\begin{gathered} \mathrm{V}_{+}=2.7 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ | Full | 5 | 30 |  |  |
| Adress Transistion Time | ${ }_{\text {t trans }}$ |  | Full |  | 40 | 80 | pC |
| Charge Injection ${ }^{\text {d }}$ | $\mathrm{Q}_{\text {INJ }}$ | $\begin{gathered} \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{GEN}}=0 \Omega, \mathrm{f}=500 \mathrm{kHz} \\ \mathrm{~V}_{\mathrm{NC}}, \mathrm{~V}_{\mathrm{NO}}=2 \mathrm{~V} \text { (test at com side) } \end{gathered}$ | Room |  | -25 |  |  |
| Off-Isolation ${ }^{\text {d }}$ | $\mathrm{O}_{\text {IRR }}$ | $\begin{gathered} \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{GEN}}=0 \Omega, \mathrm{f}=500 \mathrm{kHz} \\ \mathrm{~V}_{\mathrm{NC}}, \mathrm{~V}_{\mathrm{NO}}=2 \mathrm{~V} \text { (test at com side) } \\ \hline \end{gathered}$ | Room |  | -90 |  | dB |
| Crosstalk ${ }^{\text {d }}$ | $\mathrm{X}_{\text {TALK }}$ | $\begin{aligned} & \hline \mathrm{V}+=2^{\mathrm{C}} \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}, \mathrm{R}_{\mathrm{GEN}}=0 \Omega \\ & \mathrm{~V}_{\mathrm{NC}}, \mathrm{~V}_{\mathrm{NO}}=2 \mathrm{~V} \text { (test at } \mathrm{COM} \text { side) } \end{aligned}$ | Room |  | -90 |  |  |
| $\mathrm{N}_{\mathrm{O}}, \mathrm{N}_{\mathrm{C}}$ Off Capacitance ${ }^{\text {d }}$ | $\mathrm{C}_{\mathrm{NO} \text { (off) }}$ | $\mathrm{V}_{\mathrm{IN}}=0$ or $\mathrm{V}+, \mathrm{f}=1 \mathrm{MHz}$ | Room |  | 35 |  | pF |
|  | $\mathrm{C}_{\mathrm{NC} \text { (off) }}$ |  | Room |  | 35 |  |  |
| Channel/On Capacitance ${ }^{\text {d }}$ | $\mathrm{C}_{\mathrm{NO} \text { (on) }}$ |  | Room |  | 80 |  |  |
|  | $\mathrm{C}_{\mathrm{NC} \text { (on) }}$ |  | Room |  | 80 |  |  |
| Power Supply |  |  |  |  |  |  |  |
| Power Supply Current | $1+$ | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{+}$ | Full |  |  | 1 | $\mu \mathrm{A}$ |

Notes:
a. Room $=25^{\circ} \mathrm{C}$, Full $=$ as determined by the operating suffix.
b. Typical values are for design aid only, not guaranteed nor subject to production testing.
c. The algebraic convention where by the most negative value is a minimum and the most positive a maximum, is used in this datasheet.
d. Guarantee by design, not subjected to production test.
e. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

TYPICAL CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted

$r_{\mathrm{ON}}$ vs. $\mathrm{V}_{\mathrm{COM}}$ and Supply Voltage


Supply Current vs. Temperature


$r_{\mathrm{ON}}$ vs. Analog Voltage and Temperature


Supply Current vs. Input Switching Frequency


Leakage Current vs. Analog Voltage

DG2753
Vishay Siliconix
TYPICAL CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted


Vishay Siliconix

## TEST CIRCUITS


$C_{L}$ (includes fixture and stray capacitance)

$$
v_{\text {OUT }}=v_{\text {COM }}\left(\frac{R_{L}}{R_{L}+R_{\text {ON }}}\right)
$$



Logic "1" = Switch On
Logic input waveforms inverted for switches that have the opposite logic sense.

Figure 1. Switching Time


Figure 2. Break-Before-Make Interval



IN depends on switch configuration: input polarity determined by sense of switch.

Figure 3. Charge Injection

DG2753
Vishay Siliconix

## TEST CIRCUITS



Figure 4. Off-Isolation


Figure 5. Channel Off/On Capacitance

## Disclaimer

All product specifications and data are subject to change without notice.
Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

