

# 2 Mbit (256Kb x8, Boot Block) Single Supply Flash Memory

- SINGLE 5V ± 10% SUPPLY VOLTAGE for PROGRAM. ERASE and READ OPERATIONS
- ACCESS TIME: 45 ns
- PROGRAMMING TIME
  - 8 µs by Byte typical
- 7 MEMORY BLOCKS
  - 1 Boot Block (Top or Bottom Location)
  - 2 Parameter and 4 Main Blocks
- PROGRAM/ERASE CONTROLLER
  - Embedded Byte Program algorithm
  - Embedded Multi-Block/Chip Erase algorithm
  - Status Register Polling and Toggle Bits
- ERASE SUSPEND and RESUME MODES
  - Read and Program another Block during Erase Suspend
- UNLOCK BYPASS PROGRAM COMMAND
  - Faster Production/Batch Programming
- TEMPORARY BLOCK UNPROTECTION MODE
- LOW POWER CONSUMPTION
  - Standby and Automatic Standby
- 100,000 PROGRAM/ERASE CYCLES per BLOCK
- 20 YEARS DATA RETENTION
  - Defectivity below 1 ppm/year
- ELECTRONIC SIGNATURE
  - Manufacturer Code: 20h
  - Top Device Code M29F002BT: B0h
  - Top Device Code M29F002BNT: B0h
  - Bottom Device Code M29F002BB: 34h
  - Bottom Device Code M29F002BNB: 34h
- ECOPACK® PACKAGES AVAILABLE



Figure 1. Logic Diagram



September 2005 1/21

Figure 2. PLCC Connections



Figure 3. TSOP Connections



### **SUMMARY DESCRIPTION**

The M29F002B is a 2 Mbit (256Kb x8) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single 5V supply. On power-up the memory defaults to its Read mode where it can be read in the same way as a ROM or EPROM. The M29F002B is fully backward compatible with the M29F002.

The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Each block can be protected independently to prevent accidental Program or Erase commands from modifying the memory. Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards.

The blocks in the memory are asymmetrically arranged, see Tables 3A and 3B, Block Addresses. The first or last 64 Kbytes have been divided into four additional blocks. The 16 Kbyte Boot Block can be used for small initialization code to start the

microprocessor, the two 8 Kbyte Parameter Blocks can be used for parameter storage and the remaining 32K is a small Main Block where the application may be stored.

Chip Enable, Output Enable and Write Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic.

The memory is offered in TSOP32 (8 x 20mm), PLCC32 packages and it is supplied with all the bits erased (set to '1').

In order to meet environmental requirements, ST offers the M29F002B in ECOPACK® packages.

ECOPACK packages are Lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

**Table 1. Signal Names** 

| A0-A17          | Address Inputs                                                                                                  |
|-----------------|-----------------------------------------------------------------------------------------------------------------|
| DQ0-DQ7         | Data Inputs/Outputs                                                                                             |
| Ē               | Chip Enable                                                                                                     |
| G               | Output Enable                                                                                                   |
| W               | Write Enable                                                                                                    |
| RP              | M29F002BT, M29F002BB:<br>Reset/Block Temporary Unprotect<br>M29F002BNT, M29F002BNB:<br>Not Connected Internally |
| V <sub>CC</sub> | Supply Voltage                                                                                                  |
| V <sub>SS</sub> | Ground                                                                                                          |

### SIGNAL DESCRIPTIONS

See Figure 1, Logic Diagram, and Table 1, Signal Names, for a brief overview of the signals connected to this device.

Address Inputs (A0-A17). The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the internal state machine.

Data Inputs/Outputs (DQ0-DQ7). The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation. During Bus Write operations they represent the commands sent to the Command Interface of the internal state machine.

Chip Enable ( $\overline{E}$ ). The Chip Enable,  $\overline{E}$ , activates the memory, allowing Bus Read and Bus Write operations to be performed. When Chip Enable is High, V<sub>IH</sub>, all other pins are ignored.

**Output Enable (\overline{G}).** The Output Enable,  $\overline{G}$ , controls the Bus Read operation of the memory.

Write Enable ( $\overline{W}$ ). The Write Enable,  $\overline{W}$ , controls the Bus Write operation of the memory's Command Interface.

Table 3. Top Boot Block Addresses, M29F002BT, M29F002BNT

| # | Size<br>(Kbytes) | Address Range |
|---|------------------|---------------|
| 6 | 16               | 3C000h-3FFFFh |
| 5 | 8                | 3A000h-3BFFFh |
| 4 | 8                | 38000h-39FFFh |
| 3 | 32               | 30000h-37FFFh |
| 2 | 64               | 20000h-2FFFFh |
| 1 | 64               | 10000h-1FFFFh |
| 0 | 64               | 00000h-0FFFh  |

Reset/Block Temporary Unprotect (RP). The Reset/Block Temporary Unprotect pin can be used to apply a Hardware Reset to the memory or to temporarily unprotect all blocks that have been protected. On the M29F002BNT the pin is not connected internally and this feature is not available.

A Hardware Reset is achieved by holding Reset/Block Temporary Unprotect Low,  $V_{IL}$ , for at least  $t_{PLPX}$ . After Reset/Block Temporary Unprotect goes High,  $V_{IH}$ , the memory will be ready for Bus Read and Bus Write operations after  $t_{PHEL}$  or  $t_{PLYH}$ , whichever occurs last. See Table 15 and Figure 11, Reset/Temporary Unprotect AC Characteristics for more details.

Holding  $\overline{RP}$  at  $V_{ID}$  will temporarily unprotect the protected blocks in the memory. Program and Erase operations on all blocks will be possible. The transition from  $V_{IH}$  to  $V_{ID}$  must be slower than tempher.

Reset/Block Temporary Unprotect can be left unconnected. A weak internal pull-up resistor ensures that the memory always operates correctly.

**V<sub>CC</sub> Supply Voltage.** The V<sub>CC</sub> Supply Voltage supplies the power for all operations (Read, Program, Erase etc.).

The Command Interface is disabled when the  $V_{CC}$  Supply Voltage is less than the Lockout Voltage,  $V_{LKO}$ . This prevents Bus Write operations from accidentally damaging the data during power up, power down and power surges. If the Program/ Erase Controller is programming or erasing during this time then the operation aborts and the memory contents being altered will be invalid.

A  $0.1\mu F$  capacitor should be connected between the  $V_{CC}$  Supply Voltage pin and the  $V_{SS}$  Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations,  $I_{CC4}$ .

**V<sub>SS</sub> Ground.** The V<sub>SS</sub> Ground is the reference for all voltage measurements.

Table 4. Bottom Boot Block Addresses, M29F002BB

| # | Size<br>(Kbytes) | Address Range |
|---|------------------|---------------|
| 6 | 64               | 30000h-3FFFFh |
| 5 | 64               | 20000h-2FFFFh |
| 4 | 64               | 10000h-1FFFFh |
| 3 | 32               | 08000h-0FFFFh |
| 2 | 8                | 06000h-07FFFh |
| 1 | 8                | 04000h-05FFFh |
| 0 | 16               | 00000h-03FFFh |

Table 2. Absolute Maximum Ratings (1)

| Symbol              | Parameter                                                  | Value        | Unit |
|---------------------|------------------------------------------------------------|--------------|------|
|                     | Ambient Operating Temperature (Temperature Range Option 1) | 0 to 70      | °C   |
| T <sub>A</sub>      | Ambient Operating Temperature (Temperature Range Option 6) | -40 to 85    | °C   |
|                     | Ambient Operating Temperature (Temperature Range Option 3) | -40 to 125   | °C   |
| T <sub>BIAS</sub>   | Temperature Under Bias                                     | -50 to 125   | °C   |
| T <sub>STG</sub>    | Storage Temperature                                        | -65 to 150   | °C   |
| V <sub>IO</sub> (2) | Input or Output Voltage                                    | -0.6 to 6    | V    |
| Vcc                 | Supply Voltage                                             | -0.6 to 6    | V    |
| V <sub>ID</sub>     | Identification Voltage                                     | -0.6 to 13.5 | V    |

Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

### **BUS OPERATIONS**

There are five standard bus operations that control the device. These are Bus Read, Bus Write, Output Disable, Standby and Automatic Standby. See Table 5, Bus Operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus operations.

**Bus Read.** Bus Read operations read from the memory cells, or specific registers in the Command Interface. A valid Bus Read operation involves setting the desired address on the Address Inputs, applying a Low signal, V<sub>IL</sub>, to Chip Enable and Output Enable and keeping Write Enable High, V<sub>IH</sub>. The Data Inputs/Outputs will output the value, see Figure 8, Read Mode AC Waveforms, and Table 12, Read AC Characteristics, for details of when the output becomes valid.

**Bus Write.** Bus Write operations write to the Command Interface. A valid Bus Write operation begins by setting the desired address on the Address Inputs. The Address Inputs are latched by the Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, V<sub>IH</sub>, during the whole Bus Write operation. See Figures 9 and 10, Write AC Waveforms, and Tables 13 and 14, Write AC Characteristics, for details of the timing requirements.

**Output Disable.** The Data Inputs/Outputs are in the high impedance state when Output Enable is High,  $V_{\text{IH}}$ .

**Standby.** When Chip Enable is High, V<sub>IH</sub>, the Data Inputs/Outputs pins are placed in the high-impedance state and the Supply Current is reduced to the Standby level.

When Chip Enable is at  $V_{IH}$  the Supply Current is reduced to the TTL Standby Supply Current,  $I_{CC2}$ . To further reduce the Supply Current to the CMOS Standby Supply Current,  $I_{CC3}$ , Chip Enable should be held within  $V_{CC} \pm 0.2V$ . For Standby current levels see Table 11, DC Characteristics.

During program or erase operations the memory will continue to use the Program/Erase Supply Current,  $I_{CC4}$ , for Program or Erase operations until the operation completes.

**Automatic Standby.** If CMOS levels ( $V_{CC} \pm 0.2V$ ) are used to drive the bus and the bus is inactive for 150ns or more the memory enters Automatic Standby where the internal Supply Current is reduced to the CMOS Standby Supply Current,  $I_{CC3}$ . The Data Inputs/Outputs will still output data if a Bus Read operation is in progress.

### **Special Bus Operations**

Additional bus operations can be performed to read the Electronic Signature and also to apply and remove Block Protection. These bus operations are intended for use by programming equipment and are not usually used in applications. They require  $V_{ID}$  to be applied to some pins.

**Electronic Signature.** The memory has two codes, the manufacturer code and the device code, that can be read to identify the memory. These codes can be read by applying the signals listed in Table 5, Bus Operations.

<sup>2.</sup> Minimum Voltage may undershoot to -2V during transition and for less than 20ns during transitions.

**Block Protection** and **Blocks Unprotection**. Each block can be separately protected against accidental Program or Erase. Protected blocks can be unprotected to allow data to be changed.

There are two methods available for protecting and unprotecting the blocks, one for use on programming equipment and the other for in-system use. For further information refer to Application Note AN1122, Applying Protection and Unprotection to M29 Series Flash.

### **COMMAND INTERFACE**

All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. Failure to observe a valid sequence of Bus Write operations will result in the memory returning to Read mode. The long command sequences are imposed to maximize data security.

The commands are summarized in Table 6, Commands. Refer to Table 6 in conjunction with the text descriptions below.

Read/Reset Command. The Read/Reset command returns the memory to its Read mode where it behaves like a ROM or EPROM. It also resets the errors in the Status Register. Either one or three Bus Write operations can be used to issue the Read/Reset command.

If the Read/Reset command is issued during a Block Erase operation or following a Programming or Erase error then the memory will take upto 10µs to abort. During the abort period no valid data can be read from the memory. Issuing a Read/Reset command during a Block Erase operation will leave invalid data in the memory.

**Auto Select Command.** The Auto Select command is used to read the Manufacturer Code, the Device Code and the Block Protection Status.

Three consecutive Bus Write operations are required to issue the Auto Select command. Once the Auto Select command is issued the memory remains in Auto Select mode until another command is issued.

From the Auto Select mode the Manufacturer Code can be read using a Bus Read operation with  $A0 = V_{IL}$  and  $A1 = V_{IL}$ . The other address bits may be set to either  $V_{IL}$  or  $V_{IH}$ . The Manufacturer Code for STMicroelectronics is 20h.

The Device Code can be read using a Bus Read operation with  $A0 = V_{IH}$  and  $A1 = V_{IL}$ . The other address bits may be set to either  $V_{IL}$  or  $V_{IH}$ . The Device Code for the M29F002BT is B0h, the M29F002BNT is B0h and the M29F002BB is 34h.

The Block Protection Status of each block can be read using a Bus Read operation with  $A0 = V_{IL}$ ,  $A1 = V_{IH}$ , and A13-A17 specifying the address of the block. The other address bits may be set to either  $V_{IL}$  or  $V_{IH}$ . If the addressed block is protected then 01h is output on the Data Inputs/Outputs, otherwise 00h is output.

**Program Command.** The Program command can be used to program a value to one address in the memory array at a time. The command requires four Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the Program/Erase Controller.

If the address falls in a protected block then the Program command is ignored, the data remains unchanged. The Status Register is never read and no error condition is given.

During the program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 7. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs.

**Table 5. Bus Operations** 

| Operation                 | Ē               | G               | w               | Address Inputs                                                                                                    | Data<br>Inputs/Outputs                                 |
|---------------------------|-----------------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Bus Read                  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Cell Address                                                                                                      | Data Output                                            |
| Bus Write                 | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Command Address                                                                                                   | Data Input                                             |
| Output Disable            | Х               | V <sub>IH</sub> | V <sub>IH</sub> | Х                                                                                                                 | Hi-Z                                                   |
| Standby                   | V <sub>IH</sub> | Х               | Х               | Х                                                                                                                 | Hi-Z                                                   |
| Read Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $ \begin{array}{l} A0 = V_{IL}, \ A1 = V_{IL}, \ A9 = V_{ID}, \\ Others \ V_{IL} \ or \ V_{IH} \end{array} $      | 20h                                                    |
| Read Device Code          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | A0 = V <sub>IH</sub> , A1 = V <sub>IL</sub> , A9 = V <sub>ID</sub> ,<br>Others V <sub>IL</sub> or V <sub>IH</sub> | B0h (M29F002BT)<br>B0h (M29F002BNT)<br>34h (M29F002BB) |

Note:  $X = V_{IL}$  or  $V_{IH}$ .

See the section on the Status Register for more details.

After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode.

Note that the Program command cannot change a bit set at '0' back to '1'. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from '0' to '1'.

Unlock Bypass Command. The Unlock Bypass command is used in conjunction with the Unlock Bypass Program command to program the memory. When the access time to the device is long (as with some EPROM programmers) considerable time saving can be made by using these commands. Three Bus Write operations are required to issue the Unlock Bypass command.

Once the Unlock Bypass command has been issued the memory will only accept the Unlock Bypass Program command and the Unlock Bypass Reset command. The memory can be read as if in Read mode.

**Unlock Bypass Program Command.** The Unlock Bypass Program command can be used to program one address in memory at a time. The command requires two Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the Program/Erase Controller.

The Program operation using the Unlock Bypass Program command behaves identically to the Program operation using the Program command. A protected block cannot be programmed; the operation cannot be aborted and the Status Register is read. Errors must be reset using the Read/Reset command, which leaves the device in Unlock Bypass Mode. See the Program command for details on the behavior.

**Unlock Bypass Reset Command.** The Unlock Bypass Reset command can be used to return to Read/Reset mode from Unlock Bypass Mode. Two Bus Write operations are required to issue the Unlock Bypass Reset command.

**Chip Erase Command.** The Chip Erase command can be used to erase the entire chip. Six Bus Write operations are required to issue the Chip Erase Command and start the Program/Erase Controller.

If any blocks are protected then these are ignored and all the other blocks are erased. If all of the blocks are protected the Chip Erase operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored.

During the erase operation the memory will ignore all commands. It is not possible to issue any command to abort the operation. Typical chip erase times are given in Table 7. All Bus Read operations during the Chip Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details

After the Chip Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read Mode.

The Chip Erase Command sets all of the bits in unprotected blocks of the memory to '1'. All previous data is lost.

Block Erase Command. The Block Erase command can be used to erase a list of one or more blocks. Six Bus Write operations are required to select the first block in the list. Each additional block in the list can be selected by repeating the sixth Bus Write operation using the address of the additional block. The Block Erase operation starts the Program/Erase Controller about 50µs after the last Bus Write operation. Once the Program/Erase Controller starts it is not possible to select any more blocks. Each additional block must therefore be selected within 50µs of the last block. The 50µs timer restarts when an additional block is selected. The Status Register can be read after the sixth Bus Write operation. See the Status Register for details on how to identify if the Program/Erase Controller has started the Block Erase operation.

If any selected blocks are protected then these are ignored and all the other selected blocks are erased. If all of the selected blocks are protected the Block Erase operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored.

During the Block Erase operation the memory will ignore all commands except the Erase Suspend and Read/Reset commands. Typical block erase times are given in Table 7. All Bus Read operations during the Block Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details.

After the Block Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode.

The Block Erase Command sets all of the bits in the unprotected selected blocks to '1'. All previous data in the selected blocks is lost.

**Erase Suspend Command.** The Erase Suspend Command may be used to temporarily suspend a Block Erase operation and return the memory to Read mode. The command requires one Bus Write operation.

The Program/Erase Controller will suspend within 15µs of the Erase Suspend Command being issued. Once the Program/Erase Controller has stopped the memory will be set to Read mode and the Erase will be suspended. If the Erase Suspend command is issued during the period when the memory is waiting for an additional block (before the Program/Erase Controller starts) then the Erase is suspended immediately and will start im-

mediately when the Erase Resume Command is issued. It will not be possible to select any further blocks for erasure after the Erase Resume.

During Erase Suspend it is possible to Read and Program cells in blocks that are not being erased; both Read and Program operations behave as normal on these blocks. Reading from blocks that are being erased will output the Status Register. It is also possible to enter the Auto Select mode: the memory will behave as in the Auto Select mode on all blocks until a Read/Reset command returns the memory to Erase Suspend mode.

**Erase Resume Command.** The Erase Resume command must be used to restart the Program/ Erase Controller from Erase Suspend. An erase can be suspended and resumed more than once.

**Table 6. Commands** 

|                          |        | Bus Write Operations |      |      |      |      |      |      |      |      |      |      |      |  |
|--------------------------|--------|----------------------|------|------|------|------|------|------|------|------|------|------|------|--|
| Command                  | Length | 1st                  |      | 21   | 2nd  |      | 3rd  |      | 4th  |      | 5th  |      | 6th  |  |
|                          | تا     | Addr                 | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data |  |
| Read/Reset               | 1      | Х                    | F0   |      |      |      |      |      |      |      |      |      |      |  |
| Read/Reset               | 3      | 555                  | AA   | 2AA  | 55   | Х    | F0   |      |      |      |      |      |      |  |
| Auto Select              | 3      | 555                  | AA   | 2AA  | 55   | 555  | 90   |      |      |      |      |      |      |  |
| Program                  | 4      | 555                  | AA   | 2AA  | 55   | 555  | A0   | PA   | PD   |      |      |      |      |  |
| Unlock Bypass            | 3      | 555                  | AA   | 2AA  | 55   | 555  | 20   |      |      |      |      |      |      |  |
| Unlock Bypass<br>Program | 2      | Х                    | A0   | PA   | PD   |      |      |      |      |      |      |      |      |  |
| Unlock Bypass Reset      | 2      | Х                    | 90   | Х    | 00   |      |      |      |      |      |      |      |      |  |
| Chip Erase               | 6      | 555                  | AA   | 2AA  | 55   | 555  | 80   | 555  | AA   | 2AA  | 55   | 555  | 10   |  |
| Block Erase              | 6+     | 555                  | AA   | 2AA  | 55   | 555  | 80   | 555  | AA   | 2AA  | 55   | BA   | 30   |  |
| Erase Suspend            | 1      | Х                    | В0   |      |      |      |      |      |      |      |      |      |      |  |
| Erase Resume             | 1      | Х                    | 30   |      |      |      |      |      |      |      |      |      |      |  |

Note: X Don't Care, PA Program Address, PD Program Data, BA Any address in the Block.

All values in the table are in hexadecimal.

The Command Interface only uses address bits A0-A10 to verify the commands, the upper address bits are Don't Care.

Read/Reset. After a Read/Reset command, read the memory as normal until another command is issued.

Auto Select. After an Auto Select command, read Manufacturer ID, Device ID or Block Protection Status.

Program, Unlock Bypass Program, Chip Erase, Block Erase. After these commands read the Status Register until the Program/Erase Controller completes and the memory returns to Read Mode. Add additional Blocks during Block Erase Command with additional Bus Write Operations until the Timeout Bit is set.

Unlock Bypass. After the Unlock Bypass command issue Unlock Bypass Program or Unlock Bypass Reset commands.

Unlock Bypass Reset. After the Unlock Bypass Reset command read the memory as normal until another command is issued.

**Erase Suspend**. After the Erase Suspend command read non-erasing memory blocks as normal, issue Auto Select and Program commands on non-erasing blocks as normal.

**Erase Resume.** After the Erase Resume command the suspended Erase operation resumes, read the Status Register until the Program/ Erase Controller completes and the memory returns to Read Mode.

Table 7. Program, Erase Times and Program, Erase Endurance Cycles ( $T_A$  = 0 to 70°C, -40 to 85°C or -40 to 125°C)

| Parameter                                      | Min     | Typ <sup>(1)</sup> | Typical after<br>100k W/E Cycles <sup>(1)</sup> | Max | Unit   |
|------------------------------------------------|---------|--------------------|-------------------------------------------------|-----|--------|
| Chip Erase (All bits in the memory set to '0') |         | 0.8                | 0.8                                             |     | sec    |
| Chip Erase                                     |         | 2.5                | 2.5                                             | 10  | sec    |
| Block Erase (64 Kbytes)                        |         | 0.6                | 0.6                                             | 4   | sec    |
| Program                                        |         | 8                  | 8                                               | 150 | μs     |
| Chip Program                                   |         | 2.3                | 2.3                                             | 9   | sec    |
| Program/Erase Cycles (per Block)               | 100,000 |                    |                                                 |     | cycles |

Note: 1.  $T_A = 25 \, ^{\circ}C$ ,  $V_{CC} = 5V$ .

### **STATUS REGISTER**

Bus Read operations from any address always read the Status Register during Program and Erase operations. It is also read during Erase Suspend when an address within a block being erased is accessed.

The bits in the Status Register are summarized in Table 8, Status Register Bits.

Data Polling Bit (DQ7). The Data Polling Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Data Polling Bit is output on DQ7 when the Status Register is read.

During Program operations the Data Polling Bit outputs the complement of the bit being programmed to DQ7. After successful completion of the Program operation the memory returns to Read mode and Bus Read operations from the address just programmed output DQ7, not its complement.

During Erase operations the Data Polling Bit outputs '0', the complement of the erased state of DQ7. After successful completion of the Erase operation the memory returns to Read Mode.

In Erase Suspend mode the Data Polling Bit will output a '1' during a Bus Read operation within a block being erased. The Data Polling Bit will change from a '0' to a '1' when the Program/Erase Controller has suspended the Erase operation.

Figure 4, Data Polling Flowchart, gives an example of how to use the Data Polling Bit. A Valid Address is the address being programmed or an address within the block being erased.

**Toggle Bit (DQ6).** The Toggle Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Toggle Bit is output on DQ6 when the Status Register is read.

During Program and Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations at any address. After successful completion of the operation the memory returns to Read mode.

During Erase Suspend mode the Toggle Bit will output when addressing a cell within a block being erased. The Toggle Bit will stop toggling when the Program/Erase Controller has suspended the Erase operation.

Figure 5, Data Toggle Flowchart, gives an example of how to use the Data Toggle Bit.

Error Bit (DQ5). The Error Bit can be used to identify errors detected by the Program/Erase Controller. The Error Bit is set to '1' when a Program, Block Erase or Chip Erase operation fails to write the correct data to the memory. If the Error Bit is set a Read/Reset command must be issued before other commands are issued. The Error bit is output on DQ5 when the Status Register is read. Note that the Program command cannot change a bit set at '0' back to '1' and attempting to do so may or may not set DQ5 at '1'. In both cases, a successive Bus Read operation will show the bit is still '0'. One of the Erase commands must be used to set all the bits in a block or in the whole memory from '0' to '1'.

Erase Timer Bit (DQ3). The Erase Timer Bit can be used to identify the start of Program/Erase Controller operation during a Block Erase command. Once the Program/Erase Controller starts erasing the Erase Timer Bit is set to '1'. Before the Program/Erase Controller starts the Erase Timer Bit is set to '0' and additional blocks to be erased may be written to the Command Interface. The Erase Timer Bit is output on DQ3 when the Status Register is read.

Alternative Toggle Bit (DQ2). The Alternative Toggle Bit can be used to monitor the Program/ Erase controller during Erase operations. The Alternative Toggle Bit is output on DQ2 when the Status Register is read.

During Chip Erase and Block Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations from addresses within the blocks being erased. Once the operation completes the memory returns to Read mode.

During Erase Suspend the Alternative Toggle Bit changes from '0' to '1' to '0', etc. with successive Bus Read operations from addresses within the blocks being erased. Bus Read operations to addresses within blocks not being erased will output the memory cell data as if in Read mode. After an Erase operation that causes the Error Bit to be set the Alternative Toggle Bit can be used to identify which block or blocks have caused the error. The Alternative Toggle Bit changes from '0' to '1' to '0', etc. with successive Bus Read Operations from addresses within blocks that have not erased correctly. The Alternative Toggle Bit does not change if the addressed block has erased correctly.

Figure 4. Data Polling Flowchart



Figure 5. Data Toggle Flowchart



**Table 8. Status Register Bits** 

| Operation                       | Address              | DQ7                 | DQ6        | DQ5 | DQ3 | DQ2       |
|---------------------------------|----------------------|---------------------|------------|-----|-----|-----------|
| Program                         | Any Address          | DQ7                 | DQ7 Toggle |     | _   | _         |
| Program During Erase<br>Suspend | Any Address          | DQ7 Toggle          |            | 0   | _   | -         |
| Program Error                   | Any Address          | DQ7                 | Toggle     | 1   | _   | _         |
| Chip Erase                      | Any Address          | 0                   | Toggle     | 0   | 1   | Toggle    |
| Block Erase before timeout      | Erasing Block        | 0                   | Toggle     | 0   | 0   | Toggle    |
| BIOCK Erase before timeout      | Non-Erasing Block    | 0                   | Toggle     | 0   | 0   | No Toggle |
| Block Erase                     | Erasing Block        | 0                   | Toggle     | 0   | 1   | Toggle    |
| DIOCK E1856                     | Non-Erasing Block    | 0 Toggle            |            | 0   | 1   | No Toggle |
| Erase Suspend                   | Erasing Block        | 1                   | No Toggle  | 0   | -   | Toggle    |
| Liase Suspend                   | Non-Erasing Block    | Data read as normal |            |     |     |           |
| Erase Error                     | Good Block Address   | 0                   | Toggle     | 1   | 1   | No Toggle |
| LIASE LIIVI                     | Faulty Block Address | 0                   | Toggle     | 1   | 1   | Toggle    |

Note: Unspecified data bits should be ignored.

**Table 9. AC Measurement Conditions** 

| Parameter                             | M291       | F002B         |
|---------------------------------------|------------|---------------|
| raiametei                             | 45 / 55    | 70 / 90 / 120 |
| AC Test Conditions                    | High Speed | Standard      |
| Load Capacitance (C <sub>L</sub> )    | 30pF       | 100pF         |
| Input Rise and Fall Times             | ≤10ns      | ≤10ns         |
| Input Pulse Voltages                  | 0 to 3V    | 0.45 to 2.4V  |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V   |

**Figure 6. AC Testing Input Output Waveform** 



Figure 7. AC Testing Load Circuit



Table 10. Capacitance  $(T_A = 25 \text{ °C}, f = 1 \text{ MHz})$ 

| Symbol           | Parameter          | Test Condition        | Min | Max | Unit |
|------------------|--------------------|-----------------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V |     | 12  | pF   |

Sampled only, not 100% tested.

Table 11. DC Characteristics  $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C})$ 

| Symbol                         | Parameter                               | Test Condition                                                      | Min                  | Typ <sup>(3)</sup> | Max                  | Unit |
|--------------------------------|-----------------------------------------|---------------------------------------------------------------------|----------------------|--------------------|----------------------|------|
| I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current                   | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub>                                |                      |                    | ±1                   | μΑ   |
| I <sub>LR1</sub>               | RP Leakage Current High                 | $\overline{RP} = V_{CC}$                                            |                      |                    | ±1                   | μΑ   |
| I <sub>LR2</sub>               | RP Leakage Current Low                  | RP = V <sub>SS</sub>                                                | -0.2                 |                    | -10                  | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current                  | 0V ⊴V <sub>OUT</sub> ⊴V <sub>CC</sub>                               |                      |                    | ±1                   | μΑ   |
| I <sub>CC1</sub>               | Supply Current (Read)                   | $\overline{E} = V_{IL}, \overline{G} = V_{IH},$ $f = 6MHz$          |                      | 5                  | 15                   | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) TTL            | E = V <sub>IH</sub>                                                 |                      |                    | 1                    | mA   |
| I <sub>CC3</sub>               | Supply Current (Standby) CMOS           | $\overline{E} = V_{CC} \pm 0.2V,$ $\overline{RP} = V_{CC} \pm 0.2V$ |                      | 30                 | 100                  | μΑ   |
| I <sub>CC4</sub> (2)           | Supply Current (Program/Erase)          | Program/Erase<br>Controller active                                  |                      |                    | 20                   | mA   |
| V <sub>IL</sub>                | Input Low Voltage                       |                                                                     | -0.5                 |                    | 0.8                  | V    |
| V <sub>IH</sub>                | Input High Voltage                      |                                                                     | 2                    |                    | V <sub>CC</sub> +0.5 | V    |
| V <sub>OL</sub>                | Output Low Voltage                      | I <sub>OL</sub> = 5.8mA                                             |                      |                    | 0.45                 | V    |
| V                              | Output High Voltage TTL                 | I <sub>OH</sub> = -12.5mA                                           | 2.4                  |                    |                      | V    |
| Voh                            | Output High Voltage CMOS                | I <sub>OH</sub> = -100μA                                            | V <sub>CC</sub> -0.4 |                    |                      | V    |
| V <sub>ID</sub>                | Identification Voltage                  |                                                                     | 11.5                 |                    | 12.5                 | V    |
| I <sub>ID</sub>                | Identification Current                  | $A9 = V_{ID}$                                                       |                      |                    | 100                  | μΑ   |
| V <sub>LKO</sub> (2)           | Program/Erase Lockout Supply<br>Voltage |                                                                     | 3.2                  |                    | 4.2                  | V    |

Note: 1. Excluding the RP input.
2. Sampled only, not 100% tested.
3. T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V.

**Table 12. Read AC Characteristics** 

 $(TA = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C})$ 

| Symbol                  | Alt             | Parameter                                                                   | Tost Cond                                                      | lition |    | Unit |               |     |
|-------------------------|-----------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|--------|----|------|---------------|-----|
| Symbol                  | AIL             | Farameter                                                                   | Test Condition                                                 |        | 45 | 55   | 70 / 90 / 120 | Onn |
| t <sub>AVAV</sub>       | t <sub>RC</sub> | Address Valid to Next Address Valid                                         | $\overline{\overline{E}} = V_{IL},$<br>$\overline{G} = V_{IL}$ | Min    | 45 | 55   | 70            | ns  |
| t <sub>AVQV</sub>       | tACC            | Address Valid to Output Valid                                               | $\overline{\overline{E}} = V_{IL},$<br>$\overline{G} = V_{IL}$ | Max    | 45 | 55   | 70            | ns  |
| t <sub>ELQX</sub> (1)   | $t_{LZ}$        | Chip Enable Low to Output<br>Transition                                     | G = V <sub>IL</sub>                                            | Min    | 0  | 0    | 0             | ns  |
| t <sub>ELQV</sub>       | t <sub>CE</sub> | Chip Enable Low to Output Valid                                             | $\overline{G} = V_{IL}$                                        | Max    | 45 | 55   | 70            | ns  |
| t <sub>GLQX</sub> (1)   | toLZ            | Output Enable Low to Output Transition                                      | E = V <sub>IL</sub>                                            | Min    | 0  | 0    | 0             | ns  |
| t <sub>GLQV</sub>       | t <sub>OE</sub> | Output Enable Low to Output Valid                                           | $\overline{E} = V_{IL}$                                        | Max    | 25 | 30   | 30            | ns  |
| t <sub>EHQZ</sub> (1)   | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z                                             | $\overline{G} = V_{IL}$                                        | Max    | 15 | 18   | 20            | ns  |
| t <sub>GHQZ</sub> (1)   | t <sub>DF</sub> | Output Enable High to Output Hi-Z                                           | $\overline{E} = V_{IL}$                                        | Max    | 15 | 18   | 20            | ns  |
| tehqx<br>tghqx<br>taxqx | t <sub>OH</sub> | Chip Enable, Output Enable or<br>Address Transition to Output<br>Transition |                                                                | Min    | 0  | 0    | 0             | ns  |

Note: 1. Sampled only, not 100% tested.

Figure 8. Read Mode AC Waveforms



Table 13. Write AC Characteristics, Write Enable Controlled

 $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C or } -40 \text{ to } 125^{\circ}\text{C})$ 

| Comple ed         | Alt              | Barrary et au                             |                                         | 11:4 |               |      |    |
|-------------------|------------------|-------------------------------------------|-----------------------------------------|------|---------------|------|----|
| Symbol            |                  | Parameter                                 | 45                                      | 55   | 70 / 90 / 120 | Unit |    |
| t <sub>AVAV</sub> | t <sub>WC</sub>  | Address Valid to Next Address Valid       | Address Valid to Next Address Valid Min |      | 55            | 70   | ns |
| t <sub>ELWL</sub> | t <sub>CS</sub>  | Chip Enable Low to Write Enable Low Min   |                                         | 0    | 0             | 0    | ns |
| t <sub>WLWH</sub> | t <sub>WP</sub>  | Write Enable Low to Write Enable High Min |                                         | 40   | 40            | 45   | ns |
| t <sub>DVWH</sub> | t <sub>DS</sub>  | Input Valid to Write Enable High Min      |                                         | 25   | 25            | 30   | ns |
| t <sub>WHDX</sub> | t <sub>DH</sub>  | Write Enable High to Input Transition Min |                                         | 0    | 0             | 0    | ns |
| twheh             | t <sub>CH</sub>  | Write Enable High to Chip Enable High     |                                         | 0    | 0             | 0    | ns |
| t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low     |                                         | 20   | 20            | 20   | ns |
| t <sub>AVWL</sub> | tas              | Address Valid to Write Enable Low         | Min                                     | 0    | 0             | 0    | ns |
| t <sub>WLAX</sub> | t <sub>AH</sub>  | Write Enable Low to Address Transition    | Min                                     | 40   | 40            | 45   | ns |
| tGHWL             |                  | Output Enable High to Write Enable Low    | Min                                     | 0    | 0             | 0    | ns |
| twhgl             | toeh             | Write Enable High to Output Enable Low    | Min                                     | 0    | 0             | 0    | ns |
| tvchel            | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low   | Min                                     | 50   | 50            | 50   | μs |

Figure 9. Write AC Waveforms, Write Enable Controlled



Table 14. Write AC Characteristics, Chip Enable Controlled ( $T_A = 0$  to  $70^{\circ}$ C, -40 to  $85^{\circ}$ C or -40 to  $125^{\circ}$ C)

| Cumb al           | Alt              | Develope                                  |     | 11 |               |      |    |
|-------------------|------------------|-------------------------------------------|-----|----|---------------|------|----|
| Symbol            |                  | Parameter                                 | 45  | 55 | 70 / 90 / 120 | Unit |    |
| t <sub>AVAV</sub> | t <sub>WC</sub>  | Address Valid to Next Address Valid Min   |     | 45 | 55            | 70   | ns |
| t <sub>WLEL</sub> | t <sub>WS</sub>  | Write Enable Low to Chip Enable Low Min   |     | 0  | 0             | 0    | ns |
| t <sub>ELEH</sub> | t <sub>CP</sub>  | Chip Enable Low to Chip Enable High Mi    |     | 40 | 40            | 45   | ns |
| t <sub>DVEH</sub> | t <sub>DS</sub>  | Input Valid to Chip Enable High Mir       |     | 25 | 25            | 30   | ns |
| t <sub>EHDX</sub> | t <sub>DH</sub>  | Chip Enable High to Input Transition Min  |     | 0  | 0             | 0    | ns |
| t <sub>EHWH</sub> | t <sub>WH</sub>  | Chip Enable High to Write Enable High     |     | 0  | 0             | 0    | ns |
| tehel             | tcph             | Chip Enable High to Chip Enable Low       |     | 20 | 20            | 20   | ns |
| t <sub>AVEL</sub> | tas              | Address Valid to Chip Enable Low          | Min | 0  | 0             | 0    | ns |
| t <sub>ELAX</sub> | t <sub>AH</sub>  | Chip Enable Low to Address Transition     |     | 40 | 40            | 45   | ns |
| tGHEL             |                  | Output Enable High Chip Enable Low Mir    |     | 0  | 0             | 0    | ns |
| tEHGL             | toeh             | Chip Enable High to Output Enable Low Min |     | 0  | 0             | 0    | ns |
| tvchwL            | t <sub>VCS</sub> | V <sub>CC</sub> High to Write Enable Low  |     | 50 | 50            | 50   | μs |

Figure 10. Write AC Waveforms, Chip Enable Controlled



47/ 15/21

Table 15. Reset/Block Temporary Unprotect AC Characteristics (TA = 0 to  $70^{\circ}$ C, -40 to  $85^{\circ}$ C or -40 to  $125^{\circ}$ C)

| Symbol                                                                              | Alt                | Parameter                                                       |     |     | M29F002B |               |      |  |
|-------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------|-----|-----|----------|---------------|------|--|
| Symbol                                                                              |                    |                                                                 |     |     | 55       | 70 / 90 / 120 | Unit |  |
| t <sub>PHWL</sub> <sup>(1)</sup> t <sub>PHEL</sub> t <sub>PHGL</sub> <sup>(1)</sup> | t <sub>RH</sub>    | RP High to Write Enable Low, Chip Enable Low, Output Enable Low | 50  | 50  | 50       | ns            |      |  |
| t <sub>PLPX</sub>                                                                   | t <sub>RP</sub>    | RP Pulse Width                                                  | 500 | 500 | 500      | ns            |      |  |
| t <sub>PLYH</sub> (1)                                                               | t <sub>READY</sub> | RP Low to Read Mode Max                                         |     | 10  | 10       | 10            | μs   |  |
| t <sub>PHPHH</sub> <sup>(1)</sup>                                                   | t <sub>VIDR</sub>  | RP Rise Time to V <sub>ID</sub>                                 | Min | 500 | 500      | 500           | ns   |  |

Note: 1. Sampled only, not 100% tested.

Figure 11. Reset/Block Temporary Unprotect AC Waveforms



### **Table 16. Ordering Information Scheme**



Blank = Standard Packing

T = Tape & Reel Packing

E = ECOPACK Package, Standard Packing

F = ECOPACK Package, Tape & Reel Packing

Note: The last two characters of the ordering code may be replaced by a letter code for preprogrammed parts, otherwise devices are shipped from the factory with the memory content bits erased to '1'.

For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

47/

Table 17. PLCC32 – 32 lead Plastic Leaded Chip Carrier, Package Mechanical Data

| Symbol |       | millimeters |       | inches |       |       |  |
|--------|-------|-------------|-------|--------|-------|-------|--|
|        | Тур   | Min         | Max   | Тур    | Min   | Max   |  |
| Α      |       | 3.18        | 3.56  |        | 0.125 | 0.140 |  |
| A1     |       | 1.53        | 2.41  |        | 0.060 | 0.095 |  |
| A2     |       | 0.38        | _     |        | 0.015 | _     |  |
| В      |       | 0.33        | 0.53  |        | 0.013 | 0.021 |  |
| B1     |       | 0.66        | 0.81  |        | 0.026 | 0.032 |  |
| СР     |       |             | 0.10  |        |       | 0.004 |  |
| D      |       | 12.32       | 12.57 |        | 0.485 | 0.495 |  |
| D1     |       | 11.35       | 11.51 |        | 0.447 | 0.453 |  |
| D2     |       | 4.78        | 5.66  |        | 0.188 | 0.223 |  |
| D3     | 7.62  | _           | _     | 0.300  | _     | _     |  |
| E      |       | 14.86       | 15.11 |        | 0.585 | 0.595 |  |
| E1     |       | 13.89       | 14.05 |        | 0.547 | 0.553 |  |
| E2     |       | 6.05        | 6.93  |        | 0.238 | 0.273 |  |
| E3     | 10.16 | _           | _     | 0.400  | _     | _     |  |
| е      | 1.27  | _           | _     | 0.050  | _     | _     |  |
| F      |       | 0.00        | 0.13  |        | 0.000 | 0.005 |  |
| N      | 32    |             |       | 32     |       |       |  |
| R      | 0.89  | _           | _     | 0.035  | _     | _     |  |

Note: Drawing is not to scale.

Figure 12. PLCC32 – 32 lead Plastic Leaded Chip Carrier, Package Outline



Note: 1. Drawing is not to scale.

Table 18. TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20mm, Package Mechanical Data

| Symbol |      | millimeters |       | inches |        |        |  |
|--------|------|-------------|-------|--------|--------|--------|--|
|        | Тур  | Min         | Max   | Тур    | Min    | Max    |  |
| А      |      |             | 1.20  |        |        | 0.0472 |  |
| A1     |      | 0.05        | 0.15  |        | 0.0020 | 0.0059 |  |
| A2     |      | 0.95        | 1.05  |        | 0.0374 | 0.0413 |  |
| В      |      | 0.15        | 0.27  |        | 0.0059 | 0.0106 |  |
| С      |      | 0.10        | 0.21  |        | 0.0039 | 0.0083 |  |
| D      |      | 19.80       | 20.20 |        | 0.7795 | 0.7953 |  |
| D1     |      | 18.30       | 18.50 |        | 0.7205 | 0.7283 |  |
| E      |      | 7.90        | 8.10  |        | 0.3110 | 0.3189 |  |
| е      | 0.50 | -           | -     | 0.0197 | -      | _      |  |
| L      |      | 0.50        | 0.70  |        | 0.0197 | 0.0276 |  |
| α      |      | 0°          | 5°    |        | 0°     | 5°     |  |
| N      | 32   |             |       | 32     |        |        |  |
| СР     |      |             | 0.10  |        |        | 0.0039 |  |

Figure 13. TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20mm, Package Outline



Note: Drawing is not to scale.

**Table 1. Revision History** 

| Date        | Rev. | Revision Details                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| July 1999   | -01  | First Issue                                                                                                                                                                                                                                                                                                          |  |  |  |
| 07-Oct-1999 | -02  | Chip Erase Max. specification added (Table 7) Block Erase Max. specification added (Table 7) Program Max. specification added (Table 7) Chip Program Max. specification added (Table 7) I <sub>CC1</sub> and I <sub>CC3</sub> Typ. specification added (Table 11) I <sub>CC3</sub> Test Condition changed (Table 11) |  |  |  |
| 28-Jul-2000 | -03  | New document template Document type: from Preliminary Data to Data Sheet Status Register bit DQ5 clarification Data Polling Flowchart diagram change (Figure 4) Data Toggle Flowchart diagram change (Figure 5)                                                                                                      |  |  |  |
| 22-Apr-2002 | -04  | M29F002BNB device added PLCC32 package mechanical data modified                                                                                                                                                                                                                                                      |  |  |  |
| 19-Sep-2005 | 5.0  | PDIP32 package removed.  Table 16. Ordering Information Scheme: standard package added and ECOPACK version added for both standard package and Tape & Reel packing.                                                                                                                                                  |  |  |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners

© 2005 STMicroelectronics - All Rights Reserved

STMicroelectronics group of companies

Australia - Brazil - Canada - China - France - Germany - Hong Kong 
India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.

www.st.com

47/