## Dual, 16 MHz, Rail-to-Rail FET Input Amplifier

## Data Sheet

## FEATURES

## Single-supply operation

Output swings rail-to-rail
Input voltage range extends below ground
Single-supply capability from 3 V to 36 V
High load drive
Capacitive load drive of $\mathbf{5 0 0} \mathbf{~ p F , G}=+1$
Output current of $15 \mathrm{~mA}, 0.5 \mathrm{~V}$ from supplies
Excellent ac performance on $\mathbf{2 . 6} \mathbf{~ m A / a m p l i f i e r ~}$
-3 dB bandwidth of $16 \mathrm{MHz}, \mathrm{G}=+1$
350 ns settling time to $0.01 \%$ ( 2 V step)
Slew rate of $22 \mathrm{~V} / \mu \mathrm{s}$
Good dc performance
$800 \mu \mathrm{~V}$ maximum input offset voltage
$2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ offset voltage drift
25 pA maximum input bias current
Low distortion: - $\mathbf{1 0 8} \mathbf{d B c}$ worst harmonic @ 20 kHz
Low noise: $\mathbf{1 6 ~ n V / \sqrt { \prime }} \mathbf{H z}$ @ 10 kHz
No phase inversion with inputs to the supply rails

## APPLICATIONS

Battery-powered precision instrumentation
Photodiode preamps
Active filters
12-bit to 16-bit data acquisition systems
Medical instrumentation

## GENERAL DESCRIPTION

The AD823 is a dual precision, 16 MHz , JFET input op amp that can operate from a single supply of 3.0 V to 36 V or from dual supplies of $\pm 1.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$. It has true single-supply capability with an input voltage range extending below ground in single-supply mode. Output voltage swing extends to within 50 mV of each rail for Iout $\leq 100 \mu \mathrm{~A}$, providing outstanding output dynamic range.

An offset voltage of $800 \mu \mathrm{~V}$ maximum, an offset voltage drift of $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias currents below 25 pA , and low input voltage noise provide dc precision with source impedances up to a Gigaohm. It provides $16 \mathrm{MHz},-3 \mathrm{~dB}$ bandwidth, -108 dB THD @ 20 kHz , and a $22 \mathrm{~V} / \mu \mathrm{s}$ slew rate with a low supply current of 2.6 mA per amplifier. The AD823 drives up to 500 pF of direct capacitive load as a follower and provides an output current of $15 \mathrm{~mA}, 0.5 \mathrm{~V}$ from the supply rails. This allows the amplifier to handle a wide range of load conditions.

## Rev. E

Information fumished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAM



Figure 1. 8-Lead PDIP and SOIC


Figure 2. Output Swing, $+V_{s}=+3 V, G=+1$


Figure 3. Small Signal Bandwidth, $G=+1$
This combination of ac and dc performance, plus the outstanding load drive capability, results in an exceptionally versatile amplifier for applications such as A/D drivers, high speed active filters, and other low voltage, high dynamic range systems.
The AD823 is available over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and is offered in both 8-lead PDIP and 8-lead SOIC packages.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description ..... 1
Connection Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings .....  6
Thermal Resistance ..... 6
ESD Caution ..... 6
REVISION HISTORY
11/11—Rev. D to Rev. E
Changes to Theory of Operation Section. ..... 13
Changes to Ordering Guide ..... 19
6/10—Rev. C to Rev. D
Changes to Figure 34 ..... 11
Changes to Figure 36 ..... 13
5/10—Rev. B to Rev. C
Changes to Table 4 ..... 6
2/07—Rev. A to Rev. B
Updated Format ..... Universal
Changes to DC Performance ..... 5
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 19
5/04—Rev. 0 to Rev. A
Changes to Specifications ..... 2
Changes to Ordering Guide ..... 17
Updated Outline Dimensions ..... 17
5/95—Revision 0: Initial Version
Typical Performance Characteristics ..... 7
Theory of Operation ..... 13
Output Impedance ..... 14
Application Notes ..... 15
Input Characteristics ..... 15
Output Characteristics ..... 15
Outline Dimensions ..... 18
Ordering Guide ..... 19

## SPECIFICATIONS

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 2.5 V , unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE ```-3 dB Bandwidth, Vo }\leq0.2\textrm{V p-p Full Power Response Slew Rate Settling Time to 0.1% to 0.01%``` | $\begin{aligned} & G=+1 \\ & V_{0}=2 \mathrm{~V} \text { p-p } \\ & G=-1, V_{o}=4 \mathrm{~V} \text { Step } \\ & G=-1, V_{o}=2 \mathrm{~V} \text { Step } \\ & G=-1, V_{o}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $12$ $14$ | $\begin{aligned} & 16 \\ & 3.5 \\ & 22 \\ & \\ & 320 \\ & 350 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| ```NOISE/DISTORTION PERFORMANCE Input Voltage Noise Input Current Noise Harmonic Distortion Crosstalk \(\mathrm{f}=1 \mathrm{kHz}\) \(\mathrm{f}=1 \mathrm{MHz}\)``` | $\begin{aligned} & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \text { to } 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { p-p,f=20 } \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 16 \\ & 1 \\ & -108 \\ & -105 \\ & -63 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> dBc <br> dB <br> dB |
| DC PERFORMANCE <br> Initial Offset <br> Maximum Offset Over temperature <br> Offset Drift <br> Input Bias Current <br> at $\mathrm{T}_{\text {max }}$ <br> Input Offset Current <br> at $\mathrm{T}_{\text {max }}$ <br> Open-Loop Gain <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $\begin{aligned} & \mathrm{V}_{\text {см }}=0 \mathrm{~V} \text { to } 4 \mathrm{~V} \\ & \mathrm{~V}_{\text {см }}=0 \mathrm{~V} \text { to } 4 \mathrm{~V} \end{aligned}$ $\mathrm{V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { to } 4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.3 \\ & 2 \\ & 3 \\ & 0.5 \\ & 2 \\ & 0.5 \\ & 45 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 2.0 \\ & \\ & 25 \\ & 5 \\ & 20 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA <br> nA <br> pA <br> nA <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range <br> Input Resistance <br> Input Capacitance <br> Common-Mode Rejection Ratio | V см $=0 \mathrm{~V}$ to 3 V | $\begin{aligned} & -0.2 \text { to }+3 \\ & 60 \end{aligned}$ | $\begin{aligned} & -0.2 \text { to }+3.8 \\ & 10^{13} \\ & 1.8 \\ & 76 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \Omega \\ & \mathrm{pF} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing $\begin{aligned} & \mathrm{I}= \pm 100 \mu \mathrm{~A} \\ & \mathrm{~L}= \pm 2 \mathrm{~mA} \\ & \mathrm{I}= \pm 10 \mathrm{~mA} \end{aligned}$ <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\mathrm{V}_{\text {out }}=0.5 \mathrm{~V}$ to 4.5 V <br> Sourcing to 2.5 V <br> Sinking to 2.5 V $G=+1$ |  | $\begin{aligned} & 0.025 \text { to } 4.975 \\ & 0.08 \text { to } 4.92 \\ & 0.25 \text { to } 4.75 \\ & 16 \\ & 40 \\ & 30 \\ & 500 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$, total $\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$ to 15 V , $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $70$ | $\begin{aligned} & 5.2 \\ & 80 \end{aligned}$ | 36 5.6 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## AD823

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{s}}=+3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 1.65 V , unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE ```-3 dB Bandwidth, Vo \leq 0.2 V p-p Full Power Response Slew Rate Settling Time to 0.1% to 0.01%``` | $\begin{aligned} & G=+1 \\ & V_{0}=2 \mathrm{~V} p-p \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $12$ $13$ | $\begin{aligned} & 15 \\ & 3.2 \\ & 20 \\ & 250 \\ & 300 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Input Voltage Noise <br> Input Current Noise <br> Harmonic Distortion <br> Crosstalk $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{f}=20 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 16 \\ & 1 \\ & -93 \\ & -105 \\ & -63 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> dBc <br> dB <br> dB |
| ```DC PERFORMANCE Initial Offset Maximum Offset Over temperature Offset Drift Input Bias Current at TMax Input Offset Current at TMax Open-Loop Gain Tmin to Tmax``` | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2 \mathrm{~V} \end{aligned}$ $\mathrm{V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { to } 2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\begin{aligned} & 15 \\ & 12 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 2 \\ & 3 \\ & 0.5 \\ & 2 \\ & 0.5 \\ & 30 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 2.5 \\ & 25 \\ & 5 \\ & 20 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA <br> nA <br> pA <br> nA <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range <br> Input Resistance <br> Input Capacitance <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ to 1 V | $-0.2 \text { to }+1$ $54$ | $\begin{aligned} & -0.2 \text { to }+1.8 \\ & 10^{13} \\ & 1.8 \\ & 70 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \Omega \\ & \mathrm{pF} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing $\begin{aligned} & \mathrm{I}_{\mathrm{L}}= \pm 100 \mu \mathrm{~A} \\ & \mathrm{~L}= \pm 2 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{L}}= \pm 10 \mathrm{~mA} \end{aligned}$ <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $V_{\text {Out }}=0.5 \mathrm{~V}$ to 2.5 V <br> Sourcing to 1.5 V <br> Sinking to 1.5 V $G=+1$ |  | $\begin{aligned} & 0.025 \text { to } 3.275 \\ & 0.08 \text { to } 3.22 \\ & 0.25 \text { to } 3.05 \\ & 15 \\ & 40 \\ & 30 \\ & 500 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$, total $\mathrm{V}_{\mathrm{s}}=3.3 \mathrm{~V}$ to 15 V , $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $70$ | $\begin{aligned} & 5.0 \\ & 80 \end{aligned}$ | 36 5.7 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 0 V , unless otherwise noted.
Table 3.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE ```-3 dB Bandwidth, Vo }\leq0.2\textrm{V p-p Full Power Response Slew Rate Settling Time to 0.1% to 0.01%``` | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-p \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=10 \mathrm{~V} \text { Step } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=10 \mathrm{~V} \text { Step } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{o}}=10 \mathrm{~V} \text { Step } \end{aligned}$ | $12$ $17$ | $\begin{aligned} & 16 \\ & 4 \\ & 25 \\ & \\ & 550 \\ & 650 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Input Voltage Noise <br> Input Current Noise <br> Harmonic Distortion <br> Crosstalk $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{~V}_{\mathrm{O}}=10 \mathrm{Vp}-\mathrm{p}, \mathrm{f}=20 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 16 \\ & 1 \\ & -90 \\ & -105 \\ & -63 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> dBc <br> dB <br> dB |
| DC PERFORMANCE <br> Initial Offset <br> Maximum Offset Over temperature <br> Offset Drift <br> Input Bias Current <br> at $\mathrm{T}_{\text {max }}$ <br> Input Offset Current <br> at $\mathrm{T}_{\text {max }}$ <br> Open-Loop Gain <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $\begin{aligned} & \mathrm{V}_{C M}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{C M}=0 \mathrm{~V} \end{aligned}$ $\mathrm{V}_{\mathrm{o}}=+10 \mathrm{~V} \text { to }-10 \mathrm{~V}, \mathrm{RL}=2 \mathrm{k} \Omega$ | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 1.0 \\ & 2 \\ & 5 \\ & 60 \\ & 0.5 \\ & 2 \\ & 0.5 \\ & 60 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 7 \\ & 30 \\ & 5 \\ & 20 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA <br> pA <br> nA <br> pA <br> nA <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mathrm{V} / \mathrm{mV}$ |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range <br> Input Resistance <br> Input Capacitance <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\text {cm }}=-15 \mathrm{~V}$ to +13 V | $\begin{aligned} & -15.2 \text { to }+13 \\ & 66 \end{aligned}$ | $\begin{aligned} & -15.2 \text { to }+13.8 \\ & 10^{13} \\ & 1.8 \\ & 82 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \Omega \\ & \mathrm{pF} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing $\begin{aligned} & \mathrm{L}= \pm 100 \mu \mathrm{~A} \\ & \mathrm{~L}= \pm 2 \mathrm{~mA} \\ & \mathrm{I}= \pm 10 \mathrm{~mA} \end{aligned}$ <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\text { Vout }=-14.5 \mathrm{~V} \text { to }+14.5 \mathrm{~V}$ <br> Sourcing to 0 V <br> Sinking to 0 V $G=+1$ |  | $\begin{aligned} & -14.95 \text { to }+14.95 \\ & -14.92 \text { to }+14.92 \\ & -14.75 \text { to }+14.75 \\ & 17 \\ & 80 \\ & 60 \\ & 500 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {MAX }}$, total $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ to 15 V , $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | 3 70 | $\begin{aligned} & 7.0 \\ & 80 \end{aligned}$ | 36 8.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 36 V |
| Internal Power Dissipation |  |
| $\quad 1.3 \mathrm{~W}$ |  |
| $\quad$ PDIP (N) | 0.9 W |
| SOIC (R) | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | See Figure 4 |
| Output Short-Circuit Duration | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range $\mathrm{N}, \mathrm{R}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $300^{\circ} \mathrm{C}$ |
| Lead Temperature Range |  |
| (Soldering, 10 sec) |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Specification is for device in free air.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead PDIP | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC | 160 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |



Figure 4. Maximum Power Dissipation vs. Temperature

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Typical Distribution of Input Offset Voltage


Figure 6. Typical Distribution of Input Offset Voltage Drift


Figure 7. Input Bias Current vs. Common-Mode Voltage


Figure 8. Typical Distribution of Input Bias Current


Figure 9. Input Bias Current vs. Temperature


Figure 10. Input Bias Current vs. Common-Mode Voltage


Figure 11. Open-Loop Gain vs. Load Resistance


Figure 12. Open-Loop Gain vs. Output Voltage, $V_{S}= \pm 2.5 \mathrm{~V}$


Figure 13. Total Harmonic Distortion vs. Frequency


Figure 14. Open-Loop Gain vs. Temperature


Figure 15. Open-Loop Gain and Phase Margin vs. Frequency


Figure 16. Input Voltage Noise vs. Frequency


Figure 17. Closed-Loop Gain vs. Frequency


Figure 18. Output Resistance vs. Frequency, $+V_{s}=+5$ V, Gain $=+1$


Figure 19. Output Step Size vs. Settling Time (Inverter)


Figure 20. Common-Mode Rejection Ratio vs. Frequency


Figure 21. Output Saturation Voltage vs. Load Current


Figure 22. Quiescent Current vs. Supply Voltage


Figure 23. Power Supply Rejection vs. Frequency


Figure 24. Large Signal Frequency Response


Figure 25. Output Swing, $+V_{s}=+3 V, G=-1$


Figure 26. Series Resistance vs. Capacitive Load


Figure 27. Crosstalk vs. Frequency


Figure 28. Output Swing, $V_{S}= \pm 15 \mathrm{~V}, \mathrm{G}=+1$


Figure 29. Output Swing, $+V_{s}=+5 V, G=-1$


Figure 30. Pulse Response, $+V_{s}=+3 V, G=+1$


Figure 31. Pulse Response, $+V_{S}=+5 V, G=+2$


Figure 32. Output Swing, $+V_{s}=+3 V, G=+1$


Figure 33. Pulse Response, $+V_{s}=+5$ V, G $=+1$


Figure 34. Pulse Response, $+V_{s}=+5 \mathrm{~V}, \mathrm{G}=+1, \mathrm{C}_{L}=470 \mathrm{pF}$


Figure 35. Pulse Response, $V_{S}= \pm 15 \mathrm{~V}, \mathrm{G}=+1$

## THEORY OF OPERATION

The AD823 is fabricated on the Analog Devices, Inc. proprietary complementary bipolar (CB) process that enables the construction of PNP and NPN transistors with similar fr's in the 600 MHz to 800 MHz region. In addition, the process also features N -Channel JFETs that are used in the input stage of the AD823. These process features allow the construction of high frequency, low distortion op amps with picoamp input currents. This design uses a differential output input stage to maximize bandwidth and headroom (see Figure 36). The smaller signal swings required on the S1P/S1N outputs reduce the effect of the nonlinear currents due to junction capacitances and improve the distortion performance. With this design, harmonic distortion of better than $-91 \mathrm{~dB} @ 20 \mathrm{kHz}$ into $600 \Omega$ with $\mathrm{V}_{\text {out }}=4 \mathrm{~V}$ p-p on a single 5 V supply is achieved. The complementary common emitter design of the output stage provides excellent load drive without the need for emitter followers, thereby improving the output range of the device considerably with respect to conventional op amps. The AD823 can drive 20 mA with the outputs within 0.6 V of the supply rails. The AD823 also offers outstanding precision for a high speed op amp. Input offset voltages of 1 mV maximum and offset drift of $2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ are achieved through the use of the Analog Devices advanced thin film trimming techniques.

A nested integrator topology is used in the AD823 (see Figure 37). The output stage can be modeled as an ideal op amp with a single-pole response and a unity-gain frequency set by transconductance $\mathrm{g}_{\mathrm{m} 2}$ and Capacitor C2. R1 is the output impedance of the input stage; $\mathrm{g}_{\mathrm{m}}$ is the input transconductance. C 1 and C5 provide Miller compensation for the overall op amp. The unity-gain frequency occurs at $\mathrm{g}_{\mathrm{m}} / \mathrm{C} 5$. Solving the node equations for this circuit yields

$$
\frac{V_{\text {out }}}{V i}=\frac{A 0}{(\operatorname{sR1}[C 1(A 2+1)]+1) \times\left(s\left[\frac{C 2}{g_{m 2}}\right]+1\right)}
$$

where:
$A 0=g_{m} g_{m 2} R 2 R 1$ (open-loop gain of op amp).
$A 2=g_{m 2} R 2$ (open-loop gain of output stage).
The first pole in the denominator is the dominant pole of the amplifier and occurs at $\sim 18 \mathrm{~Hz}$. This equals the input stage output impedance R1 multiplied by the Miller-multiplied value of C 1 . The second pole occurs at the unity-gain bandwidth of the output stage, which is 23 MHz . This type of architecture allows more open-loop gain and output drive to be obtained than a standard 2 -stage architecture would allow.


Figure 36. Simplified Schematic

## OUTPUT IMPEDANCE

The low frequency open-loop output impedance of the commonemitter output stage used in this design is approximately $30 \mathrm{k} \Omega$. Although this is significantly higher than a typical emitter follower output stage, when it is connected with feedback, the output impedance is reduced by the open-loop gain of the op amp. With 109 dB of open-loop gain, the output impedance is reduced to $<0.2 \Omega$. At higher frequencies, the output impedance rises as the open-loop gain of the op amp drops; however, the output also becomes capacitive due to the integrator capacitors C 1 and C 2 . This prevents the output impedance from ever becoming excessively high (see Figure 18), which can cause stability problems when driving capacitive loads. In fact, the AD823 has excellent cap-load drive capability for a high frequency op amp. Figure 34 shows the AD823 connected as a follower while driving 470 pF direct capacitive load. Under these conditions, the phase margin is approximately $20^{\circ}$. If greater phase margin is desired, a small resistor can be used in series with the output to decouple the effect of the load capacitance from the op amp (see Figure 26). In addition, running the part at higher gains also improves the capacitive load drive capability of the op amp.


Figure 37. Small Signal Schematic

## APPLICATION NOTES

## INPUT CHARACTERISTICS

In the AD823, N -Channel JFETs are used to provide a low offset, low noise, high impedance input stage. Minimum input commonmode voltage extends from 0.2 V below $-\mathrm{V}_{\mathrm{s}}$ to $1 \mathrm{~V}<+\mathrm{V}_{\mathrm{s}}$. Driving the input voltage closer to the positive rail causes a loss of amplifier bandwidth and increased common-mode voltage error.
The AD823 does not exhibit phase reversal for input voltages up to and including $+\mathrm{V}_{\mathrm{s} \text {. Figure }} 38$ shows the response of an AD823 voltage follower to a 0 V to $5 \mathrm{~V}\left(+\mathrm{V}_{\mathrm{s}}\right)$ square wave input. The input and output are superimposed. The output polarity tracks the input polarity up to $+V_{s}$, with no phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output wave form. For input voltages greater than $+V_{s}$, a resistor in series with the AD823's noninverting input prevents phase reversal, at the expense of greater input voltage noise. This is illustrated in Figure 39.


Figure 38. $A D 823$ Input Response: $R_{P}=0, V_{I N}=0$ to $+V_{S}$


Figure 39. AD823 Input Response: $V_{\text {IN }}=0$ to $+V_{S}+200 \mathrm{mV}, V_{\text {OUT }}=0$ to $+V_{S,}, R_{P}=49.9 \mathrm{k} \Omega$

Because the input stage uses N-Channel JFETs, input current during normal operation is negative; the current flows out from the input terminals. If the input voltage is driven more positive than $+\mathrm{V}_{s}-0.4 \mathrm{~V}$, the input current reverses direction as internal device junctions become forward biased. This is illustrated in Figure 7.
A current limiting resistor should be used in series with the input of the AD823 if there is a possibility of the input voltage exceeding the positive supply by more than 300 mV , or if an input voltage is applied to the AD823 when $\pm \mathrm{Vs}=0$. The amplifier becomes damaged if left in that condition for more than 10 seconds. A $1 \mathrm{k} \Omega$ resistor allows the amplifier to withstand up to 10 V of continuous overvoltage and increases the input voltage noise by a negligible amount.
Input voltages less than $-\mathrm{V}_{\mathrm{s}}$ are a completely different story. The amplifier can safely withstand input voltages 20 V below $-\mathrm{V}_{\mathrm{S}}$ as long as the total voltage from the positive supply to the input terminal is less than 36 V . In addition, the input stage typically maintains picoamp level input currents across that input voltage range.

The AD823 is designed for $16 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ wideband input voltage noise and maintains low noise performance to low frequencies (see Figure 16). This noise performance, along with the AD823's low input current and current noise, means that the AD823 contributes negligible noise for applications with source resistances greater than $10 \mathrm{k} \Omega$ and signal bandwidths greater than 1 kHz .

## OUTPUT CHARACTERISTICS

The AD823's unique bipolar rail-to-rail output stage swings within 25 mV of the supplies with no external resistive load. The AD823's approximate output saturation resistance is $25 \Omega$ sourcing and sinking. This can be used to estimate the output saturation voltage when driving heavier current loads. For instance, when driving 5 mA , the saturation voltage to the rails is approximately 125 mV .

If the AD823's output is driven hard against the output saturation voltage, it recovers within 250 ns of the input returning to the amplifier's linear operating region.

## A/D Driver

The rail-to-rail output of the AD823 makes it useful as an A/D driver in a single-supply system. Because it is a dual op amp, it can be used to drive both the analog input of the $\mathrm{A} / \mathrm{D}$ as well as its reference input. The high impedance FET input of the AD823 is well suited for minimal loading of high output impedance devices.

Figure 40 shows a schematic of an AD823 being used to drive both the input and reference input of an AD1672, a 12-bit, 3-MSPS, single-supply ADC. One amplifier is configured as a unity-gain follower to drive the analog input of the AD1672, which is configured to accept an input voltage that ranges from 0 V to 2.5 V .

The other amplifier is configured as a gain of 2 to drive the reference input from a 1.25 V reference. Although the AD1672 has its own internal reference, there are systems that require greater accuracy than the internal reference provides. On the other hand, if the AD1672 internal reference is used, the second AD823 amplifier can be used to buffer the reference voltage for driving other circuitry while minimally loading the reference source.


Figure 40. AD823 Driving Input and Reference of the
AD1672, a 12-Bit, 3-MSPS ADC
The circuit was tested with a 500 kHz sine wave input that was heavily low-pass filtered ( 60 dB ) to minimize the harmonic content at the input to the AD823. The digital output of the AD1672 was analyzed by performing a fast Fourier transform (FFT).
During the testing, it was observed that at 500 kHz , the output of the AD823 cannot go below $\sim 350 \mathrm{mV}$ (operating with negative supply at ground) without seriously degrading the second harmonic distortion. Another test was performed with a $200 \Omega$ pull-down resistor to ground that allowed the output to go as low as 200 mV without seriously affecting the second harmonic distortion. There was, however, a slight increase in the third harmonic term with the resistor added, but it was still less than the second harmonic.

Figure 41 is an FFT plot of the results of driving the AD1672 with the AD823 with no pull-down resistor. The input amplitude was 2.15 V p-p and the lower voltage excursion was 350 mV . The input frequency was 490 kHz , which was chosen to spread the location of the harmonics.

The distortion analysis is important for systems requiring good frequency domain performance. Other systems may require good time domain performance. The noise and settling time performance of the AD823 provides the necessary information for its applicability for these systems.


Figure 41. FFT of AD1672 Output Driven by AD823

## 3 V, Single-Supply Stereo Headphone Driver

The AD823 exhibits good current drive and total harmonic distortion plus noise (THD+N) performance, even at 3 V single supplies. At $20 \mathrm{kHz}, \mathrm{THD}+\mathrm{N}$ equals -62 dB ( $0.079 \%$ ) for a 300 mV p-p output signal. This is comparable to other singlesupply op amps that consume more power and cannot run on 3 V power supplies.

In Figure 42, each channel's input signal is coupled via a $1 \mu \mathrm{~F}$ Mylar capacitor. Resistor dividers set the dc voltage at the noninverting inputs so that the output voltage is midway between the power supplies $(+1.5 \mathrm{~V})$. The gain is 1.5 . Each half of the AD823 can then be used to drive a headphone channel. A 5 Hz high-pass filter is realized by the $500 \mu \mathrm{~F}$ capacitors and the headphones that can be modeled as $32 \Omega$ load resistors to ground. This ensures that all signals in the audio frequency range $(20 \mathrm{~Hz}$ to 20 kHz$)$ are delivered to the headphones.


Figure 42. 3 V Single-Supply Stereo Headphone Driver

## Second-Order Low-Pass Filter

Figure 43 depicts the AD823 configured as a second-order Butterworth low-pass filter. With the values as shown, the corner frequency equals 200 kHz . Component selection is shown in the following equations:
$R 1=R 2=$ User Selected (Typical Values: $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ )

$$
C 1(\text { farads })=\frac{1.414}{2 \pi f_{\text {cutoff }} \times R 1}
$$

$$
C 2=\frac{0.707}{2 \pi f_{\text {cutoff }} \times R 1}
$$



Figure 43. Second-Order Low-Pass Filter
A plot of the filter is shown in Figure 44; better than 50 dB of high frequency rejection is provided.


Figure 44. Frequency Response of Filter

## Single-Supply Half-Wave and Full-Wave Rectifiers

An AD823 configured as a unity-gain follower and operated with a single supply can be used as a simple half-wave rectifier. The AD823 inputs maintain picoamp level input currents even when driven well below the minus supply. The rectifier puts that behavior to good use, maintaining an input impedance of over $10^{11} \Omega$ for input voltages from within 1 V of the positive supply to 20 V below the negative supply.
The full-wave and half-wave rectifier shown in Figure 45 operates as follows: when $\mathrm{V}_{\text {IN }}$ is above ground, R1 is bootstrapped through the unity-gain follower A1 and the loop of Amplifier A2. This forces the inputs of A2 to be equal, thus no current flows through R1 or R2, and the circuit output tracks the input. When $\mathrm{V}_{\text {IN }}$ is below ground, the output of A 1 is forced to ground. The noninverting input of Amplifier A2 sees the ground level output of A1; therefore, A2 operates as a unitygain inverter. The output at Node C is then a full-wave rectified version of the input. Node B is a buffered half-wave rectified version of the input. Input voltage supply to $\pm 18 \mathrm{~V}$ can be rectified, depending on the voltage supply used.


Figure 45. Full-Wave and Half-Wave Rectifier


Figure 46. Single-Supply Half-Wave and Full-Wave Rectifier

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-001 CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 47. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body
( $\mathrm{N}-8$ )
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 48. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
( $R$-8)
Dimensions shown in millimeters and (inches)

## Data Sheet <br> AD823

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD823ANZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead PDIP | $\mathrm{N}-8$ |
| AD823AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD823AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N, 13"Tape and Reel | R-8 |
| AD823AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, $7^{\prime \prime}$ Tape and Reel | R-8 |
| AD823ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |
| AD823ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13"Tape and Reel | R-8 |
| AD823ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, $7 "$ Tape and Reel | R-8 |
| AD823AR-EBZ |  | Evaluation Board |  |

${ }^{1} Z=$ RoHS Compliant Part.

