# **5 V ECL 3-Bit Differential** Flip-Flop

# MC10E431

#### Description

The MC10E431 is a 3-bit flip-flop with differential clock, data input and data output.

The asynchronous Set and Reset controls are edge-triggered rather than level controlled. This allows the user to rapidly set or reset the flip-flop and then continue clocking at the next clock edge, without the necessity of de-asserting the set/reset signal (as would be the case with a level controlled set/reset).

The E431 is also designed with larger internal swings, an approach intended to minimize the time spent crossing the threshold region and thus reduce the metastability susceptibility window.

The differential input structures are clamped so that the inputs of unused registers can be left open without upsetting the bias network of the device. The clamping action will assert the  $\overline{D}$  and the  $\overline{CLK}$  sides of the inputs. Because of the edge triggered flip-flop nature of the device simultaneously opening both the clock and data inputs will result in an output which reaches an unidentified but valid state. Note that the input clamps only operate when both inputs fall to 2.5 V below  $V_{CC}$ .

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a 0.01  $\mu F$  capacitor and limit current sourcing or sinking to 0.5 mA. When not used,  $V_{BB}$  should be left open.

#### **Features**

- Edge-Triggered Asynchronous Set and Reset
- Differential D, CLK and Q; V<sub>BB</sub> Reference Available
- 1100 MHz Min. Toggle Frequency
- PECL Mode Operating Range: V<sub>CC</sub> = 4.2 V to 5.7 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -4.2 V to -5.7 V
- Internal Input 50 kΩ Pulldown Resistors
- ESD Protection:
  - ♦ > 2 kV Human Body Model
  - ♦ > 200 V Machine Model
  - ♦ > 2 kV Charged Device Model
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free)
   (For Additional Information, see Application Note AND8003/D)
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 348 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



PLCC-28 FN SUFFIX CASE 776-02

#### **MARKING DIAGRAM\***



A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

## **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| MC10E431FNG   | PLCC-28<br>(Pb-Free) | 37 Units / Tube       |
| MC10E431FNR2G | PLCC-28<br>(Pb-Free) | 500<br>Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



<sup>\*</sup> All  $V_{CC}$  and  $V_{CCO}$  pins are tied together on the die.

Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. Pinout: PLCC-28 (Top View)



Figure 2. Logic Diagram

**Table 1. PIN DESCRIPTION** 

| PIN                                | FUNCTION                       |
|------------------------------------|--------------------------------|
| D[0:2], $\overline{D}$ [0:2]       | ECL Differential Data Inputs   |
| CLK[0:2], CLK[0:2]                 | ECL Differential Clock         |
| S[0:2]                             | ECL Edge Triggered Set Inputs  |
| R[0:2]                             | ECL Edge Triggered Reset Input |
| Q[0:2], Q[0:2]                     | ECL Differential Data Outputs  |
| V <sub>BB</sub>                    | Reference Voltage Output       |
| V <sub>CC</sub> , V <sub>CCO</sub> | Positive Supply                |
| V <sub>EE</sub>                    | Negative Supply                |

**Table 2. FUNCTION TABLE** 

| Dn | CLKn | Rn | Sn | Qn |
|----|------|----|----|----|
| L  | Z    | L  | L  | L  |
| Н  | Z    | L  | L  | Н  |
| Х  | Х    | Z  | L  | L  |
| Х  | Х    | L  | Z  | Н  |

Z = Low to high transition

X = Don't Care

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating       | Unit |
|-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|--------------|------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 8            | V    |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6      | V    |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100    | mA   |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                                                                   | ±0.5         | mA   |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                                                   | 0 to +85     | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                                                   | -65 to +150  | °C   |
| θJA               | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | PLCC-28<br>PLCC-28                                                | 63.5<br>43.5 | °C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | PLCC-28                                                           | 22 to 26     | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                              |                                                |                                                                   | 265          | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 4. 10E SERIES PECL DC CHARACTERISTICS ( $V_{CCx}$ = 5.0 V;  $V_{EE}$ = 0.0 V (Note 1))

|                    |                                                                               | 0°C  |      | 25°C |      | 85°C |      |      |      |      |      |
|--------------------|-------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                                | Min  | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                          |      | 110  | 132  |      | 110  | 132  |      | 110  | 132  | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                  | 3980 | 4070 | 4160 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                   | 3050 | 3210 | 3370 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                             | 3830 | 3995 | 4160 | 3870 | 4030 | 4190 | 3940 | 4110 | 4280 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                              | 3050 | 3285 | 3520 | 3050 | 3285 | 3520 | 3050 | 3302 | 3555 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                                      | 3.62 |      | 3.74 | 3.65 |      | 3.75 | 3.69 |      | 3.81 | ٧    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | 2.7  |      | 5.0  | 2.7  |      | 5.0  | 2.7  |      | 5.0  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                            |      |      | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                             | 0.5  | 0.3  |      | 0.5  | 0.25 |      | 0.3  | 0.2  |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary -0.46 V / +0.06 V. 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC} 2.0 \text{ V}$ . 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ .

Table 5. 10E SERIES NECL DC CHARACTERISTICS (V<sub>CCx</sub>= 0.0 V; V<sub>EE</sub>= -5.0 V (Note 1)

|                    |                                                                               |       | 0°C   |       |       | 25°C  |       |       | 85°C  |       |      |
|--------------------|-------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol             | Characteristic                                                                | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                          |       | 110   | 132   |       | 110   | 132   |       | 110   | 132   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                  | -1020 | -930  | -840  | -980  | -895  | -810  | -910  | -815  | -720  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                   | -1950 | -1790 | -1630 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                             | -1170 | -1005 | -840  | -1130 | -970  | -810  | -1060 | -890  | -720  | mV   |
| $V_{IL}$           | Input LOW Voltage (Single-Ended)                                              | -1950 | -1715 | -1480 | -1950 | -1715 | -1480 | -1950 | -1698 | -1445 | mV   |
| $V_{BB}$           | Output Voltage Reference                                                      | -1.38 |       | -1.27 | -1.35 |       | -1.25 | -1.31 |       | -1.19 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | -2.3  |       | 0.0   | -2.3  |       | 0.0   | -2.3  |       | 0.0   | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                            |       |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                             | 0.5   | 0.3   |       | 0.5   | 0.065 |       | 0.3   | 0.2   |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Input and output parameters vary 1:1 with  $V_{CC}.\,V_{EE}$  can vary  $-0.46\,V\,/\,+0.06\,V.$
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ .

Table 6. AC CHARACTERISTICS ( $V_{CCx}$ = 5.0 V;  $V_{EE}$ = 0.0 V or  $V_{CCx}$ = 0.0 V;  $V_{EE}$ = -5.0 V (Note 1))

|                                      |                                                     |     | -40°C               |                   | 25°C              |                     | 85°C              |                   |                     |                   |                   |      |
|--------------------------------------|-----------------------------------------------------|-----|---------------------|-------------------|-------------------|---------------------|-------------------|-------------------|---------------------|-------------------|-------------------|------|
| Symbol                               | Characteristic                                      |     | Min                 | Тур               | Max               | Min                 | Тур               | Max               | Min                 | Тур               | Max               | Unit |
| f <sub>MAX</sub>                     | Maximum Toggle Frequency                            |     |                     |                   |                   |                     | 1.1               |                   |                     |                   |                   | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output CLK R S                 |     | 550<br>500<br>500   | 700<br>725<br>725 | 850<br>975<br>975 | 550<br>550<br>550   | 700<br>725<br>725 | 850<br>925<br>925 | 550<br>550<br>550   | 700<br>725<br>725 | 850<br>925<br>925 | ps   |
| t <sub>S</sub>                       | Setup Time<br>D<br>R (Note 2)<br>S (Note 2)         |     | 250<br>1100<br>1100 | 0<br>700<br>700   |                   | 200<br>1000<br>1000 | 0<br>700<br>700   |                   | 200<br>1000<br>1000 | 0<br>700<br>700   |                   | ps   |
| t <sub>H</sub>                       | Hold Time                                           | D   | 250                 | 0                 |                   | 200                 | 0                 |                   | 200                 | 0                 |                   | ps   |
| t <sub>PW</sub>                      | Minimum Pulse Width                                 | CLK | 400                 |                   |                   | 400                 |                   |                   | 400                 |                   |                   | ps   |
| t <sub>skew</sub>                    | Within-Device Skew (Note 3)                         |     |                     | 50                |                   |                     |                   |                   |                     | 50                |                   | ps   |
| t <sub>JITTER</sub>                  | Random Clock Jitter (RMS)                           |     |                     | < 1               |                   |                     | < 1               |                   |                     | < 1               |                   | ps   |
| V <sub>PP</sub>                      | Input Voltage Swing<br>(Differential Configuration) |     | 150                 |                   | 1000              | 150                 |                   | 1000              | 150                 |                   | 1000              | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Rise/Fall Times (20-80%)                            |     | 250                 | 450               | 700               |                     |                   |                   | 275                 | 450               | 650               | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. 10 Series: V<sub>EE</sub> can vary -0.46 V / +0.06 V.
   2. These setup times define the minimum time the CLK or SET/RESET input must wait after the assertion of the RESET/SET input to assure the proper operation of the flip-flop.
- 3. Within-device skew is defined as identical transitions on similar paths through a device.



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

## **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



#### 28 LEAD PLCC CASE 776-02 **ISSUE G**

**DATE 06 APR 2021** 







⊕ | 0.007 (0.180) M | T | L-M S | N S Z ⊕ 0.007 (0.180) M T L-MS N S Ε ☐ 0.004 (0.100) \_T\_ SEATING PLANE G1 VIEW S



## VIEW S

#### NOTES:

0.010 (0.250) T L-M N S

- OTES:

  1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.

  2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  3. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PFR SIFE
- 0.010 (0.250) PER SIDE.

  4. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  5. CONTROLLING DIMENSION: INCH.
- 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE
- PLASTIC BODY.

  7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INOTIES |       | WILLINIETEIN |       |  |  |  |
|-----|---------|-------|--------------|-------|--|--|--|
| DIM | MIN     | MAX   | MIN          | MAX   |  |  |  |
| Α   | 0.485   | 0.495 | 12.32        | 12.57 |  |  |  |
| В   | 0.485   | 0.495 | 12.32        | 12.57 |  |  |  |
| С   | 0.165   | 0.180 | 4.20         | 4.57  |  |  |  |
| Е   | 0.090   | 0.110 | 2.29         | 2.79  |  |  |  |
| F   | 0.013   | 0.021 | 0.33         | 0.53  |  |  |  |
| G   | 0.050   | BSC   | 1.27         | BSC   |  |  |  |
| Н   | 0.026   | 0.032 | 0.66         | 0.81  |  |  |  |
| J   | 0.020   |       | 0.51         |       |  |  |  |
| K   | 0.025   |       | 0.64         |       |  |  |  |
| R   | 0.450   | 0.456 | 11.43        | 11.58 |  |  |  |
| U   | 0.450   | 0.456 | 11.43        | 11.58 |  |  |  |
| ٧   | 0.042   | 0.048 | 1.07         | 1.21  |  |  |  |
| W   | 0.042   | 0.048 | 1.07         | 1.21  |  |  |  |
| Х   | 0.042   | 0.056 | 1.07         | 1.42  |  |  |  |
| Υ   |         | 0.020 |              | 0.50  |  |  |  |
| Z   | 2 °     | 10°   | 2 °          | 10°   |  |  |  |
| G1  | 0.410   | 0.430 | 10.42        | 10.92 |  |  |  |
| K1  | 0.040   |       | 1.02         |       |  |  |  |

INCHES

MILLIMETERS

## **GENERIC** MARKING DIAGRAM\*



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42596B  | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED ( |             |
|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | 28 LEAD PLCC |                                                                                                                                                | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

 $\Diamond$