## Data Sheet

## FEATURES

Ultralow noise: $0.95 \mathrm{nV} / \sqrt{ } \mathrm{Hz}, 2.6 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$
Ultralow distortion
$\mathbf{2}^{\text {nd }}$ harmonic $R_{L}=1 \mathrm{k} \Omega, G=+2$
-92 dB at 10 MHz
$\mathbf{3}^{\text {rd }}$ harmonic $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{G}=+\mathbf{2}$
-105 dB at 10 MHz
High speed
Gain bandwidth product (GBWP): 3.8 GHz
-3 dB bandwidth
$700 \mathrm{MHz}(\mathrm{G}=+2)$
$550 \mathrm{MHz}(\mathrm{G}=+10)$
Slew rate
$475 \mathrm{~V} / \mu \mathrm{s}(\mathrm{G}=+2)$
$1350 \mathrm{~V} / \mu \mathrm{s}(\mathrm{G}=+10)$

## New pinout

Custom external compensation, gain range -1, +2 to +10
Supply current: 15 mA
Offset voltage: 0.5 mV max
Wide supply voltage range: 5 V to 12 V

## APPLICATIONS

## Preamplifiers

## Receivers

Instrumentation
Filters
Intermediate frequency (IF) and baseband amplifiers
Analog-to-digital drivers
Digital-to-analog converter (DAC) buffers
Optical electronics

## GENERAL DESCRIPTION

The AD8099 is an ultralow noise ( $0.95 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) and distortion ( -92 dBc at 10 MHz ) voltage feedback op amp, the combination of which makes it ideal for 16- and 18-bit systems. The AD8099 features a new, highly linear, low noise input stage that increases the full power bandwidth (FPBW) at low gains with high slew rates. The Analog Devices, Inc., proprietary next generation extra fast complimentary bipolar (XFCB) process enables such high performance amplifiers with relatively low power.
The AD8099 features external compensation, which lets the user set the gain bandwidth product. External compensation allows gains from +2 to +10 with minimal trade-off in bandwidth. The AD8099 also features an extremely high slew rate of $1350 \mathrm{~V} / \mu \mathrm{s}$, giving the designer flexibility to use the entire dynamic range without trading off bandwidth or distortion. The AD8099 settles to $0.1 \%$ in 18 ns and recovers from overdrive in 50 ns .

## Rev. E

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAMS



Figure 1. 8-Lead LFCSP (CP-8-13)


NOTES

1. SOLDER THE EXPOSED PADDLE TO THE GROUND PLANE.
Figure 2. 8-Lead SOIC-EP (RD-8-1)
The AD8099 drives $100 \Omega$ loads at breakthrough performance levels with only 15 mA of supply current. With the wide supply voltage range ( 5 V to 12 V ), low offset voltage ( 0.1 mV typ), wide bandwidth ( 700 MHz for $\mathrm{G}=+2$ ), and a GBWP up to 3.8 GHz , the AD8099 is designed to work in a wide variety of applications.
The AD8099 is available in a $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ lead frame chip scale package (LFCSP) with a new pinout that is specifically optimized for high performance, high speed amplifiers. The new LFCSP and pinout enable the breakthrough performance that previously was not achievable with amplifiers. The AD8099 is rated to work over the extended industrial temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Figure 3. Harmonic Distortion vs. Frequency and Gain (SOIC)

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
General Description ..... 1
Connection Diagrams .....  1
Revision History ..... 2
Specifications ..... 3
Specifications with $\pm 5 \mathrm{~V}$ Supply ..... 3
Specifications with +5 V Supply ..... 4
Absolute Maximum Ratings ..... 5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
Typical Performance Characteristics .....  6
Theory of Operation ..... 15
Applications Information ..... 16
REVISION HISTORY
7/2016—Rev. D to Rev. E
Changed CP-8-2 to CP-8-13 Throughout
Changes to Figure 1 and Figure 2 ..... 1
Changes to Figure 67 ..... 19
Added Figure 68 to Figure 70; Renumbered Sequentially ..... 19
Changes to Figure 71 ..... 20
Added Figure 72 and Figure 73 ..... 20
Changes to PCB Layout Section ..... 23
Updated Outline Dimensions ..... 24
Changes to Ordering Guide ..... 24
8/2013—Rev. C to Rev. D
Changes to Figure 42 Caption ..... 12
Changes to Figure 49 ..... 13
Changes to Ordering Guide ..... 25
1/2013-Rev. B to Rev. C
Added EPAD Note to Figure 1 and Figure 2 .....  1
Changes to PCB Layout Section and Design Tools and Technical Support Section ..... 23
Deleted Figure 72, Figure 73, Evaluation Boards Section, and Table 7 ..... 24
Updated Outline Dimensions ..... 25
Changes to Ordering Guide ..... 26
Using the AD8099 ..... 16
Circuit Components ..... 16
Recommended Values ..... 17
Circuit Configurations ..... 17
Performance vs. Component Values ..... 19
Total Output Noise Calculations and Design ..... 21
Input Bias Current and DC Offset ..... 21
$\overline{\text { DISABLE Pin and Input Bias Cancellation. }}$ ..... 21
16-Bit ADC Driver ..... 22
Circuit Considerations ..... 23
Design Tools and Technical Support ..... 23
Outline Dimensions ..... 24
Ordering Guide ..... 24
6/2004—Rev. A to Rev. B
Change to General Description Section .....  1
Changes to Maximum Power Dissipation Section .....  5
Changes to Applications Section ..... 16
Changes to Table 7 ..... 24
Changes to Ordering Guide ..... 26
1/2004—Rev. 0 to Rev. A
Inserted Figure 3 .....  1
Changes to Specifications Section .....  3
Inserted Figure 22 to Figure 34 .....  8
Inserted Figure 51 to Figure 55 ..... 14
Changes to Theory of Operation Section ..... 16
Changes to Circuit Components Section ..... 17
Changes to Table 4 ..... 18
Changes to Figure 60 ..... 18
Changes to Total Output Noise Calculations and Design Section ..... 21
Changes to Figure 60 ..... 22
Changes to Figure 62 ..... 23
Changes to 16-Bit ADC Driver Section ..... 23
Changes to Table 6 ..... 23
Additions to PCB Layout Section. ..... 23

## SPECIFICATIONS

## SPECIFICATIONS WITH $\pm 5$ V SUPPLY

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to ground, unless otherwise noted. Refer to Figure 60 through Figure 66 for component values and gain configurations.

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness (SOIC/LFCSP) <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+5, \mathrm{~V} \text { out }=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+5, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+10, \mathrm{~V} \text { out }=6 \mathrm{~V} \text { Step } \\ & \mathrm{G}=+2, \mathrm{~V} \text { out }^{2} \mathrm{~V} \text { Step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $\begin{aligned} & 450 \\ & 205 \\ & \\ & 1120 \\ & 435 \end{aligned}$ | $\begin{aligned} & 510 \\ & 235 \\ & 34 / 25 \\ & 1350 \\ & 470 \\ & 18 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> V/us <br> ns |
| NOISE/DISTORTION PERFORMANCE Harmonic Distortion (dBc) HD2/HD3 Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=500 \mathrm{kHz}, \text { Vout }=2 \mathrm{~V} \text { p-p, } \mathrm{G}=+10 \\ & \mathrm{f}_{\mathrm{c}}=10 \mathrm{MHz}, \text { Vout }=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{G}=+10 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz}, \overline{\text { DISABLE }} \text { pin floating } \\ & \mathrm{f}=100 \mathrm{kHz}, \text { DISABLE pin }=+\mathrm{V}_{\mathrm{s}} \end{aligned}$ |  | $\begin{aligned} & -102 /-111 \\ & -84 /-92 \\ & 0.95 \\ & 2.6 \\ & 5.2 \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| DC PERFORMANCE <br> Input Offset Voltage Input Offset Voltage Drift Input Bias Current <br> Input Bias Current Drift Input Bias Offset Current Open-Loop Gain | DISABLE pin floating DISABLE pin $=+V_{\text {s }}$ | 82 | $\begin{aligned} & 0.1 \\ & 2.3 \\ & -6 \\ & -0.1 \\ & 3 \\ & 0.06 \\ & 85 \end{aligned}$ | 0.5 -13 -2 1 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $n A /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | Differential mode Common mode $V_{C M}= \pm 2.5 \mathrm{~V}$ | 98 | $\begin{aligned} & 4 \\ & 10 \\ & 2 \\ & -3.7 \text { to }+3.7 \\ & 105 \end{aligned}$ |  | k $\Omega$ <br> $\mathrm{M} \Omega$ <br> pF <br> V <br> dB |
| DISABLE PIN <br> DISABLE Input Voltage Turn-Off Time <br> Turn-On Time <br> Enable Pin Leakage Current <br> $\overline{\text { DISABLE }}$ Pin Leakage Current |  |  | $\begin{aligned} & <2.4 \\ & 105 \\ & 39 \\ & 17 \\ & 35 \end{aligned}$ |  | V ns ns $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time (Rise/Fall) <br> Output Voltage Swing <br> Short-Circuit Current Off Isolation | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=-2.5 \mathrm{~V} \text { to }+2.5 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \text { Sinking and sourcing } \\ & \mathrm{f}=1 \mathrm{MHz}, \overline{\mathrm{DISABLE}}=\text { low } \end{aligned}$ | $\begin{aligned} & -3.4 \text { to }+3.5 \\ & -3.7 \text { to }+3.7 \end{aligned}$ | $\begin{aligned} & 30 / 50 \\ & -3.6 \text { to }+3.7 \\ & -3.8 \text { to }+3.8 \\ & 131 / 178 \\ & -61 \end{aligned}$ |  | ns <br> V <br> V <br> mA <br> dB |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current (Disabled) <br> Positive Power Supply Rejection Ratio <br> Negative Power Supply Rejection Ratio | $\begin{aligned} & \overline{\mathrm{DISABLE}}=\text { Low } \\ & +\mathrm{V}_{\mathrm{s}}=4 \mathrm{~V} \text { to } 6 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V} \text { (input referred) } \\ & +\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-6 \mathrm{~V} \text { to }-4 \mathrm{~V} \text { (input referred) } \end{aligned}$ | $\begin{aligned} & 85 \\ & 86 \end{aligned}$ | $\begin{aligned} & \pm 5 \\ & 15 \\ & 1.7 \\ & 91 \\ & 94 \end{aligned}$ | $\pm 6$ 16 | V <br> mA <br> mA <br> dB <br> dB |

## AD8099

## SPECIFICATIONS WITH +5 V SUPPLY

$V_{S}=5 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to midsupply, unless otherwise noted. Refer to Figure 60 through Figure 66 for component values and gain configurations.

Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness (SOIC/LFCSP) <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+5, \mathrm{~V}_{\text {out }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+5, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+10, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=+2, \mathrm{~V}_{\text {out }}=2 \mathrm{~V} \text { Step } \end{aligned}$ | $\begin{aligned} & 415 \\ & 165 \\ & 630 \\ & 340 \end{aligned}$ | $\begin{aligned} & 440 \\ & 210 \\ & 33 / 23 \\ & 715 \\ & 365 \\ & 18 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Harmonic Distortion (dBc) HD2/HD3 <br> Input Voltage Noise <br> Input Current Noise | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=500 \mathrm{kHz}, \mathrm{~V}_{\text {out }}=1 \mathrm{~V} \text { p-p, G }=+10 \\ & \mathrm{f}_{\mathrm{c}}=10 \mathrm{MHz}, \text { Vout }=1 \mathrm{~V} \text { p-p, G }=+10 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz}, \overline{\text { DISABLE }} \text { pin floating } \\ & \mathrm{f}=100 \mathrm{kHz}, \overline{\text { DISABLE }} \text { pin }=+\mathrm{V}_{\mathrm{s}} \end{aligned}$ |  | $\begin{aligned} & -82 /-94 \\ & -80 /-75 \\ & 0.95 \\ & 2.6 \\ & 5.2 \end{aligned}$ |  | dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{HZ}$ |
| DC PERFORMANCE <br> Input Offset Voltage <br> Input Offset Voltage Drift <br> Input Bias Current <br> Input Bias Offset Current <br> Input Bias Offset Current Drift <br> Open-Loop Gain | $\overline{\text { DISABLE }}$ pin floating $\overline{\text { DISABLE }} \text { pin }=+V_{s}$ $V_{\text {OUt }}=1 \mathrm{~V} \text { to } 4 \mathrm{~V}$ | 76 | $\begin{aligned} & 0.1 \\ & 2.5 \\ & -6.2 \\ & -0.2 \\ & 0.05 \\ & 2.4 \\ & 81 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & -13 \\ & -2 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{nA} /{ }^{\circ} \mathrm{C} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | Differential mode Common mode $\mathrm{V}_{\text {cm }}=2 \mathrm{~V} \text { to } 3 \mathrm{~V}$ | 88 | $\begin{aligned} & 4 \\ & 10 \\ & 2 \\ & 1.3 \text { to } 3.7 \\ & 105 \end{aligned}$ |  | $\mathrm{k} \Omega$ <br> $\mathrm{M} \Omega$ <br> pF <br> V <br> dB |
| $\overline{\text { DISABLE }}$ PIN <br> $\overline{\text { DISABLE }}$ Input Voltage <br> Turn-Off Time <br> Turn-On Time <br> Enable Pin Leakage Current <br> $\overline{\text { DISABLE Pin Leakage Current }}$ | Output disabled <br> $50 \%$ of $\overline{\text { DISABLE }}$ to $<10 \%$ of Final $V_{\text {out, }}$ $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}, \mathrm{G}=+2$ <br> $50 \%$ of $\overline{\text { DISABLE }}$ to $<10 \%$ of Final Vout, $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}, \mathrm{G}=+2 \\ & \overline{\mathrm{DISABLE}}=5 \mathrm{~V} \\ & \overline{\mathrm{DISABLE}}=0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & <2.4 \\ & 105 \\ & 61 \\ & 16 \\ & 33 \end{aligned}$ | 21 <br> 44 | V ns ns $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| OUTPUT CHARACTERISTICS <br> Overdrive Recovery Time (Rise/Fall) <br> Output Voltage Swing <br> Short-Circuit Current <br> Off Isolation | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=0 \text { to } 2.5 \mathrm{~V}, \mathrm{G}=+2 \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ <br> Sinking and Sourcing $\mathrm{f}=1 \mathrm{MHz}, \overline{\mathrm{DISABLE}}=\text { Low }$ | $\begin{aligned} & 1.5 \text { to } 3.5 \\ & 1.2 \text { to } 3.8 \end{aligned}$ | $\begin{aligned} & 50 / 70 \\ & 1.2 \text { to } 3.8 \\ & 1.2 \text { to } 3.8 \\ & 60 / 80 \\ & -61 \\ & \hline \end{aligned}$ |  | ns <br> V <br> V <br> mA <br> dB |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current (Disabled) <br> Positive Power Supply Rejection Ratio <br> Negative Power Supply Rejection Ratio | $\begin{aligned} & \overline{\mathrm{DISABLE}}=\text { Low } \\ & +\mathrm{V}_{\mathrm{s}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { (input referred) } \\ & +\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-0.5 \mathrm{~V} \text { to }+0.5 \mathrm{~V} \text { (input referred) } \end{aligned}$ | $\begin{aligned} & 84 \\ & 84 \end{aligned}$ | $\begin{aligned} & \pm 5 \\ & 14.5 \\ & 1.4 \\ & 89 \\ & 90 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 15.4 \\ & 1.7 \end{aligned}$ | V <br> mA <br> mA <br> dB <br> dB |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Power Dissipation | See Figure 4 |
| Differential Input Voltage | $\pm 1.8 \mathrm{~V}$ |
| Differential Input Current | $\pm 10 \mathrm{~mA}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 sec$)$ | $300^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the AD8099 package is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8099. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in silicon devices, potentially causing failure.
The still-air thermal properties of the package and $\operatorname{PCB}\left(\theta_{\mathrm{JA}}\right)$, the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the total power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ determine the junction temperature of the die. The junction temperature can be calculated as

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right)
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins $\left(\mathrm{V}_{\mathrm{s}}\right)$ times the quiescent current ( $\mathrm{I}_{\mathrm{s}}$ ). Assuming the load ( $\mathrm{R}_{\mathrm{L}}$ ) is referenced to midsupply, the total drive power is $\mathrm{V}_{\mathrm{s}} / 2 \times$ Iout, some of which is dissipated in the package and some in the load $\left(\mathrm{V}_{\text {out }} \times \mathrm{I}_{\text {out }}\right)$.
The difference between the total drive power and the load power is the drive power dissipated in the package.

$$
P_{D}=\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power })
$$

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{O U T}}{R_{L}}\right)-\frac{V_{O U T}^{2}}{R_{L}}
$$

RMS output voltages should be considered. If $R_{L}$ is referenced to $\mathrm{V}_{\mathrm{S}^{-}}$, as in single-supply operation, then the total drive power is $\mathrm{V}_{\mathrm{s}} \times$ Iour. If the rms signal levels are indeterminate, consider the worst case, when $V_{\text {out }}=V_{S} / 4$ for $R_{L}$ to midsupply:

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(V_{S} / 4\right)^{2}}{R_{L}}
$$

In single-supply operation with $R_{L}$ referenced to $V_{S^{-}}$, worst case is $V_{\text {out }}=V_{\mathrm{s}} / 2$.

Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$. Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduce the $\theta_{\text {JA }}$. Soldering the exposed paddle to the ground plane significantly reduces the overall thermal resistance of the package. Take care to minimize parasitic capacitances at the input leads of high speed op amps, as discussed in the PCB Layout section.

Figure 4 shows the maximum safe power dissipation in the package versus the ambient temperature for the exposed paddle (EPAD) SOIC-8 $\left(70^{\circ} \mathrm{C} / \mathrm{W}\right)$, and LFCSP $\left(70^{\circ} \mathrm{C} / \mathrm{W}\right)$, packages on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 4. Maximum Power Dissipation

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS

Default conditions: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ tied to ground unless otherwise noted. Refer to Figure 63 through Figure 66 for component values and gain configurations.


Figure 5. Small Signal Frequency Response for Various Gains (SOIC)


Figure 6. Small Signal Frequency Response for Various Load Resistors


Figure 7. Small Signal Frequency Response for Various Temperatures (SOIC)



Figure 8. Small Signal Frequency Response for Various Gains (LFCSP)


Figure 9. Small Signal Frequency Response for Various Supply Voltages


Figure 10. Small Signal Frequency Response for Various Temperatures (LFCSP)


Figure 11. Small Signal Frequency Response for Various Capacitive Loads


Figure 12. Large Signal Frequency Response for Various Gains (SOIC)


Figure 13. 0.1 dB Flatness (SOIC)


Figure 14. Open Loop Frequency Response


Figure 15. Large Signal Frequency Response for Various Gains (LFCSP)


Figure 16. 0.1 dB Flatness (LFCSP)


Figure 17. Large Signal Frequency Response for Various Load Resistances


Figure 18. Input Impedance vs. Frequency


Figure 19. Output Impedance vs. Frequency for Various Gains


Figure 20. Large Signal Frequency Response for Various Supply Voltages


Figure 21. Off Isolation vs. Frequency


Figure 22. Harmonic Distortion vs. Frequency


Figure 23. Harmonic Distortion vs. Frequency (SOIC)


Figure 24. Harmonic Distortion vs. Frequency (SOIC)


Figure 25. Harmonic Distortion vs. Frequency (SOIC)


Figure 26. Harmonic Distortion vs. Frequency (LFCSP)


Figure 27. Harmonic Distortion vs. Frequency (LFCSP)



Figure 29. Harmonic Distortion vs. Frequency and Supply Voltage (SOIC)


Figure 30. Harmonic Distortion vs. Output Amplitude (SOIC)


Figure 31. Harmonic Distortion vs. Output Amplitude (SOIC)


Figure 32. Harmonic Distortion vs. Frequency for Various Supplies (LFCSP


Figure 33. Harmonic Distortion vs. Output Amplitude (LFCSP)


Figure 34. Harmonic Distortion vs. Output Amplitude (LFCSP)


Figure 35. Small Signal Transient Response for Various Capacitive Loads (SOIC)


Figure 36. Small Signal Transient Response for Various Supply Voltages


Figure 37. Output Overdrive Recovery for Various Resistive Loads


Figure 38. Small Signal Transient Response for Various Capacitive Loads (LFCSP)


Figure 39. Small Signal Transient Response for Various Supply Voltages


Figure 40. Disable/Enable Switching Speed


Figure 41. Large Signal Transient Response vs. Supply Voltage (LFCSP)


Figure 42. Large Signal Transient Response vs. Supply Voltage (SOIC)


Figure 43. Large Signal Transient Response for Various Supply Voltages and Load Resistances (SOIC and LFCSP)


Figure 44. Short Term Settling Time (LFCSP)


Figure 45. Short Term Settling Time (SOIC)


Figure 46. Long Term Settling Time


Figure 47．Common－Mode Rejection vs．Frequency


Figure 48．Input Current Noise vs．Frequency $\overline{(D I S A B L E}=$ Open $)$


Figure 49．Input Voltage Noise vs．Frequency


Figure 50．Power Supply Rejection vs．Frequency


Figure 51．Input Current Noise vs．Frequency $\left.\overline{(\overline{D I S A B L E}}=+V_{s}\right)$


巽
高
高
Figure 52．Input Offset Voltage Distribution


Figure 53. Input Offset Voltage vs. Temperature


Figure 54. Input Bias Current vs. Temperature ( $\overline{D I S A B L E}$ Pin Floating)


Figure 56. Supply Current vs. Temperature


Figure 57. Input Bias Current vs. Temperature $\overline{(\overline{D I S A B L E}}$ Pin $\left.=+V_{s}\right)$


Figure 55. Output Saturation Voltage vs. Temperature

## THEORY OF OPERATION

The AD8099 is a voltage feedback op amp that employs a new highly linear low noise input stage. With this input stage, the AD8099 can achieve better than 90 dB distortion for a 2 V p-p, 10 MHz output signal with an input referred voltage noise of less than $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. This noise level and distortion performance has been previously achievable only with fully uncompensated amplifiers. The AD8099 achieves this level of performance for gains as low as +2 . This new input stage also triples the achievable slew rate for comparably compensated $1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ amplifiers.

The simplified AD8099 topology is shown in Figure 58. The amplifier is a single gain stage with a unity gain output buffer fabricated in the Analog Devices extra fast complimentary bipolar (XFCB) process. The AD8099 has 85 dB of open-loop gain and maintains precision specifications such as CMRR, PSRR, $\mathrm{V}_{\text {os }}$, and $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ to levels that are normally associated with topologies having two or more gain stages.


Figure 58. AD8099 Topology
The AD8099 can be externally compensated down to a gain of 2 through the use of an RC network. Above gains of 15 , no external compensation network is required. To realize the full gain bandwidth product of the AD8099, no PCB trace should be connected to or within close proximity of the external compensation pin for the lowest possible capacitance.
External compensation allows the user to optimize the closedloop response for minimal peaking while increasing the gain bandwidth product in higher gains, lowering distortion errors that are normally more prominent with internally compensated parts in higher gains. For a fixed gain bandwidth, wideband distortion products would normally increase by 6 dB going from a closed-loop gain of 2 to 4 . Increasing the gain bandwidth product of the AD8099 eliminates this effect with increasing closed-loop gain.
The AD8099 is available in both a SOIC and an LFCSP, each of which has a thermal pad for lower operating temperature. To help avoid this pad in board layout, both packages have an extra output pin on the opposite side of the package for ease in connecting a feedback network to the inputs. The secondary output pin also isolates the interaction of any capacitive load on the output and self-inductance of the package and bond wire from
the feedback loop. While using the secondary output for feedback, inductance in the primary output now helps to isolate capacitive loads from the output impedance of the amplifier. Since the SOIC has greater inductance in its output, the SOIC drives capacitive loads better than the LFCSP. Using the primary output for feedback with both packages results in the LFCSP driving capacitive load better than the SOIC.
The LFCSP and SOIC pinouts are identical, except for the rotation of all pins counterclockwise by one pin on the LFCSP. This isolates the inputs from the negative power supply pin, removing a mutually inductive coupling that is most prominent while driving heavy loads. For this reason, the LFCSP second harmonic, while driving a heavy load, is significantly better than that of the SOIC.

A three-state input pin is provided on the AD8099 for a high impedance power-down and an optional input bias current cancellation circuit. The high impedance output allows several AD8099 devices to drive the same ADC or output line time interleaved. Pulling the $\overline{\text { DISABLE }}$ pin low activates the high impedance state. See Table 5 for threshold levels. When the $\overline{\text { DISABLE }}$ pin is left floating, the AD8099 operates normally. With the DISABLE pin pulled within 0.7 V of the positive supply, an optional input bias current cancellation circuit is turned on, which lowers the input bias current to less than 200 nA . In this mode, the user can drive the AD8099 with a high dc source impedance and still maintain minimal output referred offset without having to use impedance matching techniques. In addition, the AD8099 can be ac-coupled while setting the bias point on the input with a high dc impedance network. The input bias current cancellation circuit doubles the input referred current noise, but this effect is minimal as long as wideband impedance is kept low (see Figure 48 and Figure 51).

A pair of internally connected diodes limits the differential voltage between the noninverting input and the inverting input of the AD8099. Each set of diodes has two series diodes, which are connected in anti-parallel. This limits the differential voltage between the inputs to approximately $\pm 1.8 \mathrm{~V}$. All of the AD8099 pins are ESD protected with voltage limiting diodes connected between both rails. The protection diodes can handle 5 mA of steady state current. Currents should be limited to 5 mA or less through the use of a series limiting resistor.

## APPLICATIONS INFORMATION

## USING THE AD8099

The AD8099 offers unrivaled noise and distortion performance in low signal gain configurations. In low gain configurations (less than 15), the AD8099 requires external compensation. The amount of gain and performance needed determines the compensation network.
Understanding the subtleties of the AD8099 gives the user insight on how to exact its peak performance. Use the component values and circuit configurations shown in the Applications Information section as starting points for designs. Specific circuit applications dictate the final configuration and value of the components.

## CIRCUIT COMPONENTS

The circuit components are referenced in Figure 59, the recommended noninverting circuit schematic for the AD8099. See Table 4 for typical component values and performance data.


Figure 59. Wideband Noninverting Gain Configuration (SOIC)
$\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$-The feedback resistor and the gain set resistor determine the noise gain of the amplifier; typical $\mathrm{R}_{\mathrm{F}}$ values range from $250 \Omega$ to $499 \Omega$.
$\mathrm{C}_{\mathrm{F}}-$ Creates a zero in the loop response to compensate the pole created by the input capacitance (including stray capacitance) and the feedback resistor, $\mathrm{R}_{\mathrm{F}} . \mathrm{C}_{\mathrm{F}}$ helps reduce high frequency peaking and ringing in the closed-loop response. The typical range is 0.5 pF to 1.5 pF for the evaluation circuits used here.
R1—This resistor terminates the input of the amplifier to the source resistance of the signal source, typically $50 \Omega$. (This is application specific and not always required.)

Rs-Many high speed amplifiers in low gain configurations require that the input stage be terminated into a nominal impedance to maintain stability. The value of $\mathrm{Rs}_{\mathrm{s}}$ should be kept to $50 \Omega$ or lower to maintain low noise performance. At higher gains, $\mathrm{R}_{\mathrm{s}}$ may be reduced or even eliminated. Typical range is $0 \Omega$ to $50 \Omega$.
$\mathrm{C}_{\mathrm{c}}$-The compensation capacitor decreases the open-loop gain at higher frequencies where the phase is degrading. By decreasing the open-loop gain here, the phase margin is increased and the amplifier is stabilized. Typical range is 0 pF to 5 pF . The value of $C_{C}$ is gain dependent.
$\mathrm{R}_{\mathrm{C}}$-The series lead inductance of the package and the compensation capacitance ( $\mathrm{C}_{\mathrm{c}}$ ) forms a series resonant circuit. $\mathrm{R}_{\mathrm{C}}$ dampens this resonance and prevents oscillations. The recommended value of $\mathrm{R}_{\mathrm{C}}$ is $50 \Omega$ for a closed-loop gain of 2 . This resistor introduces a zero in the open-loop response and must be kept low so that this zero occurs at a higher frequency. The purpose of the compensation network is to decrease the open-loop gain. If the resistance becomes too large, the gain is reduced to the resistor value, and not necessarily to $0 \Omega$, which is what a single capacitor would do over frequency. Typical value range is $0 \Omega$ to $50 \Omega$.
C 1 - To lower the impedance of $\mathrm{R}_{\mathrm{c}}, \mathrm{C} 1$ is placed in parallel with $\mathrm{R}_{\mathrm{c}}$. C 1 is not required, but greatly reduces peaking at low closed-loop gains. The typical value range is 0 pF to 2 pF .

C2 and C3-Bypass capacitors are connected between both supplies for optimum distortion and PSRR performance. These capacitors should be placed as close as possible to the supply pins of the amplifier. For C3 and C5, a 0508 case size should be used. The 0508 case size offers reduced inductance and better frequency response.
C4 and C2-Electrolytic bypass capacitors.

## RECOMMENDED VALUES

Table 4. Recommended Values and AD8099 Performance

| Gain | Package | Feedback Network Values |  |  |  | Compensation Network Values |  |  | $\begin{aligned} & -3 \mathrm{~dB} \text { SS } \\ & \text { Bandwidth } \\ & (\mathrm{MHz}) \\ & \hline \end{aligned}$ | Slew Rate (V/ $/ \mathrm{s}$ ) | Peaking (dB) | Output Noise (AD8099 Only) ( $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) | Total Output Noise Including Resistors ( $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | RF | RG | Rs | $\mathrm{C}_{\mathrm{F}}$ | Rc | $C_{c}$ | C1 |  |  |  |  |  |
| -1,2 | SOIC | 250 | 250 | 50 | 1.5 | 50 | 4 | 1.5 | 440/700 | 515 | 0.3/3.1 | 2.1 | 4 |
| 2 | LFCSP | 250 | 250 | 50 | 0.5 | 50 | 5 | 2 | 700 | 475 | 3.2 | 2.1 | 4 |
| -1 | LFCSP | 250 | 250 | 50 | 1.0 | 50 | 5 | 2 | 420 | 475 | 0.8 | 2.1 | 4 |
| 5 | LFCSP/SOIC | 499 | 124 | 20 | 0.5 | 50 | 1 | 0 | 510 | 735 | 1.4 | 4.9 | 8.6 |
| 10 | LFCSP/SOIC | 499 | 54 | 0 | 0 | 0 | 0.5 | 0 | 550 | 1350 | 0.8 | 9.6 | 13.3 |
| 20 | LFCSP/SOIC | 499 | 26 | 0 | 0 | 0 | 0 | 0 | 160 | 1450 | 0 | 19 | 23.3 |

## CIRCUIT CONFIGURATIONS

Figure 60 through Figure 66 show typical schematics for the AD8099 in various gain configurations. Table 4 data was collected using the schematics shown in Figure 60 through Figure 66. Resistor R1, as shown in Figure 60 through Figure 66, is the test equipment termination resistor. R1 is not required for normal operation, but is shown in the schematics for completeness.


Figure 60. Amplifier Configuration for SOIC Package, Gain =-1


Figure 61. Amplifier Configuration for SOIC Package, Gain $=+2$

## AD8099



Figure 64. Amplifier Configuration for LFCSP and SOIC Package, Gain $=+5$


Figure 65. Amplifier Configuration for LFCSP and SOIC Packages, Gain $=+10$

## PERFORMANCE vs. COMPONENT VALUES

The influence that each component has on the AD8099 frequency response can be seen in Figure 68 to Figure 73. In Figure 68 to Figure 73, all component values are held constant, except for the individual component shown, which is varied. For example, in the $\mathrm{R}_{\mathrm{s}}$ performance plot (Figure 69), all components are held constant except $\mathrm{R}_{\mathrm{s}}$, which is varied from $0 \Omega$ to $50 \Omega$. Figure 69 clearly indicates that $R_{s}$ has a major influence on the peaking and the bandwidth of the AD8099.


Figure 67. Complete Noninverting Amplifier Configuration for SOIC Package with Compensation Network


Figure 68. Frequency Response for Various Values of $R_{F}$ and $R_{G}$


Figure 69. Frequency Response for Various Values of Rs


Figure 70. Frequency Response for Various Values of Rc


Figure 71. Frequency Response for Various Values of $C_{F}$


Figure 72. Frequency Response for Various Values of C1


Figure 73. Frequency Response for Various Values of $C_{c}$

## TOTAL OUTPUT NOISE CALCULATIONS AND DESIGN

To analyze the noise performance of an amplifier circuit, the individual noise sources must be identified. A user must then determine if the source has a significant contribution to overall noise performance of the amplifier. To simplify the noise calculations, this data sheet works with noise spectral densities rather than actual voltages to leave bandwidth out of the expressions (noise spectral density, which is generally expressed in $n V / \sqrt{ } \mathrm{Hz}$, is equivalent to the noise in a 1 Hz bandwidth).

The noise model shown in Figure 74 has six individual noise sources: the Johnson noise of the three resistors, the op amp voltage noise, and the current noise in each input of the amplifier. Each noise source has its own contribution to the noise at the output. Noise is generally specified referred to input (RTI), but it is often simpler to calculate the noise referred to the output (RTO) and then divide by the noise gain to obtain the RTI noise.

All resistors have a Johnson noise of $\sqrt{(4 \mathrm{kBTR})}$, where k is Boltzmann's Constant $\left(1.38 \times 10^{-23} \mathrm{~J} / \mathrm{K}\right)$, T is the absolute temperature in Kelvin, B is the bandwidth in Hz , and R is the resistance in ohms. A simple relationship, which is easy to remember, is that a $50 \Omega$ resistor generates a Johnson noise of $1 \mathrm{nV} \sqrt{ } \mathrm{Hz}$ at $25^{\circ} \mathrm{C}$. The AD8099 amplifier has roughly the same equivalent noise as a $50 \Omega$ resistor.


Figure 74. Op Amp Noise Analysis Model
In applications where noise sensitivity is critical, care must be taken not to introduce other significant noise sources to the amplifier. Each resistor is a noise source. Attention to design, layout, and component selection is critical to maintain low noise performance. A summary of noise performance for the amplifier and associated resistors can be seen in Table 4.

## INPUT BIAS CURRENT AND DC OFFSET

In high noise gain configurations, the effects of output offset voltage can be significant, even with low input bias currents and input offset voltages. Figure 75 shows a comprehensive offset voltage model, which can be used to determine the referred to output (RTO) offset voltage of the amplifier or referred to input (RTI) offset voltage.


Figure 75. Op Amp Total Offset Voltage Model
For RTO calculations, the input offset voltage and the voltage generated by the bias current flowing through R3 are multiplied by the noise gain of the amplifier. The voltage generated by $\mathrm{I}_{\mathrm{B}}-$ through R2 is summed together with the previous offset voltages to arrive at a final output offset voltage. The offset voltage can also be referred to the input (RTI) by dividing the calculated output offset voltage by the noise gain.
As seen in Figure 75, if $\mathrm{I}_{\mathrm{B}+}$ and $\mathrm{I}_{\mathrm{B}-}$ are the same and R3 equals the parallel combination of R1 and R2, then the RTI offset voltage can be reduced to only Vos. This is a common method used to reduce output offset voltage. Keeping resistances low helps to minimize offset error voltage and keeps the voltage noise low.

## DISABLE PIN AND INPUT BIAS CANCELLATION

The AD8099 $\overline{\text { DISABLE }}$ pin performs three functions; enable, disable, and reduction of the input bias current. When the DISABLE pin is brought to within 0.7 V of the positive supply, the input bias current is reduced by an approximate factor of 60 . However, the input current noise doubles to $5.2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$. Table 5 outlines the $\overline{\text { DISABLE }}$ pin functionality.

Table 5. $\overline{\text { DISABLE }}$ Pin Truth Table

| Supply Voltage | $\mathbf{\pm 5} \mathbf{~ V}$ | $\mathbf{+ 5}$ V |
| :--- | :--- | :--- |
| Disable | -5 to +2.4 | 0 to 2.4 |
| Enable | Open | Open |
| Low Input Bias Current | 4.3 to 5 | 4.3 to 5 |

## AD8099



Figure 76. ADC Driver

## 16-BIT ADC DRIVER

Ultralow noise and distortion performance make the AD8099 an ideal ADC driver. Even though the AD8099 is not unity-gain stable, it can be configured to produce a net gain of +1 amplifier, as shown in Figure 76. This is achieved by combining a gain of +2 and a gain of -1 for a net gain of +1 . The input range of the ADC is 0 V to 2.5 V .
Table 6 shows the performance data of the AD8099 and the AD7667, a 1 MSPS 16-bit ADC.

Table 6. ADC Driver Performance, $\mathrm{f}_{\mathrm{C}}=20 \mathrm{kHz}$,
$V_{\text {out }}=2.24 \mathrm{~V}$ p-p

| Parameter | Measurement (dB) |
| :--- | :--- |
| Second Harmonic Distortion | -111.4 |
| Third Harmonic Distortion | -103.2 |
| THD | -101.4 |
| SFDR | 102.2 |
| SNR | 88.1 |

## CIRCUIT CONSIDERATIONS

Optimizing the performance of the AD8099 requires attention to detail in layout and signal routing of the board. Power supply bypassing, parasitic capacitance, and component selection all contribute to the overall performance of the amplifier. The AD8099 features an exposed paddle on the backs of both the LFCSP and SOIC packages. The exposed paddle provides a low thermal resistive path to the ground plane. For best performance, solder the exposed paddle to the ground plane.

## PCB Layout

The compensation network is determined by the amplifier gain requirements. For lower gains, the layout and component placement are more critical. For higher gains, there are fewer compensation components, which results in a less complex layout.

## Parasitics

The area surrounding the compensation pin is very sensitive to parasitic capacitance. To realize the full gain bandwidth product of the AD8099, there should be no trace connected to or within close proximity of the external compensation pin for the lowest possible capacitance. When compensation is required, the traces to the compensation pin, the negative supply, and the interconnect between components ( $\mathrm{C}_{\mathrm{c}}, \mathrm{C} 1$, and $\mathrm{R}_{\mathrm{C}}$ in Figure 59) should be made as wide as possible to minimize inductance.
All ground and power planes under the pins of the AD8099 should be cleared of copper to prevent parasitic capacitance between the input and output pins to ground. A single mounting pad on a SOIC footprint can add as much as 0.2 pF of capacitance to ground as a result of not clearing the ground or power plane under the AD8099 pins. Parasitic capacitance can cause peaking and instability, and should be minimized to ensure proper operation.
The new pinout of the AD8099 reduces the distance between the output and the inverting input of the amplifier. This helps to minimize the parasitic inductance and capacitance of the feedback path, which, in turn, reduces ringing and second harmonic distortion.

## Grounding

When possible, ground and power planes should be used. Ground and power planes reduce the resistance and inductance of the power supply feeds and ground returns. If multiple planes are
used, they should be stitched together with multiple vias. The returns for the input, output terminations, bypass capacitors, and $\mathrm{R}_{\mathrm{G}}$ should all be kept as close to the AD8099 as possible. Ground vias should be placed at the very end of the component mounting pad to provide a solid ground return. The output load ground and the bypass capacitor grounds should be returned to a common point on the ground plane to minimize parasitic inductance and improve distortion performance. The AD8099 packages feature an exposed paddle. For optimum performance, solder this paddle to ground. For more information on PCB layout and design considerations, refer to section 7-2 of the 2002 Analog Devices Op Amp Applications book.

## Power Supply Bypassing

The AD8099 power supply bypassing has been optimized for each gain configuration as shown in Figure 60 through Figure 66 in the Circuit Configurations section. The values shown should be used when possible. Bypassing is critical for stability, frequency response, distortion, and PSRR performance. The $0.1 \mu \mathrm{~F}$ capacitors shown in Figure 60 through Figure 66 should be as close to the supply pins of the AD8099 as possible and the electrolytic capacitors beside them.

## Component Selection

Smaller components less than 1206 SMT case size, offer smaller mounting pads, which have fewer parasitics and allow for a more compact layout. It is critical for optimum performance that high quality, tight tolerance (where critical), and low drift components be used. For example, tight tolerance and low drift is critical in the selection of the feedback capacitor used in Figure 60. The feedback compensation capacitor in Figure 60 is 1.5 pF . This capacitor should be specified with NPO material. NPO material typically has a $\pm 30 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ change over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. For a $100^{\circ} \mathrm{C}$ change, this results in a 4.5 fF change in capacitance, compared to an X7R material, which results in a 0.23 pF change, a $15 \%$ change from the nominal value. This can introduce excessive peaking, as shown in Figure 71.

## DESIGN TOOLS AND TECHNICAL SUPPORT

Analog Devices is committed to the design process by providing technical support and online design tools. Analog Devices offers technical support via evaluation boards, sample ICs, SPICE models, interactive evaluation tools, application notes, phone and email support-all available at www.analog.com.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
Figure 77. 8-Lead Standard Small Outline Package with Exposed Pad [SOIC_N_EP] Narrow Body (RD-8-1)
Dimensions shown in millimeters


Figure 78. 8-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-13)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{\prime}$ | Temperature Range | Package Description | Package Option | Branding | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD8099ARDZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N_EP | RD-8-1 |  | 98 |
| AD8099ARDZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N_EP | RD-8-1 |  | 2,500 |
| AD8099ARDZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead SOIC_N_EP | RD-8-1 |  | 1,000 |
| AD8099ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead LFCSP | CP-8-13 | HDB | 250 |
| AD8099ACPZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead LFCSP | CP-8-13 | HDB | 5,000 |
| AD8099ACPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead LFCSP | CP-8-13 | HDB | 1,500 |

${ }^{1} Z=$ RoHS Compliant Part.
$\square$
Data Sheet
NOTES

## NOTES

