## ADA4099-1/ADA4099-2

50 V, 8 MHz, 1.5 mA per Channel, Robust, Over-The-Top, Precision Op Amps

## FEATURES

- Ultrawide common-mode range: $-\mathrm{V}_{\mathrm{S}}-0.1 \mathrm{~V}$ to $-\mathrm{V}_{\mathrm{S}}+70 \mathrm{~V}$
- Wide power supply voltage range: $\left(\mathrm{V}_{\mathrm{SY}}\right)$ : +3.15 V to $+50 \mathrm{~V}( \pm 25$ V for PSRR)
- Low supply current: 1.5 mA per channel (typical)
- Low input offset voltage: $\pm 40 \mu \mathrm{~V}$ maximum
- Low input offset voltage drift: $\pm 0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
- Low voltage noise:
- 1/f noise corner: 6 Hz typical
- 150 nV p-p typical at 0.1 Hz to 10 Hz
- $7 \mathrm{nV} / \mathrm{WHz}$ typical at $100 \mathrm{~Hz}\left(\mathrm{e}_{\mathrm{n}}\right)$
- High speed
- GBP: 8 MHz typical
- Slew rate: $5.5 \mathrm{~V} / \mu \mathrm{s}$ typical at $\Delta \mathrm{V}_{\text {OUT }}=25 \mathrm{~V}$
- Low power shutdown: $20 \mu \mathrm{~A}$ maximum
- Low input bias current: $\pm 10$ nA maximum
- Large signal voltage gain: 120 dB minimum
- CMRR: 118 dB , minimum
- PSRR: 123 dB, minimum
- Input overdrive tolerant with no phase reversal
- $\pm 2 \mathrm{kV}$ HBM and $\pm 1.25 \mathrm{kV}$ FICDM
- Wide temperature range: $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ (H grade)


## APPLICATIONS

- Industrial sensor conditioning
- Supply current sensing
- Battery and power supply monitoring
- Front-end amplifiers in abusive environments
- 4 mA to 20 mA transmitters

TYPICAL APPLICATION CIRCUIT

Figure 1. 1 V/A Over-The-Top Current Sense Application (ADA4099-1 6-lead TSOT)


## GENERAL DESCRIPTION

The ADA4099-1 and ADA4099-2 are single/dual robust, precision, rail-to-rail input/output operational amplifiers (op amps) with inputs that operate from $-V_{S}$ to $+V_{S}$ and beyond, which is referred to in this data sheet as Over-The-Top ${ }^{\text {TM }}$. The devices feature offset voltages of $<40 \mu \mathrm{~V}$, input bias currents ( $\mathrm{I}_{\mathrm{B}}$ ) of $<10 \mathrm{nA}$, and can operate on single or split supplies that range from 3.15 V to 50 V . The ADA4099-1 and ADA4099-2 draws 1.5 mA of quiescent current per channel.
The ADA4099-1 and ADA4099-2 Over-The-Top input stages have robust input protection features for abusive environments. The inputs can tolerate up to 80 V of differential voltage without damage or degradation to dc accuracy. The operating input common-mode range extends from rail-to-rail and beyond, up to $70 \mathrm{~V}>-\mathrm{V}_{\mathrm{S}}$, independent of the $+V_{S}$ supply.

The ADA4099-1 and ADA4099-2 are unity-gain stable and can drive loads requiring up to 20 mA per channel. The device can also drive capacitive loads as large as 100 pF . The amplifiers are available with low power shutdown.

The ADA4099-1 is available in a standard, 6 -lead, thin small outline transistor (TSOT) package. The ADA4099-2 is available in an 8lead, standard small outline package (SOIC_N), 8-lead, mini small outline package (MSOP), and a 10-lead, lead frame chip scale package (LFCSP).


Figure 2. Output Error vs. Load Current

Rev. A

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Typical Application Circuit ..... 1
Specifications ..... 3
5 V Supply ..... 3
$\pm 15 \mathrm{~V}$ Supply ..... 5
Absolute Maximum Ratings ..... 8
Maximum Power Dissipation ..... 8
Thermal Resistance ..... 8
Electrostatic Discharge (ESD) Ratings .....  8
ESD Caution. ..... 9
Pin Configurations and Function Descriptions. ..... 10
Typical Performance Characteristics ..... 12
Theory of Operation. ..... 20
Input Protection. ..... 21
Over-The-Top Operation Considerations ..... 21
Output ..... 22
Shutdown Pins ..... 22
Applications Information ..... 24
Large Resistor Gain Operation ..... 24
Recommended Values for Various Gains ..... 24
Noise ..... 25
Distortion ..... 25
Power Dissipation and Thermal Shutdown ..... 26
Circuit Layout Considerations ..... 26
Power Supply Bypassing ..... 26
Grounding ..... 26
ESD Protection when Powered ..... 27
Related Products ..... 27
Typical Applications ..... 28
Outline Dimensions ..... 30
Ordering Guide ..... 34
Evaluation Boards ..... 34
REVISION HISTORY
1/2022—Rev. 0 to Rev. A
Added ADA4099-2. ..... 1
Change to Data Sheet Title ..... 1
Changes to Features Section. ..... 1
Changes to General Description Section ..... 1
Changes to 5 V Supply Section and Table 1 ..... 3
Changes to $\pm 15 \mathrm{~V}$ Supply Section and Table 2 ..... 5
Changes to Table 3 ..... 8
Changes to Table 4 ..... 8
Change to Table 6 Title ..... 10
Added Figure 5, Figure 6, Table 7, and Table 8; Renumbered Sequentially ..... 10
Added Figure 50 ..... 19
Changes to Shutdown Pins Section and Title. ..... 22
Changes to Power Supply Bypassing ..... 26
Changes to Table 10 ..... 27
Added Figure 76, Figure 77, and Figure 78 ..... 30
Changes to Ordering Guide ..... 34
1/2021—Revision 0: Initial Version

## SPECIFICATIONS

## 5 V SUPPLY

Common-mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)=2.5 \mathrm{~V}$, SHDN pin (ADA4099-1) and SHDNx pins (ADA4099-2 10-lead LFCSP) are open, load resistance $\left(\mathrm{R}_{\mathrm{L}}\right)=$ $499 \mathrm{k} \Omega$ to midsupply, ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 1.


## SPECIFICATIONS

Table 1.

| Parameter | Test Conditions/Comments |  | B Gra |  |  | H Grad |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| 0.1\% Settling Time <br> Total Harmonic Distortion Plus Noise $(\mathrm{THD}+\mathrm{N})$ <br> Channel Separation | $\begin{aligned} & \Delta V_{\text {OUT }}= \pm 2 \mathrm{~V} \\ & \mathrm{f}=10 \mathrm{kHz}, V_{\text {OUT }}=2 \mathrm{~V} \mathrm{p-p,}, R_{\mathrm{L}}=10 \mathrm{k} \Omega, \\ & \text { bandwidth }=80 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz}, R_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 0.001 \\ & \\ & 115 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 0.001 \\ & \\ & 115 \end{aligned}$ |  | $\mu$ <br> \% <br> dB |
| INPUT CHARACTERISTICS Input Resistance <br> Over-The-Top <br> Input Capacitance | Differential mode <br> Common mode <br> Differential mode, $\mathrm{V}_{\mathrm{CM}}>5 \mathrm{~V}$ <br> Common mode, $\mathrm{V}_{\mathrm{CM}}>5 \mathrm{~V}$ <br> Differential mode <br> Common mode |  | $\begin{aligned} & 100 \\ & >1 \\ & 600 \\ & >100 \\ & 9 \\ & 3 \end{aligned}$ |  |  | $\begin{aligned} & 100 \\ & >1 \\ & 600 \\ & >100 \\ & 9 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{G} \Omega \\ & \Omega \\ & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| SHDN AND SHDNx PINS Input Logic Low Input Logic High Response Time Pull-Down Current | Amplifier active, SHDN and SHDNx voltage $\left(\mathrm{V}_{\text {SHDN }}\right)<-\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}$ $<T_{A}<T_{\text {MAX }}$ <br> Amplifier shutdown, $\mathrm{V}_{\text {SHDN }}>$ $-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}}$ <br> Amplifier active to shutdown <br> Amplifier shutdown to active $\begin{aligned} & \mathrm{V}_{\text {SHDN }}=-\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~V}_{\text {SHDN }}=-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $-V_{S}+1.5$ | $\begin{aligned} & 2.5 \\ & 10 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $-V_{S}+0.5$ <br> 3 $2.5$ | $-V_{S}+1.5$ | $\begin{aligned} & 2.5 \\ & 10 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $-V_{S}+0.5$ <br> 3 $2.5$ | V <br> V <br> US <br> US <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| OUTPUT CHARACTERISTICS Output Voltage Swing Low Output Voltage Swing High Short-Circuit Current Output Pin Leakage During Shutdown | ```Overdrive voltage \(\left(V_{O D}{ }^{4}\right)=30 \mathrm{mV}\), no load \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\) \(V_{O D}=30 \mathrm{mV}\), sink current, \(\left(l_{\text {SINK }}\right)=\) 10 mA \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\) \(V_{O D}=30 \mathrm{mV}\), no load \(\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}\) \(V_{O D}=30 \mathrm{mV}\), source current, \(\left(I_{\text {SOURCE }}\right)=10 \mathrm{~mA}\) \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\) I SOURCE \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\) \(I_{\text {SINK }}\) \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\) \(V_{S H D N}=-V_{S}+1.5 \mathrm{~V}\) \(T_{\text {MIN }}<T_{A}<T_{\text {MAX }}\)``` | $\begin{aligned} & 20 \\ & 15 \\ & 40 \\ & 20 \end{aligned}$ | 45 <br> 260 <br> 45 <br> 900 <br> 30 <br> 50 <br> $\pm 0.01$ | 60 <br> 105 <br> 325 <br> 435 <br> 55 <br> 110 <br> 1100 <br> 1500 $\begin{aligned} & \pm 100 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & 20 \\ & 15 \\ & 40 \\ & 20 \end{aligned}$ | 45 <br> 260 <br> 45 <br> 900 <br> 30 <br> 50 <br> $\pm 0.01$ | 60 <br> 120 <br> 325 <br> 450 <br> 55 <br> 140 <br> 1100 <br> 1650 $\begin{aligned} & \pm 100 \\ & \pm 10 \end{aligned}$ | $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ $m A$ $m A$ $m A$ $m A$ $m A$ $\mu A$ |
| POWER SUPPLY <br> Maximum Operating Voltage ${ }^{5}$ Voltage Range <br> Supply Current/Channel | Guaranteed by power supply rejection ratio (PSRR) <br> Amplifier active <br> $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ <br> Amplifier shutdown $V_{S H D N}=-V_{S}+1.5$ <br> V <br> $T_{\text {MIN }}<T_{A}<T_{\text {MAX }}$ | 3.15 | 1.5 <br> 12 | $\begin{aligned} & 50 \\ & 50 \\ & \\ & 1.6 \\ & 2.2 \\ & 20 \\ & 22.5 \end{aligned}$ | 3.15 | 1.5 $12$ | $\begin{aligned} & 50 \\ & 50 \\ & \\ & 1.6 \\ & 2.35 \\ & 20 \\ & 22.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |

## SPECIFICATIONS

Table 1.

| Parameter | Test Conditions/Comments | B Grade |  |  |  | H Grade |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{SY}}=3.15 \mathrm{~V} \text { to } \pm 25 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | $\begin{aligned} & 123 \\ & 119 \end{aligned}$ | 136 |  | $\begin{aligned} & 123 \\ & 120 \end{aligned}$ | 136 |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| THERMAL SHUTDOWN ${ }^{6}$ <br> Temperature <br> Hysteresis <br> Operating Temperature | Junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ <br> Ambient temperature $\left(T_{A}\right)$ | -40 | $\begin{aligned} & 175 \\ & 20 \end{aligned}$ | +125 | -55 | $\begin{aligned} & 175 \\ & 20 \end{aligned}$ | +150 | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

1 Thermoelectric voltages present in the high speed production test limit the measurement accuracy of this parameter. The limits shown in Table 1 are determined by test capability and are not necessarily indicative of actual device performance.
2 Offset voltage drift is guaranteed through lab characterization and is not production tested.
3 Test accuracy is limited by high speed production test equipment repeatability. Bench measurements indicate that the input offset current in Over-The-Top configuration is typically controlled to under 250 nA at $+25^{\circ} \mathrm{C}$ and 1000 nA over the $-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+150^{\circ} \mathrm{C}$ temperature range.
${ }^{4} V_{\text {OD }}$ is +30 mV for $\mathrm{V}_{\text {OUT }}$ high and -30 mV for $\mathrm{V}_{\text {OUT }}$ low.
${ }^{5}$ Maximum operating voltage is limited by the time-dependent dielectric breakdown (TDDB) of on-chip capacitor oxides. The amplifier tolerates temporary transient overshoot up to the specified absolute maximum rating, but the dc supply voltage must be limited to the maximum operating voltage.
6 Thermal shutdown is lab characterized only and is not tested in production.

## $\pm 15$ V SUPPLY

$V_{C M}=0 \mathrm{~V}$, SHDN pin (ADA4099-1) and SHDNx pins (ADA4099-2 10-lead LFCSP) are open, $R_{L}=499 \mathrm{k} \Omega$ to ground, and $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 2.

| Parameter | Test Conditions/Comments | B Grade |  |  |  | H Grade |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DC PERFORMANCE |  |  |  |  |  |  |  |  |
| Input Offset Voltage (V $\left.\mathrm{V}_{\text {S }}\right)^{1}$ |  |  | $\pm 12$ | $\pm 40$ |  | $\pm 12$ | $\pm 40$ | $\mu \mathrm{V}$ |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 95$ |  |  | $\pm 90$ | $\mu \mathrm{V}$ |
|  | $V_{S Y}= \pm 25 \mathrm{~V}$ |  | $\pm 15$ | $\pm 40$ |  | $\pm 15$ | $\pm 40$ | $\mu \mathrm{V}$ |
|  | $T_{\text {MIN }}<T_{A}<T_{\text {MAX }}$ |  |  | $\pm 105$ |  |  | $\pm 90$ | $\mu \mathrm{V}$ |
| Input Offset Voltage Drift ${ }^{2}$ | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  | $\pm 0.1$ | $\pm 0.4$ |  | $\pm 0.1$ | $\pm 0.9$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 4$ | $\pm 10$ |  | $\pm 4$ | $\pm 10$ | nA |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 25$ |  |  | $\pm 60$ | nA |
|  | $V_{S Y}= \pm 25 \mathrm{~V}$ |  | $\pm 4$ | $\pm 10$ |  | $\pm 4$ | $\pm 10$ | nA |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 35$ |  |  | $\pm 100$ | nA |
| Input Offset Current |  |  | $\pm 2$ | $\pm 5$ |  | $\pm 2$ | $\pm 5$ | nA |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 15$ |  |  | $\pm 30$ | nA |
|  | $V_{S Y}= \pm 25 \mathrm{~V}$ |  | $\pm 4$ | $\pm 5$ |  | $\pm 4$ | $\pm 5$ | nA |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\text {A }}<\mathrm{T}_{\text {MAX }}$ |  |  | $\pm 20$ |  |  | $\pm 35$ | nA |
| CMRR | $V_{C M}=-14.75 \mathrm{~V}$ to +13.25 V | 118 | 130 |  | 118 | 130 |  | dB |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ | 112 |  |  | 114 |  |  | dB |
|  | $V_{C M}=-15.1 \mathrm{~V}$ to +13.25 V | 115 | 126 |  | 115 | 126 |  | dB |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ |  |  |  |  |  |  | dB |
|  | $V_{C M}=-15.1 \mathrm{~V}$ to +55 V | 117 | 126 |  | 117 | 126 |  | dB |
|  | $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\text {A }}<\mathrm{T}_{\text {MAX }}$ | 110 |  |  | 107 |  |  | dB |
| Common-Mode Input Range | Guaranteed by CMRR tests | -15.1 |  | +55 | -15.1 |  | +55 | V |

## SPECIFICATIONS

Table 2.

| Parameter | Test Conditions/Comments | B Grade |  |  | H Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{A}_{\text {OL }}$ | $\begin{aligned} & \Delta V_{\text {OUT }}=25 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \\ & \Delta \mathrm{V}_{\text {OUT }}=25 \mathrm{~V}, R_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \end{aligned}$ | $\begin{aligned} & 134 \\ & 120 \\ & 120 \\ & 114 \end{aligned}$ | $\begin{aligned} & 154 \\ & 134 \end{aligned}$ |  | $\begin{aligned} & 134 \\ & 116 \\ & 120 \\ & 110 \end{aligned}$ | $\begin{aligned} & 154 \\ & 134 \end{aligned}$ |  | $\begin{aligned} & \hline \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| NOISE PERFORMANCE <br> Input Voltage Noise <br> Over-The-Top Input Current Noise Over-The-Top | f= 0.1 Hz to 10 Hz <br> 1/f noise corner $\begin{aligned} & f=100 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz}, V_{C M}>+V_{S} \\ & f=100 \mathrm{~Hz} \\ & f=100 \mathrm{~Hz}, V_{C M}>+V_{S} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 6 \\ & 7 \\ & 8 \\ & 0.5 \\ & 5 \end{aligned}$ |  |  | 150 6 7 8 0.5 5 |  | nV p-p Hz $\mathrm{nV} / \mathrm{NHz}$ $\mathrm{nV} / \mathrm{NHz}$ $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ $\mathrm{pA} / \mathrm{Hz}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> GBP <br> Phase Margin <br> 1\% Settling Time <br> 0.1\% Settling Time $T H D+N$ <br> Channel Separation | $\begin{aligned} & \Delta \mathrm{V}_{\text {OUT }}=25 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \\ & \mathrm{f}_{\text {TEST }}=25 \mathrm{kHz} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \\ & \\ & \Delta \mathrm{V}_{\text {OUT }}= \pm 2 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\text {OUT }}= \pm 2 \mathrm{~V} \\ & \mathrm{f}=10 \mathrm{kHz}, \mathrm{~V}_{\text {OUT }}=5.6 \mathrm{~V} \mathrm{p-p,} \mathrm{R}_{\mathrm{L}}= \\ & 10 \mathrm{k} \Omega, \text { bandwidth }=80 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ | $\begin{array}{\|l} 3.5 \\ 2.0 \\ 7.5 \\ 6.75 \end{array}$ | 5.5 <br> 8 <br> 57 <br> 1.15 <br> 1.5 <br> 0.001 <br> 115 |  | $\begin{aligned} & 3.5 \\ & 2.0 \\ & 7.5 \\ & 6.5 \end{aligned}$ | 5.5 <br> 8 <br> 57 <br> 1.15 <br> 1.5 <br> 0.001 <br> 115 |  | V/ $/ \mathrm{s}$ <br> V/us <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> \% <br> dB |
| INPUT CHARACTERISTICS Input Resistance Input Capacitance | Differential mode <br> Common mode <br> Differential mode <br> Common mode |  | $\begin{aligned} & 100 \\ & >1 \\ & 9 \\ & 3 \end{aligned}$ |  |  | $\begin{aligned} & 100 \\ & >1 \\ & 9 \\ & 3 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{G} \Omega \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| SHDN AND SHDNx PINS <br> Input Logic Low <br> Input Logic High <br> Response Time <br> Pull-Down Current | Amplifier active, $\mathrm{V}_{\text {SHDN }}<-\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}$ <br> Amplifier shutdown, $\mathrm{V}_{\text {SHDN }}>-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}$ <br> Amplifier active to shutdown <br> Amplifier shutdown to active $\mathrm{V}_{\mathrm{SHDN}}=-\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}}$ $V_{S H D N}=-V_{S}+1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{MIN}}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\mathrm{MAX}}$ | $-V_{S}+1.5$ | $\begin{aligned} & 2.5 \\ & 10 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $-V_{S}+0.5$ <br> 3 <br> 2.5 | $-V_{S}+1.5$ | $\begin{aligned} & 2.5 \\ & 10 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $-V_{S}+0.5$ <br> 3 <br> 2.5 | V V $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Low <br> Output Voltage Swing High | $\begin{aligned} & V_{O D}{ }^{3}=30 \mathrm{mV}, \text { no load } \\ & T_{\text {MIN }}<T_{A}<T_{\text {MAX }} \\ & V_{O D}=30 \mathrm{mV}, I_{\text {SINK }}=10 \mathrm{~mA} \\ & T_{\text {MIN }}<\mathrm{T}_{A}<T_{\text {MAX }} \\ & V_{O D}=30 \mathrm{mV}, \text { no load } \\ & T_{\text {MIN }}<\mathrm{T}_{A}<\mathrm{T}_{\text {MAX }} \\ & \mathrm{V}_{O D}=30 \mathrm{mV}, I_{\text {SOURCE }}=10 \mathrm{~mA} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{A}<\mathrm{T}_{\text {MAX }} \end{aligned}$ |  | 45 <br> 260 <br> 45 <br> 900 | 60 <br> 115 <br> 325 <br> 435 <br> 55 <br> 140 <br> 1100 <br> 1500 |  | 45 <br> 260 <br> 45 <br> 900 | $\begin{aligned} & 60 \\ & 125 \\ & 325 \\ & 450 \\ & 55 \\ & 165 \\ & 1100 \\ & 1650 \end{aligned}$ | mV <br> mV <br> mV <br> mV <br> mV <br> mV <br> mV <br> mV |

## SPECIFICATIONS

Table 2.

| Parameter | Test Conditions/Comments | B Grade |  |  |  | H Grade |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Short-Circuit Current | $I_{\text {SOURCE }}$ <br> $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{I}_{\text {SINK }}$ <br> $\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 25 \\ & 20 \\ & 40 \\ & 20 \end{aligned}$ | 34 <br> 50 |  | $\begin{aligned} & 25 \\ & 20 \\ & 40 \\ & 20 \end{aligned}$ | 34 $50$ |  | mA <br> mA <br> mA <br> mA |
| POWER SUPPLY <br> Maximum Operating Voltage ${ }^{4}$ Voltage Range Supply Current/Channel PSRR | Guaranteed by PSRR <br> Amplifier active $\begin{aligned} & \mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \\ & \mathrm{V}_{\text {SY }}= \pm 25 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \end{aligned}$ <br> Amplifier shutdown, $\mathrm{V}_{\text {SHDN }}=-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}$ $\begin{aligned} & \mathrm{T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \\ & \mathrm{V}_{\text {SY }}=3.15 \mathrm{~V} \text { to } 50 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }}<\mathrm{T}_{\mathrm{A}}<\mathrm{T}_{\text {MAX }} \end{aligned}$ | $3.15$ | 1.65 <br> 1.75 <br> 17 <br> 136 | $\begin{aligned} & 50 \\ & 50 \\ & 1.8 \\ & 2.45 \\ & 2 \\ & 2.7 \\ & 24 \\ & 27 \end{aligned}$ | $3.15$ <br> 123 <br> 120 | 1.65 <br> 1.75 <br> 17 <br> 136 | $\begin{aligned} & 50 \\ & 50 \\ & 1.8 \\ & 2.6 \\ & 2 \\ & 2.85 \\ & 24 \\ & 27 \end{aligned}$ | V <br> V <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| THERMAL SHUTDOWN ${ }^{5}$ <br> Temperature <br> Hysteresis <br> Operating Temperature | $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{A}} \end{aligned}$ | -40 | $\begin{aligned} & 175 \\ & 20 \end{aligned}$ | +125 | -55 | $\begin{aligned} & 175 \\ & 20 \end{aligned}$ | +150 | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

1 Thermoelectric voltages present in the high speed production test limit the measurement accuracy of this parameter. The limits shown in Table 2 are determined by test capability and are not necessarily indicative of actual device performance.
${ }^{2}$ Offset voltage drift is guaranteed through lab characterization and is not production tested.
${ }^{3} V_{\text {OD }}$ is +30 mV for $\mathrm{V}_{\text {OUT }}$ high and -30 mV for $\mathrm{V}_{\text {OUT }}$ low.
${ }^{4}$ Maximum operating voltage is limited by the TDDB of on-chip capacitor oxides. The amplifier tolerates temporary transient overshoot up to the specified absolute maximum rating and the dc supply voltage must be limited to the maximum operating voltage.
5 Thermal shutdown is lab characterized only and is not tested in production.

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltage ${ }^{1}$ <br> Transient <br> Continuous <br> Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) <br> Differential Input Voltage <br> $\pm I N$ Pin Voltage <br> Continuous <br> Survival <br> $\pm$ IN Pin Current <br> SHDN and SHDNx Voltage ${ }^{2}$ <br> Storage Temperature Range <br> Operating Temperature Range <br> Lead Temperature (Soldering, 10 sec ) Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | 60 V <br> 50 V <br> See Figure 3 <br> $\pm 80 \mathrm{~V}$ $\begin{aligned} & -5 \mathrm{~V} \text { to }+80 \mathrm{~V} \\ & -10 \mathrm{~V} \text { to }+80 \mathrm{~V} \\ & 20 \mathrm{~mA} \\ & -0.3 \mathrm{~V} \text { to }+60 \mathrm{~V} \\ & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ & -55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ & 300^{\circ} \mathrm{C} \\ & 175^{\circ} \mathrm{C} \end{aligned}$ |
| 1 Maximum supply voltage is limited by the TDDB of on-chip capacitor oxides. The amplifiers tolerate temporary transient overshoot up to the specified transient maximum rating. The continuous operating supply voltage must be limited to no more than 50 V . |  |
| 2 SHDN is Pin 5 on the ADA4099-1. S and Pin 6, respectively) on the ADA | N1 and SHDN2 (Pin 5 S). |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Junction temperatures ( $\mathrm{T}_{\mathrm{J}}$ ) exceeding $125^{\circ} \mathrm{C}$ promote accelerated aging. The ADA4099-1 and ADA4099-2 demonstrates $\pm 25 \mathrm{~V}$ supply operation beyond 1400 hours at $\mathrm{T}_{\mathrm{A}}=140^{\circ} \mathrm{C}$.

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ on the device is limited by the associated rise in either case temperature ( $T_{C}$ ) or $T_{J}$ on the die. At approximately $\mathrm{T}_{\mathrm{C}}=150^{\circ} \mathrm{C}$, which is the glass transition temperature, the properties of the plastic changes. Exceeding this temperature limit, even temporarily, may change the stresses that the package exerts on the die, which permanently shifts the parametric performance of the ADA4099-1 and ADA4099-2. Exceeding $T_{j}=175^{\circ} \mathrm{C}$ for an extended period may result in changes in the silicon devices and may cause failure of the device.
The $P_{D}$ on the package is the sum of the quiescent power dissipation and the power dissipated in the package due to the output load drive. The quiescent power is expressed in the following equation:

$$
V_{S Y} \times I_{S Y}
$$

where $I_{S Y}$ is the quiescent current.

The $P_{D}$ due to the load drive depends on the application. The $P_{D}$ due to load drive is calculated by multiplying the load current by the associated voltage drop across the device. RMS voltages and currents must be used in these calculations.

Airflow increases heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$. Additional metal that is directly in contact with the package leads from metal traces through vias, ground, and power planes reduces $\theta_{\mathrm{JA}}$.
Figure 3 shows the maximum $P_{D}$ vs. $T_{A}$ for the single and dual 6 -lead TSOT packages on a JEDEC standard, 4-layer board, with $-V_{S}$ connected to a pad that is thermally connected to a printed circuit board (PCB) plane. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Ambient Temperature

## THERMAL RESISTANCE

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance.
Table 4. Thermal Resistance

| Package Type | $\theta_{\text {JA }}$ | Unit |
| :--- | :--- | :--- |
| UJ-6 | 192 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| R-8 | 120 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| RM-8 | 163 | ${ }^{\circ} \mathrm{C} / W$ |
| 05-08-1699 | 43 | ${ }^{\circ} \mathrm{C} / W$ |

## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.
Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.
Field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

## ABSOLUTE MAXIMUM RATINGS

ESD Ratings for ADA4099-1 and ADA4099-2
Table 5. ADA4099-1 6-Lead TSOT, ADA4099-2 8-Lead SOIC_N, ADA4099-2 8-Lead MSOP, ADA4099-2 10-Lead LFCSP

| ESD Model | Withstand Threshold (kV) | Class |
| :--- | :--- | :--- |
| HBM | $\pm 2$ | 2 |
| FICDM | $\pm 1.25$ | 3 |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration for ADA4099-1 6-Lead TSOT

Table 6. Pin Function Descriptions for ADA4099-1 6-Lead TSOT

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $V_{\text {OUT }}$ | Amplifier Output. |
| 2 | $-V_{S}$ | Negative Power Supply. In single-supply applications, this pin is normally soldered to a low impedance ground plane. In split supply applications, bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. |
| 3 | +IN | Noninverting Input of the Amplifier. |
| 4 | -IN | Inverting Input of the Amplifier. |
| 5 | SHDN | Op Amp Shutdown. The threshold for shutdown is approximately 1 V above the negative supply. If this pin is not connected or hard tied to $-\mathrm{V}_{\mathrm{S}}$, the amplifier is active. If asserted high ( $\mathrm{V}_{\text {SHDN }}>-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}$ ), the amplifier is placed in a shutdown state, and the output of the amplifier goes to a high impedance state. If this pin is left unconnected, it is recommended to connect a small capacitor of 1 nF between SHDN and $-\mathrm{V}_{\mathrm{S}}$ to prevent signals from -IN from capacitively coupling to the SHDN pin. |
| 6 | +V | Positive Power Supply. Bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. |



Figure 5. Pin Configuration for ADA4099-2 8-Lead SOIC_N and 8-Lead MSOP
Table 7. Pin Function Descriptions for ADA4099-2 8-Lead SOIC_N and 8-Lead MSOP

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | Vout1 | Amplifier Output, Channel 1. |
| 2 | -IN1 | Inverting Input of the Amplifier, Channel 1. |
| 3 | +IN1 | Noninverting Input of the Amplifier, Channel 1. |
| 4 | $-V_{S}$ | Negative Power Supply. In single-supply applications, this pin is normally soldered to a low impedance ground plane. In split supply applications, bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. |
| 5 | +IN2 | Inverting Input of the Amplifier, Channel 2. |
| 6 | -IN2 | Noninverting Input of the Amplifier, Channel 2. |
| 7 | $\mathrm{V}_{\text {OUT2 }}$ | Amplifier Output, Channel 2. |
| 8 | $+V_{S}$ | Positive Power Supply. Bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Table 8. Pin Function Descriptions for ADA4099-2 10-Lead LFCSP

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $V_{\text {OUT1 }}$ | Amplifier Output, Channel 1. |
| 2 | -IN1 | Inverting Input of the Amplifier, Channel 1. |
| 3 | +IN1 | Noninverting Input of the Amplifier, Channel 1. |
| 4 | $-V_{S}$ | Negative Power Supply. In single-supply applications, this pin is normally soldered to a low impedance ground plane. In split supply applications, bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. |
| 5 | SHDN1 | Op Amp Shutdown, Channel 1. The threshold for shutdown is approximately 1 V above the negative supply. If this pin is not connected or hard tied to $-\mathrm{V}_{S}$, the amplifier is active. If asserted high ( $\mathrm{V}_{\text {SHDN }}>-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}$ ), the amplifier is placed in a shutdown state, and the output of the amplifier goes to a high impedance state. If this pin is left unconnected, it is recommended to connect a small capacitor of 1 nF between SHDN1 and $-\mathrm{V}_{\mathrm{S}}$ to prevent signals from -IN from capacitively coupling to the SHDN1 pin. |
| 6 | SHDN2 | Op Amp Shutdown, Channel 2. The threshold for shutdown is approximately 1 V above the negative supply. If this pin is not connected or hard tied to $-\mathrm{V}_{\mathrm{S}}$, the amplifier is active. If asserted high ( $\mathrm{V}_{\text {SHDN }}>-\mathrm{V}_{\mathrm{S}}+1.5 \mathrm{~V}$ ), the amplifier is placed in a shutdown state, and the output of the amplifier goes to a high impedance state. If this pin is left unconnected, it is recommended to connect a small capacitor of 1 nF between SHDN2 and $-\mathrm{V}_{\mathrm{S}}$ to prevent signals from -IN from capacitively coupling to the SHDN2 pin. |
| 7 | +IN2 | Inverting Input of the Amplifier, Channel 2. |
| 8 | -IN2 | Noninverting Input of the Amplifier, Channel 2. |
| 9 | $\mathrm{V}_{\text {OUT2 }}$ | Amplifier Output, Channel 2. |
| 10 | +V ${ }_{\text {S }}$ | Positive Power Supply. Bypass this pin with a capacitance of at least $0.1 \mu \mathrm{~F}$ to a low impedance ground plane, as close to the pin as possible. Exposed Pad. Connect the exposed pad to $-V_{\mathrm{s}}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Supply Current vs. Supply Voltage


Figure 8. Supply Current vs. Temperature Across Various Supply Voltages


Figure 9. Supply Current vs. $V_{\text {SHDN }}$ with Respect to $-V_{S}$


Figure 10. Shutdown Supply Current vs. Supply Voltage


Figure 11. Typical Distribution of Input Offset Voltage, $V_{S Y}=5 \mathrm{~V}$


Figure 12. Typical Distribution of Input Offset Voltage with $V_{S Y}= \pm 15 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 13. Typical Distribution of Input Offset Voltage with $V_{S Y}= \pm 25 \mathrm{~V}$


Figure 14. Offset Voltage vs. Temperature with $V_{S Y}=5 \mathrm{~V}$


Figure 15. Offset Voltage vs. Temperature with $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 16. Offset Voltage vs. Temperature with $V_{S Y}= \pm 25 \mathrm{~V}$


Figure 17. Midsupply Input Bias Current vs. Temperature with $V_{S Y}=5 \mathrm{~V}$


Figure 18. Midsupply Input Bias Current vs. Temperature with $\mathrm{V}_{S Y}= \pm 15 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 19. Offset Voltage vs. Temperature with $V_{C M}=6 \mathrm{~V}$, Over-The-Top


Figure 20. Offset Voltage vs. Temperature with $V_{C M}=70 \mathrm{~V}$


Figure 21. Over-The-Top Input Bias Current vs. Temperature with $V_{C M}=6 \mathrm{~V}$


Figure 22. Input Bias Current vs. Temperature with $V_{S Y}=5 \mathrm{~V}$, Over-The-Top


Figure 23. Midsupply Input Bias Current vs. Temperature Across Various Supply Voltages


Figure 24. Offset Voltage vs. Temperature Across Various Supply Voltages

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 25. Offset Voltage vs. Input Common-Mode Voltage over the Input Common-Mode Range


Figure 26. Offset Voltage vs. Input Common-Mode Voltage from Normal Operation to Over-The-Top Operation


Figure 27. Input Bias Current vs. Input Common-Mode Voltage from Normal Operation to Over-The-Top Operation


Figure 28. Offset Voltage vs. Input Common-Mode Voltage for Ground Sensing Applications


Figure 29. Input Bias Current vs. Input Common-Mode Voltage for Ground Sensing Applications


Figure 30. Input Bias Current vs. Input Common-Mode Voltage

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 31. Supply Current vs. Minimum Supply Voltage


Figure 32. Offset Voltage vs. Minimum Supply Voltage


Figure 33. Offset Voltage vs. Supply Voltage


Figure 34. $\Delta$ Offset Voltage vs. Output Voltage (Vout)


Figure 35. $\Delta$ Offset Voltage vs. Vout ( $2 \mathrm{k} \Omega$ Load)


Figure 36. SHDN Pin Current vs. $V_{\text {SHDN }}$ with Respect to $-V_{S}$ over Various Temperatures

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 37. Output Voltage Low ( $V_{O L}$ ) and Output Voltage High $\left(V_{O H}\right)$ vs. Temperature


Figure 38. Gain Bandwidth vs. Temperature


Figure 39. Loop Gain and Phase vs. Frequency


Figure 40. Noninverting Small Signal Frequency Response


Figure 41. Inverting Small Signal Frequency Response


Figure 42. Unity-Gain Output Noise Density vs. Frequency

## TYPICAL PERFORMANCE CHARACTERISTICS



TIME (2 SEC/DIV)
Figure 43. 0.1 Hz to 10 Hz Noise


Figure 44. Unity-Gain Small Signal Step Response


Figure 45. Unity-Gain Large Signal Step Response


Figure 46. THD $+N$ vs. Frequency over Load


Figure 47. THD $+N$ vs. Output Amplitude


Figure 48. THD + N vs. Output Amplitude and Load

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 49. CMRR vs. Frequency


Figure 50. PSRR vs. Frequency


Figure 51. Output Impedance vs. Frequency


Figure 52. Channel Separation vs. Frequency

## THEORY OF OPERATION

The ADA4099-1 and ADA4099-2 are single/dual robust, voltage feedback amplifiers that combine unity-gain stability with low offset, low offset drift, and $7 \mathrm{nV} / \mathrm{NHz}$ of input noise. Figure 55 shows a simplified schematic of the device. The ADA4099-1 and ADA4099-2 have two input stages: a common emitter differential input stage consisting of the Q1 and Q2 PNP transistors that operate with the inputs biased between $-\mathrm{V}_{\mathrm{S}}$ and 1.5 V below $+\mathrm{V}_{\mathrm{S}}$, and a common base input stage that consists of the Q3 to Q6 PNP transistors that operate when the common-mode input is biased $>+V_{S}-1.5$ V . These input stages result in two distinct operating regions, as shown in Figure 53.


Figure 53. Input Bias Current vs. Input Common-Mode Voltage over Temperature, $\mathrm{V}_{S Y}=5 \mathrm{~V}$

For common-mode input voltages that are approximately 1.5 V below the $+V_{S}$ supply, where Q1 and Q2 are active (see Figure 53), the common emitter PNP input stage is active and the input bias current is typically $<4 \mathrm{nA}$. When the common-mode input is above $+V_{S}-1.5 \mathrm{~V}$, the $Q 9$ transistor turns on, which diverts bias current away from the common emitter differential input pair to the mirror that consists of M 3 and M 4 . The current from M4 biases the common base differential input pair (Q3 to Q6). The Over-The-Top input pair operates in a common base configuration and the input bias current increases to $\sim 82.5 \mu \mathrm{~A}$. The offset voltages of both input stages are tightly trimmed and are specified in Table 1 and Table 2.

As the input common-mode transitions to the Over-The-Top region, the input CMRR degrades slightly when compared to the rest of the input common-mode range, as shown in Figure 54.


Figure 54. Offset Voltage vs. Input Common-Mode Voltage over Temperature, $V_{S Y}=5 \mathrm{~V}$

\%
Figure 55. Simplified ADA4099-1 and ADA4099-2 Schematic

## THEORY OF OPERATION

## INPUT PROTECTION

The inputs are protected against temporary voltage excursions to 10 V below $-\mathrm{V}_{\mathrm{S}}$ (see Figure 56) by an internal $250 \Omega$ resistor (see Figure 55). This resistor limits the current in the series D1 diode and D2 diode that are tied to the bases of the Q1 and Q2 transistors, respectively. Adding additional external series resistance extends the protection to $>10 \mathrm{~V}$ below $-\mathrm{V}_{\mathrm{S}}$, at the cost of stability and added thermal noise. The input stage of the ADA4099-1 and ADA4099-2 incorporates phase reversal protection to prevent the output from phase reversing for inputs below $-\mathrm{V}_{\mathrm{S}}$. The ADA4099-1 and ADA4099-2 op amps do not have clamping diodes between the inputs and can be differentially overdriven up to 80 V without damage, inducing parametric shifts, or drawing appreciable input current. Figure 57 summarizes the input fault types that can be applied to the ADA4099-1 and ADA4099-2 without compromising input integrity.


Figure 56. ADA4099-1 and ADA4099-2 as Unity-Gain Buffers with Noninverting Inputs Driven Beyond the Supply ( $V_{S Y}=5 \mathrm{~V}$ )


LARGE DIFFERENTIAL
INPUT VOLTAGE
TOLERANT


LARGE DIFFERENTIAL
INPUT VOLTAGE
TOLERANT


INPUTS DRIVEN BELOW GROUND TOLERANT

Figure 57. ADA4099-1 and ADA4099-2 Fault Tolerant Conditions

## OVER-THE-TOP OPERATION CONSIDERATIONS

When the ADA4099-1 and ADA4099-2 input common-modes are biased near or $>+V_{S}$ supply, the amplifiers operate in the Over-TheTop configuration. The differential input pair that controls amplifier operation is the common base pair, Q3 to Q6 (see Figure 55).

Input bias currents change from $< \pm 4 \mathrm{nA}$ in normal operation to approximately $82.5 \mu \mathrm{~A}$ in Over-The-Top operation when the input stage transitions from common emitter to common base. The Over-The-Top input bias currents are well matched, and the associated offset is typically $<250 \mathrm{nA}$. Ensure that the impedance connected to the inverting and noninverting inputs is well matched to avoid any input bias current induced voltage offsets.

Differential input impedance, $\mathrm{R}_{\mathrm{IN}}$ (see Figure 58), decreases from $>100 \mathrm{k} \Omega$ in normal operation to $\sim 600 \Omega$ in Over-The-Top operation (see Table 1 and Table 2).


Figure 58. Difference Amplifier Configured for Normal Operation and Over-The-Top Operation

## THEORY OF OPERATION

This $\mathrm{R}_{\mathbb{N}}$ resistance appears across the summing nodes in Over-The-Top operation due to the configuration of the common base input stage.
The $R_{\mathbb{I N}_{N}}$ value is derived from the specified $I_{B}$ that flows to the op amp inputs, as expressed in the following equation:
$R_{\text {IN }}=2 k T /\left(q I_{B}\right)$
where:
$k$ is Boltzmann's constant.
$T$ is the operating temperature.
$q$ is the charge of an electron.
$I_{B}$ is the operating input bias current in Over-The-Top operation.
The inputs are biased proportional to absolute temperature. Therefore, $\mathrm{R}_{\mathbb{N}}$ is relatively constant with temperature. This resistance appears across the summing nodes of the amplifiers, which is forced to 0 V differentially by the feedback action of the amplifiers and can seem relatively harmless. However, depending on the configuration, this input resistance can boost the noise gain, lower overall amplifier loop gain and closed-loop bandwidth, and raise output noise. The singular benefit of this configuration is an increase in closed-loop amplifier stability.
In normal mode $\left(-\mathrm{V}_{\mathrm{S}}<\mathrm{V}_{\mathrm{CM}}<+\mathrm{V}_{S}-1.5 \mathrm{~V}\right)$, $\mathrm{R}_{\text {IN }}$ is typically large compared to the value of the gain setting resistors ( $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{l}}$ ), and $\mathrm{R}_{\mathrm{IN}}$ can be ignored.
In this case, the noise gain is defined by the following equation:

$$
\text { Noise Gain }=1+R_{F} / R_{l}
$$

When the amplifiers transition to Over-The-Top operation with the input common-mode biased near or above the $+\mathrm{V}_{S}$ supply, consider the value of $R_{\mathbb{I}_{\mathbb{N}}}$.

The noise gain of the amplifiers increases as shown in the following equation:
Noise Gain OTT $=\left(\left(1+\frac{R_{F}}{R_{I}| | R_{I N}+R_{I}| | R_{F}}\right) \times\right.$ $\left.\left(1+\frac{R_{I}| | R_{F}}{R_{I N}}\right)\right)$
where Noise Gain OTT is the Over-The-Top noise gain.
The dc closed-loop gain remains mostly unaffected $\left(R_{F} / R_{1}\right)$. However, the loop gain of the amplifiers decreases, as expressed in the following equation:
$\frac{A_{O L}}{1+\frac{R_{F}}{R_{I}}}$ to $\frac{A_{O L}}{\text { Noise GainotT }}$
Likewise, the closed-loop bandwidth ( $\mathrm{BW}_{\text {CLOSED LOOP }}$ ) of the amplifiers changes, going from normal operation to Over-The-Top operation.

In normal operation,

$$
B W_{\text {CLOSED_LOOP }} \approx \frac{G B P}{1+\frac{R_{F}}{R_{I}}}
$$

In Over-The-Top operation,
BW CLOSED_LOOP $\approx \frac{\text { GBP }}{\text { Noise GainOTT }}$
Output voltage noise density ( $\mathrm{e}_{\mathrm{n})}$ ) is impacted when the device transitions from normal operation to Over-The-Top operation. Resistor noise is neglected in both modes of operation in the following equations:
In normal operation, neglecting resistor noise,
$e_{n o} \cong e_{n}\left(1+\frac{R_{F}}{R_{I}}\right)$
where $e_{n}$ is input referred voltage noise density.
In Over-The-Top operation, neglecting resistor noise,

$$
e_{n o} \cong e_{n} \times \text { Noise Gain }{ }_{\text {OTT }}
$$

## OUTPUT

The output of the ADA4099-1 and ADA4099-2 can swing rail-to-rail to within 45 mV of either supply with no load. The output can source and sink $\sim 30 \mathrm{~mA}$. The amplifiers are internally compensated to drive at least 100 pF of load capacitance ( $\mathrm{C}_{\mathrm{L}}$ ). Adding a series resistance of $50 \Omega$ between the output and larger capacitive loads extends the capacitive drive capability of the amplifiers.

If the ADA4099-1 and ADA4099-2 enter shutdown, the $\mathrm{V}_{\text {Out }}$ pin appears as high impedance with two steering diodes connected to either supply. In this state, the output typically leaks $<5 \mathrm{nA}$.

## SHUTDOWN PINS

The ADA4099-1 and ADA4099-2 have dedicated shutdown pins (SHDN for the ADA4099-1, and SHDN1 and SHDN2 for the ADA4099-2 10-lead LFCSP) to place the amplifiers in a very low power shutdown state when asserted high. A logic high is defined by a voltage $\geq 1.5 \mathrm{~V}$ applied to SHDN and SHDN $x$ with respect to the $-V_{S}$ pin. In shutdown, the amplifiers draw $<15 \mu \mathrm{~A}$ of supply current (see Figure 59) and the $\mathrm{V}_{\text {OUT }}$ pin is placed in a high impedance state.

## THEORY OF OPERATION



Figure 59. Supply Current vs. $V_{\text {SHDN }}$ with Respect to $-V_{S}$
SHDN or SHDNx can be driven beyond the $+\mathrm{V}_{S}$ supply up to the absolute maximum voltage ( 60 V with respect to $-\mathrm{V}_{\mathrm{S}}$ ) and draws little current $(<1.5 \mu \mathrm{~A})$. For normal active amplifier operation, SHDN or SHDNx can be floated or driven by an external voltage source low (within 0.5 V of $-\mathrm{V}_{\mathrm{S}}$ ). If SHDN or SHDNx are left floating, an internal current source ( $\sim 600 \mathrm{nA}$ ) pulls SHDN or SHDNx to $-\mathrm{V}_{\mathrm{S}}$, which places the amplifiers into a default, active amplifying state. Because of the close proximity of the -IN pin (ADA4099-1) or -INx pins (ADA4099-2 10-lead LFCSP) and SHDN or SHDNx, fast edges on the -IN pin or -INx pins may ac-couple to the adjacent high impedance SHDN or SHDNx, inadvertently placing the devices in shutdown. If this scenario is a concern, add a 1 nF capacitor between SHDN or SHDNx and the $-V_{S}$ pin.

Alternatively, the amplifiers can be effectively placed in a low power state by removing $+V_{s}$. In this low power state, the inputs typically leak <1 nA with either $\pm I N$ pin or either $\pm \mathbb{N} x$ biased between $-V_{S}$ and 70 V above $-\mathrm{V}_{\mathrm{S}}$. If the $\pm \mathbb{N}$ pins or $\pm \mathrm{N}_{\mathrm{N}}$ pins are taken below $-V_{S}$, they appear as a diode connected to the $-V_{S}$ supply in series with a resistance of $250 \Omega$. In this condition, limit the current to <30 mA .

Using an external source to drive the output beyond either $\pm V_{S}$ supply under shutdown conditions may produce unlimited current and may damage the device.

## APPLICATIONS INFORMATION

## LARGE RESISTOR GAIN OPERATION

The ADA4099-1 and ADA4099-2 have approximately 12 pF of input capacitance.

The parallel combination of the feedback resistor $\left(R_{F}\right)$ and gain setting resistor $\left(R_{G}\right)$ on the inverting input can combine with this input capacitance $\left(\mathrm{C}_{\mathbb{N}}\right)$ to form a pole that can reduce bandwidth, cause frequency response peaking, or produce oscillations (see Figure 61). To mitigate these consequences, place a feedback capacitor with a value of $C_{F}>C_{\mathbb{N}}\left(R_{G} / R_{F}\right)$ in parallel with $R_{F}$ for summing node impedances $>1 \mathrm{k} \Omega\left(R_{F} \| R_{G}>1 \mathrm{k} \Omega\right)$. This capacitor placement cancels the input pole and optimizes dynamic performance (see Figure 60).
For applications where the noise gain is unity $\left(\mathrm{R}_{G} \rightarrow \infty\right)$, and the feedback resistor exceeds $1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}} \geq \mathrm{C}_{\mathrm{IN}}$. Optimize PCB layouts to keep layout related summing node capacitance to an absolute minimum.


Figure 60. Inverting Gain Schematic


Figure 61. Inverting Gain of 1, Small Signal Frequency Response, $R_{F}=R_{G}=$ $10 \mathrm{k} \Omega$

## RECOMMENDED VALUES FOR VARIOUS GAINS

Table 9 is a reference for determining various recommended gains and associated noise performance. The total impedance seen at the inverting input is kept to $<1 \mathrm{k} \Omega$ for gains $>1$ to maintain ideal small signal bandwidth.

Table 9. Gains and Associated Recommended Resistor Values ( $T_{A}=25^{\circ} \mathrm{C}$ )

| Gain | $\mathrm{R}_{\mathrm{G}}(\mathrm{k} \Omega)$ | $\mathrm{R}_{\mathrm{F}}(\mathrm{k} \Omega)$ | $\mathrm{C}_{\mathrm{F}}(\mathrm{pF})$ | Approximate -3 dB Frequency $(\mathrm{MHz})$ | Total System Noise $(\mathrm{nV} / \mathrm{NHz}$ at 1 kHz$)$, Referred to Input |
| :--- | :--- | :--- | :--- | :--- | :--- |
| +1 | Not applicable | 0 | Not applicable | 8 | 6.8 |
| +2 | 1 | 1 | 0 | 4 | 7.2 |
| +2 | 10 | 10 | 8.2 | 2.7 | 11 |
| +5 | 1 | 4.02 | 0 | 1.5 | 7.4 |
| -1 | 10 | 10 | 8.2 | 2.1 | 22 |
| -1 | 1 | 1 | 0 | 4.8 | 14.4 |
| -2 | 1 | 2 | 0 | 2.9 | 11.3 |
| -5 | 1 | 4.99 | 0 | 1.4 | 9.2 |
| -10 | 1 | 10 | 0 | 0.75 | 8.7 |

## APPLICATIONS INFORMATION

## NOISE

To analyze the noise performance of an amplifier circuit, identify the noise sources, and then determine if each source has a significant contribution to the overall noise performance of the amplifiers. To simplify the noise calculations, noise spectral densities (NSDs) are used rather than actual voltages, to leave bandwidth out of the expressions. NSD is generally expressed in $\mathrm{nV} / \mathrm{VHz}$ and is equivalent to the noise in a 1 Hz bandwidth.
The noise model shown in Figure 62 has six individual noise sources: the Johnson noise of the three resistors (R1 to R3), the op amp voltage noise, and the current noise ( $\left.l{ }^{ \pm}\right)$in each input of the amplifiers. Each noise source has its own contribution to the noise at the output. Noise is generally specified as referring to input (RTI), but it is often simpler to calculate the noise referred to the output (RTO), and then divide by the noise gain to obtain the RTI noise.


RTI NOISE $=\sqrt{e_{N^{2}}+4 k T R 3+4 k T R 1\left(\frac{R 2}{R 1+R 2}\right)^{2}+}$
RTO NOISE $=$ NG $\times$ RTI NOISE
Figure 62. Op Amp Noise Analysis Model
Assuming $I_{N_{+}}=I_{N_{-}}=I_{N}$, the equation for RTI noise can be simplified to the following form:
RTI Noise $=\sqrt{e_{n}{ }^{2}+e_{n, R^{2}}+\left(I_{N} R_{E Q}\right)^{2}}$
$e_{n, R}=\sqrt{4 k T R_{E Q}}$
$R_{E Q}=R_{3}+R_{1} \| R_{2}$
where:
$e_{n}$ is the op amp voltage noise.
$e_{n, R}$ is the thermal noise contribution of the surrounding R1 to R3 resistors.
$R_{E Q}$ is the equivalent input resistance.
$T$ is the absolute temperature in Kelvin.
A $50 \Omega$ resistor generates a Johnson noise of $1 \mathrm{nV} / \mathrm{NHz}$ at $25^{\circ} \mathrm{C}$.
For optimal performance, the lower bound of resistance in a feedback network is determined by the amount of quiescent power and distortion that can be tolerated. The upper bound is determined
by the resistor and current noise density. The ADA4099-1 and ADA4099-2 have an $e_{n}$ of $7 \mathrm{nV} / \mathrm{VHz}$.
If resistor and current noise contributions are less than half this value, the $e_{n}$ introduced by the op amps dominates and provides optimal noise performance of the devices.


Figure 63. Noise Contributions vs. Equivalent Input Resistance ( $R_{E Q}$ )
For the ADA4099-1 and ADA4099-2, this lower bound of resistance in the feedback network is about $750 \Omega$. For the amplifier configuration shown in Figure $62, \mathrm{R}_{\mathrm{EQ}}<750 \Omega$ provides stable noise performance. If noise performance is not important, $e_{n}$ is typically fixed for a given $T_{A}, e_{n, R}$ increases with the square root of the resistor value, and the $I_{N} \times R_{E Q}$ resistance increases linearly, but does not impact total noise until it approaches the value of $\mathrm{e}_{n, \mathrm{R}}$. With $R_{E Q}<\sim 60 \mathrm{k} \Omega, e_{n, R}$ is larger than $I_{N} \times R_{E Q}$. A safe value for $R_{E Q}$ is $\sim 30 \mathrm{k} \Omega$ to ensure that $I_{N}$ is not the majority contributor to total noise seen by the input.

Figure 63 shows the noise contributions for the range of resistance values discussed in this section.

## DISTORTION

There are two main contributors of distortion in op amps: output crossover distortion as the output transitions from sourcing to sinking, and distortion caused by nonlinear common-mode rejection. If the op amps are operating in an inverting configuration, there is no common-mode induced distortion. If the op amps are operating in the noninverting configurations within the normal input commonmode range $\left(-\mathrm{V}_{\mathrm{S}}\right.$ to $\left.+\mathrm{V}_{\mathrm{S}}-1.5 \mathrm{~V}\right)$, distortion is acceptable. When the inputs transition from normal to Over-The-Top operation or vice versa, a significant degradation occurs in linearity due to the change of input circuitry.
As $R_{L}$ decreases, distortion increases due to a net decrease in loop gain and greater signal swings internal to the amplifiers that are necessary to drive the load. The lowest distortion can be achieved with the ADA4099-1 and ADA4099-2 operating in Class A operation

## APPLICATIONS INFORMATION

in an inverting configuration, with the input common-mode biased at midsupply.

## POWER DISSIPATION AND THERMAL SHUTDOWN

The ADA4099-1 and ADA4099-2 can drive heavy loads on power supplies up to $\pm 25 \mathrm{~V}$. Therefore, ensure that $\mathrm{T}_{\mathrm{j}}$ on the integrated circuit does not exceed $175^{\circ} \mathrm{C}$.

Junction temperatures exceeding $125^{\circ} \mathrm{C}$ promote accelerated aging. Reliability of the ADA4099-1 and ADA4099-2 may be impaired if the junction temperature exceeds $175^{\circ}$ C. If the junction temperature exceeds $175^{\circ} \mathrm{C}$, the ADA4099-1 and ADA4099-2 have a final safety measure in the form of a thermal shutdown that shuts off the output stage and reduces the internal device currents. When this thermal shutdown function triggers, the output remains disabled in a high impedance state until the junction temperature drops $20^{\circ} \mathrm{C}$. Persistent heavy loads and elevated ambient temperatures can cause the ADA4099-1 and ADA4099-2 to oscillate in and out of thermal shutdown depending on the power dissipated on the die, until the heavy load is removed (see Figure 64).


Figure 64. ADA4099-1 and ADA4099-2 Cycling In and Out of Thermal Shutdown

It is not recommended to operate near the maximum junction temperature.
Typically, $T_{J}$ can be estimated from $T_{A}$ and the device power dissipation ( $P_{D} \times \theta_{\mathrm{JA}}$ ), as shown in the following equation:
$T_{J}=T_{A}+P_{D} \times \theta_{J A}$
The power dissipation in the IC varies as a function of supply voltage, the output voltage, and load resistance. For a given supply voltage, the worst case power dissipation ( $\mathrm{P}_{\mathrm{D}(\text { Max })}$ ) in the IC occurs when the supply current is maximum, and the output voltage is at half of either supply voltage.
$P_{D(M A X)}=V_{S} I_{S(M A X)}+\frac{\left(\frac{V_{S Y}}{2}\right)^{2}}{R_{L}}$

For a given supply voltage, use Figure 65 as a guide for estimating the minimum load resistance that the ADA4099-1 and ADA4099-2 can drive for a given supply voltage and a given rise in junction temperature $\left(\Delta \mathrm{T}_{\mathrm{j}}\right)$. For example, to limit $\Delta \mathrm{T}_{\mathrm{J}}$ to $50^{\circ} \mathrm{C}$, the load driven on the $\pm 15 \mathrm{~V}$ supplies ( +30 V total supply) must not be lower than $1.2 \mathrm{k} \Omega$. It is assumed that $\theta_{\mathrm{JA}}$ is $192^{\circ} \mathrm{C} / \mathrm{W}$.


Figure 65. Minimum Load Resistance for Given $\Delta T_{J}$ and $V_{S Y}$

## CIRCUIT LAYOUT CONSIDERATIONS

Careful and deliberate attention to detail when laying out the ADA4099-1 and ADA4099-2 boards yields optimal performance. Power supply bypassing, parasitic capacitance, and component selection all contribute to the overall performance of the amplifiers.

## POWER SUPPLY BYPASSING

On single supplies, solder the $-V_{S}$ supply pin directly to a low impedance ground plane. Bypass the $+\mathrm{V}_{S}$ pin to a low impedance ground plane with a low effective series resistance (ESR) multilayer ceramic capacitor (MLCC) of $0.1 \mu \mathrm{~F}$, typically, as close to the $\pm \mathrm{V}_{\mathrm{S}}$ supply pins as possible. When driving heavy loads, add $10 \mu \mathrm{~F}$ of supply capacitance. When using split supplies, these conditions are applicable to the $-V_{S}$ supply pin.

The ADA4099-1 and ADA4099-2 have an internal current source of $\sim 0.6 \mu$ A on the SHDN (ADA4099-1) and SHDNx (ADA4099-2 10-lead LFCSP) pins to pull the pins down to $-V_{S}$ and place the amplifiers in the default amplifying state. If the shutdown state is not required, hard tie SHDN or SHDNx to the $-V_{S}$ pin. If SHDN or SHDNx is left floating or driven by a source with significant source impedance (>100 $\Omega$ ), bypass the $-V_{S}$ supply pin with a small, 1 nF capacitor to prevent stray signals from coupling on SHDN or SHDNx, which can inadvertently trigger shutdown.

## GROUNDING

Use ground and power planes where possible to reduce the resistance and inductance of the supply and ground returns. Place bypass capacitors as close as possible to the $\pm \mathrm{V}_{\mathrm{S}}$ supply pins, with

## APPLICATIONS INFORMATION

the other ends connected to the ground plane. It is recommended to use a bypass capacitor of at least $0.1 \mu \mathrm{~F}$ when driving light loads (load currents $<100 \mu \mathrm{~A}$ ), and more capacitance when driving heavier loads. Routing from the output to the load and return to the ground plane must have minimal loop area to keep inductance to a minimum.

## ESD PROTECTION WHEN POWERED

ICs react to ESD strikes differently when unpowered vs. powered, which falls under IEC-61000-4-2 standards (see the Absolute Maximum Ratings section). A device that performs well under HBM conditions can perform poorly under International Electrotechnical Commission (IEC) conditions. The ADA4099-1 and ADA4099-2 are thoroughly abused with ESD strikes under IEC conditions to create a front-end circuit protection scheme that protects the devices if subjected to ESD strikes. Figure 66 and Figure 67 show two different protection schemes that extend the protection of the ADA4099-1 and ADA4099-2 to $\pm 8$ kV ESD strikes.

Consider the following when selecting components:

- A component size of 0805 or larger to reduce chance of arc-over.
- Pulse withstanding, thick film resistors.
- COG MLCC with a minimum rating of 100 V .
- Bidirectional, transient voltage suppression (TVS) diodes.

In the circuit shown in Figure $66, \mathrm{R} 1$ is a $220 \Omega$, Panasonic, 0805 , ERJ-P6 series, and C1 is a 100 pF , Yageo, $0805,100 \mathrm{~V}, \mathrm{COG} / \mathrm{NPO}$.


Figure 66. ESD Protection Circuit (RC Network)
In the circuit shown in Figure 67, R1 is a $220 \Omega$, Panasonic, 0805, ERJ-P6 series, and D1 is a Bourns CDSOD323-T36SC. An ESD varistor can be considered for D1.

For more information on system level ESD considerations, see the technical article, When Good Electrons Go Bad: How to Protect Your Analog Front End, on the Analog Devices, Inc., website.

## RELATED PRODUCTS

Table 10 describes several alternative precision amplifiers that can also be considered for certain applications.


Figure 67. ESD Protection Circuit (R-TVS Network)

Table 10. ADA4099-1 and ADA4099-2 Related Products

| Model | $\mathrm{V}_{\text {OS }}(\mu \mathrm{V})$ | $\mathrm{I}_{\mathrm{B}}(\mathrm{nA})$ | $\mathrm{GBP}(\mathrm{kHz})$ | $\mathrm{e}_{\mathrm{n}}(\mathrm{nV} / / \mathrm{Hz})$ | $\mathrm{I}_{\text {sY }}(\mu \mathrm{A})$ | Input Common-Mode Range $(\mathrm{V})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADA4099-1 | 25 | 10 | 8000 | 7 | 1500 | $-\mathrm{V}_{S}$ to $-\mathrm{V}_{\mathrm{S}}+70$ |
| ADA4099-2 | 25 | 10 | 8000 | 7 | 1500 | $-V_{S}$ to $-V_{S}+70$ |
| ADA4077-1 | 35 | 1 | 3900 | 7 | 500 | $-V_{S}$ to $+V_{S}$ |
| LT6015 | 50 | 5 | 3200 | 18 | 335 | $-V_{S}$ to $-V_{S}+76$ |
| LT6014 | 60 | 0.4 | 1600 | 9.5 | 165 | $-V_{S}$ to $+V_{S}$ |
| LT1494 | 375 | 1 | 2.7 | 185 | 1.5 | $-V_{S}$ to $-V_{S}+36$ |
| LT1490A | 500 | 8 | 180 | 50 | 55 | $-V_{S}$ to $-V_{S}+44$ |

## APPLICATIONS INFORMATION

## TYPICAL APPLICATIONS



Figure 68. $\pm 10$ V to 0 V to +5 V Funnel Amplifier, High CMRR and $\pm 80$ V Input Protection via LT5400-7 Resistor Network (ADA4099-1 6-lead TSOT)


Figure 69. $\pm 10 \mathrm{~V}$ to 0 V to +5 V Funnel Amplifier, Input and Output Voltages


Figure $70 . \pm 10 \mathrm{~V}$ to 0 V to +5 V Funnel Amplifier, System Gain

## APPLICATIONS INFORMATION



Figure 71. $\pm 10$ V to 0 V to +5 V Funnel Amplifier, Large Signal Pulse Response


Figure 72. 1 V/A Low-Side Current Sense (ADA4099-1 6-lead TSOT)


Figure 73. 1 V/A High-Side Current Sense (ADA4099-1 6-lead TSOT)


Figure 74. Microprocessor Control of SHDN Pin in Split Supply Applications (ADA4099-1 6-lead TSOT)

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-193-AA
Figure 75. 6-Lead Small Outline Transistor Package [TSOT]
(UJ-6)
Dimensions shown in millimeters

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 76. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body

## OUTLINE DIMENSIONS


0.10

COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 77. 8-Lead Mini Small Outline Package [MSOP]

## OUTLINE DIMENSIONS



RECOMMENDEDSOLDER PAD PITCH AND DIMENSIONS


NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2).

CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

Figure 78. 10-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height
(05-08-1699)
Dimensions shown in millimeters

## OUTLINE DIMENSIONS

Updated: January 07, 2022

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: |
| ADA4099-1BUJZ-R5 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead TSOT | UJ-6 | Y7P |
| ADA4099-1BUJZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead TSOT | UJ-6 | Y7P |
| ADA4099-1HUJZ-RL7 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 6-Lead TSOT | UJ-6 | Y7Q |
| ADA4099-2BCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm} \mathrm{w} / \mathrm{EP}$ ) | 05-08-1699 | A44 |
| ADA4099-2BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm} \mathrm{w} / \mathrm{EP}$ ) | 05-08-1699 | A44 |
| ADA4099-2BRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | A44 |
| ADA4099-2BRMZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | A44 |
| ADA4099-2BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADA4099-2BRZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADA4099-2HCPZ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 10-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm} \mathrm{w} / \mathrm{EP}$ ) | 05-08-1699 | A45 |
| ADA4099-2HCPZ-RL7 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 10-Lead LFCSP ( $3 \mathrm{~mm} \times 3 \mathrm{~mm} \mathrm{w} / \mathrm{EP}$ ) | 05-08-1699 | A45 |
| ADA4099-2HRZ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADA4099-2HRZ-RL7 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |

1 Z = RoHS Compliant Part.

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| EVAL-ADA4099-1 HUJZ | Evaluation Board, Single TSOT |
| EVAL-ADA4099-2BCPZ | Evaluation Board, Dual LFCSP |
| 1 Z $=$ RoHS Compliant Part. |  |

