## features

## - Pin Configurable Gain and Filter Response

 Up to 27MHz- Low Power: 16mA at 3V
- Low Distortion (2V P-p)

1MHz: -96dBc 2nd, -112dBc 3rd 10MHz: -65dBc 2nd, -78dBc 3rd

- Few External Components Required
- Resistors Trimmed to 0.5\% Accuracy Typical
- Capacitors Trimmed to 0.5\% Accuracy Typical
- Adjustable Output Common Mode Voltage
- Rail-to-Rail Output Swing
- Power Configurability and Low Power Shutdown
- Tiny 0.75 mm 20 -Lead ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) QFN Package


## APPLICATIONS

- Differential A/D Converter Driver
- Antialiasing/Reconstruction Filter
- Single-Ended to Differential Conversion/Amplification
- Low Voltage, Low Noise, Differential Signal

Processing

- Common Mode Voltage Translation
- Portable Instrumentation


## DESCRIPTIOn

The LTC ${ }^{\circledR} 6601-2$ is a low power, low distortion, very easy-to-use fully differential 2nd order active broadband RC filter and driver. On-chip resistors, capacitors, and amplifier bandwidth are trimmed to provide consistent and repeatable filter characteristics.
The filter characteristics are pin-strap configurable. Cutoff frequencies range from 5 MHz to 27 MHz . Gain is pin-strap programmable between -17 dB and +17 dB .
A three-state BIAS pin is provided to adjust amplifier power consumption. Select between low power (50\% power reduction), high performance and standby modes with the BIAS pin.
The LTC6601 family comes in two options which trade off distortion and noise. The LTC6601-2 offers the lowest distortion at high frequencies. The LTC6601-1 is configured for lowest noise. Both are available in pin-compatible packages.
The LTC6601-2 is available in a compact $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ 20-pin leadless QFN package.
$\boldsymbol{\mathcal { T }}$, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
Protected by U.S. Patents including 6271719.

## TYPICAL APPLICATION

## Distortion Comparison Between LTC6601-1 and LTC6602-2

15MHz Filter, Single-Ended Input, Low Power Mode


25MHz Filter, Single-Ended Input, Low Power Mode


## absolute maximum ratings

(Note 1)
Total Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) .............................. 5.5 V
Input Voltage (Any Pin) (Note 2)... $\mathrm{V}^{+}+0.3 \mathrm{~V}$ to $\mathrm{V}^{-}-0.3 \mathrm{~V}$
Input Current (VOCM, BIAS)................................. $\pm 10 \mathrm{~mA}$
Input Current (Pins 1, 5) (Note 2) ........................ $\pm 20 \mathrm{~mA}$
Input Current (Pins 2, 4) (Note 2) ........................ $\pm 30 \mathrm{~mA}$
Input Current (Pins 6, 20) (Note 2) ...................... $\pm 15 \mathrm{~mA}$
Input Current (Pins 7, 8, 9, 10, 16, 17, 18, 19)
(Note 2)
.$\pm 10 \mathrm{~mA}$
Output Short-Circuit Duration (Note 3) ............ Indefinite
Operating Temperature Range (Note 4).... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Specified Temperature Range (Note 5) .... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Junction Temperature .......................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range.................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATION



UF PACKAGE
20-LEAD ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) PLASTIC QFN
$T_{J M A X}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=37^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{JC}}=4.3^{\circ} \mathrm{C} / \mathrm{W}$
EXPOSED PAD (PIN 21) IS $\mathrm{V}^{-}$, MUST BE SOLDERED TO PCB

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC6601CUF-2\#PBF | LTC6601CUF-2\#TRPBF | 66012 | $20-L e a d ~(4 \mathrm{~mm} \times 4 \mathrm{~mm})$ Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC6601IUF-2\#PBF | LTC6601IUF-2\#TRPBF | 66012 | $20-$ Lead $(4 \mathrm{~mm} \times 4 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

DC ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{I N C M}=\mathrm{V}_{0 C M}=$ mid-supply, BIAS tied to $\mathrm{V}^{+}$or floating, $\mathrm{I}_{\text {LOAD }}=0, \mathrm{R}_{\text {BAL }}=100 \mathrm{k}$. The filter is configured for a gain of 1 unless otherwise noted. $\mathrm{V}_{\mathrm{S}}$ is defined as ( $\mathrm{V}^{+}-\mathrm{V}^{-}$). $\mathrm{V}_{\text {OUTCm }}$ is defined as $\left(V_{\text {OUT }}{ }^{+}+V_{\text {OUT }^{-}}\right) / 2 . V_{\text {INCM }}$ is defined as ( $\left.V_{\text {INP }}+V_{\text {INM }}\right) / 2 . V_{\text {OUtDIFF }}$ is defined as $\left(V_{\text {OUT }}{ }^{+}-V_{\text {OUT }}{ }^{-}\right)$. $V_{\text {INDIFF }}$ is defined as ( $\left.V_{\text {INP }}-V_{\text {INM }}\right)$. See Figure 1.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :--- | ---: | ---: | UNITS

DC ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=\mathrm{V}_{\text {OCM }}=$ mid-supply, BIAS tied to $\mathrm{V}^{+}$or floating, $I_{L O A D}=0, R_{B A L}=100 \mathrm{k}$. The filter is configured for a gain of 1 unless otherwise noted. $V_{S}$ is defined as ( $\mathrm{V}^{+}-\mathrm{V}^{-}$). $\mathrm{V}_{\text {OUTCm }}$ is defined as ( $\left.V_{\text {OUT }}{ }^{+}+V_{\text {OUT }}{ }^{-}\right) / 2$. $V_{\text {INCM }}$ is defined as ( $\left.V_{\text {INP }}+V_{\text {INM }}\right) / 2$. $V_{\text {OUtDIFF }}$ is defined as $\left(V_{\text {OUT }}{ }^{+}-V_{\text {OUT }}{ }^{-}\right.$). $V_{\text {INDIFF }}$ is defined as ( $\left.V_{\text {INP }}-V_{\text {INM }}\right)$. See Figure 1.

| SYMBOL | PARAMETER | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{R}_{\text {IN }}($ Note 14) | Input Resistance Match, BIAS = $\mathrm{V}^{+}$ <br> Single Ended Input Resistance, Pin 2 or Pin 4 | $V_{S}=3 \mathrm{~V}$ |  | $\bullet$ |  | $\pm 0.25$ |  | $\Omega$ |
| $\mathrm{I}_{\mathrm{B}}($ Note 7) | Internal Amplifier Input Bias | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\begin{aligned} & \text { BIAS }=\text { Floating } \\ & \text { BIAS }=\mathrm{V}^{+} \end{aligned}$ | $\bullet$ | $\begin{aligned} & -25 \\ & -50 \end{aligned}$ | $\begin{gathered} -12.5 \\ -25 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Ios (Note 7) | Internal Amplifier Input Offset | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\begin{aligned} & \text { BIAS }=\text { Floating } \\ & \text { BIAS }=\mathrm{V}^{+} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 5 \\ \pm 10 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {INCM }}$ (Note 8) | Input Signal Common Mode Range $\begin{aligned} & \left(\mathrm{V}_{\text {INP }}+\mathrm{V}_{\text {INM }}\right) / 2 \\ & \text { BIAS }=\mathrm{V}^{+}, V_{\text {OCM }}=2.5 \mathrm{~V} \\ & \text { BIAS }=\mathrm{V}^{+}, \mathrm{V}_{\text {OCM }}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{S}=5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\bullet \bullet$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 4.7 \\ & 1.7 \end{aligned}$ | V |
|  | BIAS Pin Floating, $\mathrm{V}_{0 \mathrm{CM}}=2.5 \mathrm{~V}$ <br> BIAS Pin Floating, $\mathrm{V}_{\text {OCM }}=1.5 \mathrm{~V}$ | $\begin{aligned} & V_{S}=5 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \end{aligned}$ |  | $\bullet$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 4.8 \\ & 1.8 \end{aligned}$ | V |
| CMRRI <br> (Notes 9, 14) | Input Common Mode Rejection Ratio (Amplifier Input Referred) $\Delta \mathrm{V}_{\text {INCM }} / \Delta \mathrm{V}_{\text {OSDIFF }}$ $\Delta \mathrm{V}_{\text {INCM }}=2.5 \mathrm{~V}$ | $V_{S}=5 \mathrm{~V}$ |  |  | 74 |  |  | dB |
| CMRRO <br> (Notes 9, 14) | Output Common Mode Rejection Ratio (Amplifier Input Referred) $\Delta \mathrm{V}_{\text {OCM }} / \Delta \mathrm{V}_{\text {OSDIFF }}$ $\Delta V_{\text {OCM }}=1 \mathrm{~V}$ | $V_{S}=5 \mathrm{~V}$ |  |  | 70 |  |  | dB |
| PSRR (Note 10) | Power Supply Rejection Ratio (Amplifier Input Referred) $\Delta \mathrm{V}_{S} / \Delta \mathrm{V}_{\text {OSDIFF }}$ BIAS Pin Floating $\text { BIAS }=V^{+}$ | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ |  | $\bullet \bullet$ | $\begin{aligned} & 58 \\ & 58 \end{aligned}$ | $\begin{aligned} & 94 \\ & 81 \end{aligned}$ |  | dB dB |
| PSRRCM (Note 10) | Common Mode Power Supply Rejection Ratio $\left(\Delta V_{S} / \Delta V_{\text {OSCM }}\right)$ | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V |  | $\bullet$ | 40 | 51 |  | dB |
| $g_{\text {cm }}$ | Common Mode Gain ( $\Delta \mathrm{V}_{\text {OUTCM }} / \Delta \mathrm{V}_{\text {OCM }}$ ) $\Delta V_{O C M}=2 V$ | $V_{S}=5 \mathrm{~V}$ |  |  |  | 1 |  | V/V |
|  | $\begin{aligned} & \text { Common Mode Gain Error }=100 \bullet\left(g_{\mathrm{cm}}-1\right) \\ & \Delta \mathrm{V}_{\text {OCM }}=2 \mathrm{~V} \end{aligned}$ | $V_{S}=5 \mathrm{~V}$ |  | $\bullet$ |  | $\pm 0.3$ | $\pm 1.0$ | \% |
| BAL | Output Balance ( $\Delta \mathrm{V}_{\text {OUTCM }} / \Delta \mathrm{V}_{\text {OUTDIFF }}$ ) <br> Single-Ended Input <br> Differential Input | $\begin{aligned} & \Delta V_{\text {OUTDIFF }}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\bullet$ |  | $\begin{aligned} & -58 \\ & -62 \end{aligned}$ | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ | dB dB |
| $\mathrm{V}_{\text {OSCM }}$ | Common Mode Offset Voltage (VOUTCM - $\mathrm{V}_{\text {OCM }}$ ) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { BIAS }=\text { Floating } \\ & \text { BIAS }=\mathrm{V}^{+} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \pm 15 \\ & \pm 15 \end{aligned}$ | $\begin{aligned} & \pm 30 \\ & \pm 30 \end{aligned}$ | mV mV |
| $\Delta \mathrm{V}_{\text {OSCM }} / \Delta \mathrm{T}$ | Common Mode Offset Voltage Drift (VOUTCM - $\mathrm{V}_{\text {OCM }}$ ) | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \\ & V_{S}=2.7 \mathrm{~V} \text { to } 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { BIAS }=\text { Floating } \\ & \text { BIAS }=\mathrm{V}^{+} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {OUTCMR }}$ (Note 8) | Output Signal Common Mode Range (Voltage Range for the $\mathrm{V}_{\text {OCM }}$ Pin) | $V_{S}=3 V$ BIAS Pin Floating <br> $V_{S}=5 V$ BIAS Pin Floating <br> $V_{S}=3 V$ BIAS $=V^{+}$ <br> $V_{S}=5 V$ BIAS $=V^{+}$ |  | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 1.1 \\ & 1.1 \\ & 1.1 \\ & 1.1 \end{aligned}$ |  | $\begin{gathered} 1.8 \\ 4 \\ 1.7 \\ 4 \end{gathered}$ | V V V V |
| Rinvocm | Input Resistance, V ${ }_{\text {Ocm }}$ Pin | $V_{S}=3 \mathrm{~V}$ |  | $\bullet$ | 5 | 7 | 9 | k $\Omega$ |
| $\mathrm{V}_{\text {MID }}$ | Voltage at the $\mathrm{V}_{0 \mathrm{CM}}$ PIn | $V_{S}=3 \mathrm{~V}$ |  | $\bullet$ | 1.475 | 1.5 | 1.525 | V |

DC ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=\mathrm{V}_{0 \mathrm{CM}}=$ mid-supply, BIAS tied to $\mathrm{V}^{+}$or floating, $L_{L O A D}=0, R_{B A L}=100 \mathrm{k}$. The filter is configured for a gain of 1 unless otherwise noted. $V_{S}$ is defined as ( $V^{+}-V^{-}$). $V_{O U T C M}$ is defined as $\left(V_{\text {OUT }^{+}}+V_{\text {OUT }^{-}}\right) / 2 . V_{\text {INCM }}$ is defined as $\left(V_{\text {INP }}+V_{\text {INM }}\right) / 2$. $V_{\text {OUtDIFF }}$ is defined as $\left(V_{\text {OUT }^{+}}-V_{\text {OUT }^{-}}\right.$). $V_{\text {INDIFF }}$ is defined as ( $\left.V_{\text {INP }}-V_{\text {INM }}\right)$. See Figure 1.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OUT }}$ | Output Voltage, High, Either Output Pin (Note 11) | $V_{S}=3 V, I_{L}=0 \mathrm{~mA}, \quad$ BIAS Pin Floating $V_{S}=3 V, L_{L}=-5 \mathrm{~mA}, \quad$ BIAS Pin Floating $V_{S}=3 V, L_{L}=-20 \mathrm{~mA}$, BIAS Pin Floating $V_{S}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}, \quad$ BIAS Pin Floating $V_{S}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=-5 \mathrm{~mA}, \quad$ BIAS Pin Floating $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=-20 \mathrm{~mA}$, BIAS Pin Floating | $\stackrel{+}{\bullet}$ |  | $\begin{aligned} & \hline 240 \\ & 290 \\ & 470 \\ & 370 \\ & 430 \\ & 650 \end{aligned}$ | $\begin{gathered} \hline 450 \\ 525 \\ 850 \\ 675 \\ 775 \\ 1100 \\ \hline \end{gathered}$ | $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ |
|  |  | $V_{S}=3 V, I_{L}=0 m A$ BIAS $=V^{+}$ <br> $V_{S}=3 V, L_{L}=-5 m A$ BIAS $=V^{+}$ <br> $V_{S}=3 V, L_{L}=-20 m A$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=0 m A$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=-5 m A$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=-20 m A$ BIAS $=V^{+}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 245 \\ & 285 \\ & 415 \\ & 350 \\ & 390 \\ & 550 \end{aligned}$ | $\begin{aligned} & \hline 450 \\ & 525 \\ & 750 \\ & 625 \\ & 700 \\ & 1000 \end{aligned}$ | $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ |
|  | Output Voltage, Low, Either Output Pin (Note 11) | $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}$, BIAS Pin Floating <br> $V_{S}=3 V, L_{L}=5 \mathrm{~mA}$, BIAS Pin Floating <br> $V_{S}=3 V, L_{L}=20 \mathrm{~mA}$, BIAS Pin Floating <br> $V_{S}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}$, BIAS Pin Floating <br> $V_{S}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=5 \mathrm{~mA}$, BIAS Pin Floating <br> $V_{S}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=20 \mathrm{~mA}$, BIAS Pin Floating | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & \hline 110 \\ & 120 \\ & 170 \\ & 150 \\ & 170 \\ & 225 \end{aligned}$ | $\begin{aligned} & 200 \\ & 225 \\ & 300 \\ & 270 \\ & 300 \\ & 400 \end{aligned}$ | mV mV mV mV mV mV |
|  |  | $V_{S}=3 V, I_{L}=0 \mathrm{~mA}$ BIAS $=V^{+}$ <br> $V_{S}=3 V, L_{L}=5 \mathrm{~mA}$ BIAS $=V^{+}$ <br> $V_{S}=3 V, L_{L}=20 \mathrm{~mA}$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=0 \mathrm{~mA}$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=5 \mathrm{~mA}$ BIAS $=V^{+}$ <br> $V_{S}=5 V, L_{L}=20 \mathrm{~mA}$ BIAS $=V^{+}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & 120 \\ & 135 \\ & 195 \\ & 175 \\ & 200 \\ & 270 \end{aligned}$ | $\begin{aligned} & 225 \\ & 250 \\ & 350 \\ & 325 \\ & 360 \\ & 475 \end{aligned}$ | $m V$ $m V$ $m V$ $m V$ $m V$ $m V$ |
| ISC | Output Short-Circuit Current, Either Output Pin (Note 12) | $\begin{aligned} & V_{S}=3 V \\ & V_{S}=5 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \pm 45 \\ & \pm 60 \end{aligned}$ | $\begin{aligned} & \pm 65 \\ & \pm 90 \end{aligned}$ |  | mA mA |
| $\mathrm{V}_{\text {S }}$ | Supply Voltage Range |  | $\bullet$ | 2.7 |  | 5.25 | V |
| IS | Supply Current, BIAS Pin Floating | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 15.8 \\ 16 \\ 16.7 \end{gathered}$ | $\begin{gathered} \hline 23 \\ 23.5 \\ 24.5 \end{gathered}$ | mA mA mA |
|  | Supply Current, BIAS Pin Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & \mathrm{V}_{S}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{S}=3 \mathrm{~V} \\ & \mathrm{~V}_{S}=5 \mathrm{~V} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 32 \\ 32.2 \\ 33 \end{gathered}$ | $\begin{gathered} 41 \\ 41.5 \\ 43 \end{gathered}$ | mA mA mA |
| $\overline{\text { SHDN }}$ | Supply Current, BIAS Pin Tied to $\mathrm{V}^{-}$ | $\begin{aligned} & V_{S}=2.7 \mathrm{~V} \\ & V_{S}=3 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} \hline 0.4 \\ 0.45 \\ 0.65 \end{gathered}$ | $\begin{gathered} \hline 1 \\ 1.1 \\ 1.8 \end{gathered}$ | mA mA mA |
| $V_{\text {BIASSD }}$ | BIAS Input Pin Range for Shutdown | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\bullet$ | $\mathrm{V}^{-}$ |  | $\mathrm{V}^{-}+0.4$ | V |
| V BIASLP (Note 13) | BIAS Input for Low Power Operation | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\bullet$ | $\mathrm{V}^{-}+1.0$ |  | $\mathrm{V}^{-}+1.5$ | V |
| $\mathrm{V}_{\text {BIASHP }}$ | BIAS Input for High Performance Operation | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\bullet$ | $\mathrm{V}^{-}+2.3$ |  | $\mathrm{V}^{+}$ | V |
| $\mathrm{R}_{\text {BIAS }}$ | BIAS Input Resistance | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | $\bullet$ | 100 | 150 | 200 | $k \Omega$ |
| $V_{\text {BIAS }}$ | BIAS Float Voltage | $\mathrm{V}_{S}=2.7 \mathrm{~V}$ to 5 V | - | $\mathrm{V}^{-}+1.05$ | $\begin{aligned} & V^{-}+ \\ & 1.15 \end{aligned}$ | $V^{-}+1.25$ | V |
| ton | Turn-On Time | $\mathrm{V}_{S}=3 \mathrm{~V}, \mathrm{~V}_{\text {SHDN }}=0.25 \mathrm{~V}$ to 3 V |  |  | 400 |  | ns |
| $\mathrm{t}_{\text {OFF }}$ | Turn-Off Time | $\mathrm{V}_{S}=3 \mathrm{~V}, \mathrm{~V}_{\text {SHDN }}=3 \mathrm{~V}$ to 0.25 V |  |  | 400 |  | ns |

AC ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply vere the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\text {INCM }}=\mathrm{V}_{\text {OCM }}=$ mid-supply, $\mathrm{V}_{\text {BIAS }}$ is tied to $\mathrm{V}^{+}$or floating, unless otherwise noted. (See Figure 2 for the AC test configuration.) $V_{S}$ is defined as ( $\mathrm{V}^{+}-\mathrm{V}^{-}$). $\mathrm{V}_{\text {OUTCM }}$ is defined as ( $\mathrm{V}_{0 \mathrm{OU}^{+}+}$ $V_{O U T^{\top}}{ }^{-} / 2 . V_{\text {ICM }}$ is defined as ( $\left.V_{\text {INP }}+V_{\text {INM }}\right) / 2$. $V_{\text {OUTDIFF }}$ is defined as $\left(V_{\text {OUT }^{+}}-V_{\text {OUT }}{ }^{-}\right)$. $V_{\text {INDIFF }}$ is defined as ( $V_{\text {INP }}-V_{\text {INM }}$ ).

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GAIN | Filter Gain, See Figure 2, <br> BIAS Pin Floating (Remaining AC Measurements Relative to 1 MHz ) |  |  | $\begin{aligned} & -0.25 \\ & \\ & -0.08 \\ & -0.01 \\ & -0.54 \\ & -3.00 \\ & -7.55 \\ & -23.55 \end{aligned}$ | $\begin{gathered} \pm 0.05 \\ 0 \\ 0.02 \\ 0.11 \\ -0.34 \\ -2.50 \\ -6.55 \\ -21.55 \end{gathered}$ | $\begin{gathered} 0.25 \\ 0.12 \\ 0.23 \\ -0.14 \\ -2.00 \\ -5.55 \\ -19.55 \end{gathered}$ | dB $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| PHASE | Filter Phase, See Figure 2, BIAS Pin Floating |  | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} -6.0 \\ -12.5 \\ -31.8 \\ -70.1 \\ -103.5 \\ -130.7 \end{gathered}$ | $\begin{gathered} \hline 0 \\ -5.5 \\ -11.3 \\ -29.3 \\ -65.2 \\ -97.5 \\ -125.1 \\ -173.6 \end{gathered}$ | $\begin{array}{r} -4.8 \\ -10.1 \\ -26.8 \\ -60.1 \\ -91.5 \\ -120.7 \end{array}$ | Deg Deg Deg Deg Deg Deg Deg Deg |
| NOISE | Output Noise, See Figure 2, BIAS Pin Floating | $\begin{aligned} & \mathrm{BW}=100 \mathrm{MHz} \\ & \mathrm{BW}=20 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{aligned} & 154 \\ & 135 \end{aligned}$ |  | $\mu V_{\text {RMS }}$ <br> $\mu V_{\text {RMS }}$ |
| SNR | BIAS Pin Floating | $\begin{aligned} & \mathrm{BW}=100 \mathrm{MHz} \\ & \mathrm{BW}=20 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{aligned} & 73 \\ & 74 \end{aligned}$ |  | dB dB |
| Distortion | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-p }}, 10 \mathrm{MHz}$, BIAS Pin Floating | HD2, Single-Ended Input HD3, Single-Ended Input HD2, Differential Input HD3, Differential Input |  |  | $\begin{aligned} & -60 \\ & -79 \\ & -65 \\ & -77 \end{aligned}$ |  | dBC dBC dBC dBC |
| $\mathrm{f}_{0}$ TC | Cutoff Frequency Temperature Coefficient |  |  |  | -120 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| GAIN | Filter Gain, See Figure 2, <br> BIAS Pin Tied to $\mathrm{V}^{+}$, <br> AC Gain Measurements Relative to 1 MHz |  | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} \hline-0.25 \\ \\ -0.08 \\ -0.01 \\ -0.54 \\ -2.75 \\ -7.14 \\ -23.70 \end{gathered}$ | $\begin{gathered} \hline \pm 0.05 \\ 0 \\ 0.02 \\ 0.11 \\ -0.34 \\ -2.35 \\ -6.24 \\ -21.70 \end{gathered}$ | $\begin{gathered} \hline 0.25 \\ \\ 0.12 \\ 0.23 \\ -0.14 \\ -1.95 \\ -5.34 \\ -19.70 \end{gathered}$ | dB $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ $d B$ |
| PHASE | Filter Phase, See Figure 2, BIAS Pin Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & \Delta V_{\text {IN }}= \pm 0.25 \mathrm{~V}, \mathrm{f}_{\text {TEST }}=\mathrm{DC} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P }}, f_{\text {TESS }}=1 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=2 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=5 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=10 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=14.45 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=20 \mathrm{MHz} \\ & V_{\text {IN }}=600 \mathrm{~m} V_{\text {P-P, }}, f_{\text {TEST }}=50 M H z \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} -6.0 \\ -12.2 \\ -31.2 \\ -68.8 \\ -101.5 \\ -128.4 \end{gathered}$ | $\begin{gathered} \hline 0 \\ -5.4 \\ -11 \\ -28.7 \\ -63.8 \\ -95.5 \\ -123.4 \\ -169.3 \end{gathered}$ | $\begin{gathered} -4.8 \\ -9.8 \\ -26.2 \\ -58.8 \\ -89.5 \\ -118.4 \end{gathered}$ | Deg Deg Deg Deg Deg Deg Deg Deg |
| NOISE | Wide Band Output Noise, 14.45MHz Cutoff, BIAS Pin Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & \mathrm{BW}=100 \mathrm{MHz} \\ & B W=20 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{gathered} 108 \\ 97 \end{gathered}$ |  | $\mu V_{\text {RMS }}$ $\mu V_{\text {RMS }}$ |
| SNR | BIAS Pin Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & \mathrm{BW}=100 \mathrm{MHz} \\ & B W=20 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{aligned} & 76 \\ & 77 \end{aligned}$ |  | dB dB |
| DISTORTION | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P, }}$, 10MHz, BIAS Pin Tied to $\mathrm{V}^{+}$ | HD2, Single-Ended Input HD3, Single-Ended Input HD2, Differential Input HD3, Differential Input |  |  | $\begin{gathered} \hline-67.5 \\ -90 \\ -70 \\ -90 \end{gathered}$ |  | dBc dBc dBc dBC |
| $\mathrm{f}_{0}$ TC | Cutoff Frequency Temperature Coefficient |  |  |  | -120 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

Note 1: Stresses beyond those listed under the Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All pins are protected by steering diodes to either supply. If any pin is driven beyond the part's supply voltage, the excess input current (current in excess of what it takes to drive that pin to the supply rail) should be limited to less than 10 mA .
Note 3: A heat sink may be required to keep the junction temperature below the Absolute Maximum Rating when the output is shorted indefinitely. Long-term application of output currents in excess of the Absolute Maximum Ratings may impair the life of the device.
Note 4: The LTC6601C/LTC6601I are guaranteed functional over the operating temperature range $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
Note 5: The LTC6601C is guaranteed to meet specified performance from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The LTC6601C is designed, characterized, and expected to meet specified performance from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ but is not tested or QA sampled at these temperatures. The LTC6601I is guaranteed to meet specified performance from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
Note 6: Output referred voltage offset is a function of the low frequency gain of the LTC6601. To determine output referred voltage offset, or output voltage offset drift, multiply this specification by the noise gain ( $1+$ GAIN ). See Applications Information for more details.
Note 7: Input bias current is defined as the average of the currents flowing into the noninverting and inverting inputs of the internal amplifier and is calculated from measurements made at the pins of the IC. Input offset current is defined as the difference of the currents flowing into the noninverting and inverting inputs of the internal amplifier and is calculated from measurements made at the pins of the IC.
Note 8: Input common mode range is tested using the test circuit of Figure 1 by measuring the differential $D C$ gain with $V_{I C M}=$ mid-supply, and with $\mathrm{V}_{\text {ICM }}$ at the input common mode range limits listed in the Electrical Characteristics table, verifying the differential gain has not deviated from
the mid-supply common mode input case by more than $1 \%$, and the common mode offset ( $V_{\text {Ocmos }}$ ) has not deviated from the mid-supply common mode offset by more than $\pm 20 \mathrm{mV}$.
The voltage range for the output common mode range is tested using the test circuit of Figure 1 by measuring the differential $D C$ gain with $\mathrm{V}_{O C M}=$ mid-supply, and again with a voltage set on the $\mathrm{V}_{0 C M}$ pin at the Electrical Characteristics table limits, checking the differential gain has not deviated from the mid-supply common mode input case by more than $1 \%$, and that the common mode offset ( $\mathrm{V}_{\text {OCMOS }}$ ) has not deviated by more than $\pm 20 \mathrm{mV}$ from the mid-supply case.
Note 9: Input CMRR is defined as the ratio of the change in the input common mode voltage at the amplifier input to the change in differential input referred voltage offset. Output CMRR is defined as the ratio of the change in the voltage at the $\mathrm{V}_{0 \mathrm{M}}$ pin to the change in differential input referred voltage offset.
Note 10: Power supply rejection (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred voltage offset. Common mode power supply rejection (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the common mode offset, $\mathrm{V}_{\text {OUTCM }} / \mathrm{V}_{\text {OCM }}$.
Note 11: Output swings are measured as differences between the output and the respective power supply rail.
Note 12: Extended operation with the output shorted may cause junction temperatures to exceed the $150^{\circ} \mathrm{C}$ limit and is not recommended.
Note 13: Floating the BIAS pin will reliably place the part into the halfpower mode. The pin does not have to be driven. Care should be taken, however, to prevent external leakage currents in or out of this pin from pulling the pin into an undesired state.
Note 14: The variable contact resistance of the high speed test equipment limits the accuracy of this test. These parameters only show a typical value, or conservative minimum and maximum value.

## TYPICAL PERFORMANCE CHARACTERISTICS



## TYPICAL PERFORMANCE CHARACTERISTICS




vs Temperature

Low Power Common Mode $\mathrm{V}_{0 S}$ vs Temperature


BIAS Pin Float Voltage
vs Temperature


High Performance Mode
Frequency Response of 12
Possible Filter Configurations


Internal Amplifier Input Bias Current vs Temperature


Filter Input Resistance vs Temperature


Low Power Mode Frequency Response of 12 Possible Filter Configurations

$\qquad$

## TYPICAL PERFORMANCE CHARACTERISTICS



TYPICAL PERFORMANCE CHARACTERISTICS


## TYPICAL PERFORMAOCE CHARACTERISTICS




Normalized 81.5pF Capacitor Trim


Normalized Input $400 \Omega$
Resistor Trim


Normalized 33.3pF
Capacitor Trim


Normalized 10.55pF
Capacitor Trim


Normalized Feedback $400 \Omega$ Resistor Trim


Normalized 48.2pF Capacitor Trim


Normalized 16.1pF Capacitor Trim


## PIN FUNCTIONS (Reetrot the Elock Diagam)

IN1+, IN2+, IN4+ (Pins 2, 1, 20): Input to a trimmed 100 ${ }^{(102}$ $200 \Omega, 400 \Omega$ resistor which feeds a noninverting summing node. Can accept an input signal, be floated ortied to OUT${ }^{-}$. For best performance, stray capacitance should be kept as low as possible by keeping printed circuit connections as short and direct as possible. If necessary, strip back the surrounding ground plane away from these pins.

BIAS (Pin 3): Input to a three-state comparator whose three states allow the user to tailor amplifier power. The pin impedance appears as a 150k resistor whose default open-circuitpotential is 1.15 V with respectto the $\mathrm{V}^{-}$power supply. If BIAS is driven to within 0.4 V of the $\mathrm{V}^{-}$supply, the amplifier is placed into a low power shutdown, consuming typically $450 \mu \mathrm{~A}$. When BIAS is floated, the amplifier operates in its low power active state. Forcing the pin 2.3 V above $\mathrm{V}^{-}$places the part into the high performance active state. See Applications Information for more detail.

IN1-, IN2 ${ }^{-}$, IN4 ${ }^{-}$(Pins 4, 5, 6): Input to a trimmed $100 \Omega$, $200 \Omega, 400 \Omega$ resistor which feeds an inverting summing node. Can accept an input signal, be floated or tied to OUT+. For best performance, it is highly recommended that stray capacitance be kept to as low as possible by keeping printed circuit connections as short and direct as possible, and if necessary, stripping back nearby surrounding ground plane away from these pins.
C1, C2 (Pins 7, 8): Input to a trimmed 16.1pF, 33.3pF capacitor which feeds a noninverting summing node. Typically, either float or tie to OUT-. If either of these pins is tied to a low impedance source other than OUT ${ }^{-}$, a resistance of at least $25 \Omega$ should be placed in series. For best performance, it is highly recommended that stray capacitance be kept to as low as possible by keeping printed circuit connections as short and direct as possible, and if necessary, stripping back nearby surrounding ground plane away from these pins.

C3, C4 (Pins 9, 10): Input to a trimmed 10.55pF, 21.1pF capacitor which feeds the amplifier inverting summing node. Typically, either float or tie to OUT+. For best performance, it is highly recommended that stray capacitance be kept to as low as possible by keeping printed circuit connections as short and direct as possible, and if necessary, stripping back nearby surrounding ground plane away from these pins.

OUT $^{+}$, OUT${ }^{-}$(Pins 11, 15): Output Pins. Besides driving the internal feedback network, each pin can drive an additional $50 \Omega$ to ground with typical short-circuit current limiting of $\pm 65 \mathrm{~mA}$. Capacitive loading of these pins should be minimized by resistively decoupling the outputs from the load with at least $25 \Omega$.
$V_{\text {OCM }}$ (Pin 12): Output Common Mode Reference Voltage. The voltage on $\mathrm{V}_{\text {OCM }}$ sets the output common mode voltage level (which is defined as the average of the voltages on the OUT+ and OUT ${ }^{-}$pins). The $V_{0 c m}$ pin is the midpoint of an internal resistive voltage divider between the supplies, developing a (default) mid-supply voltage potential to maximize output signal swing. The $\mathrm{V}_{0 C M}$ pin can be overdriven by an external voltage reference capable of driving the input impedance presented by the $\mathrm{V}_{\text {OCM }}$ pin. The $\mathrm{V}_{\text {0cm }}$ pin has an input resistance of approximately 7 k to a mid-supply potential. It should be bypassed with a high quality ceramic bypass capacitor (for instance of X7R dielectric) of at least $0.01 \mu \mathrm{~F}$, (unless using symmetrical split supplies, then connect directly to a low impedance, low noise ground plane) to minimize common mode noise from being converted to differential noise by impedance mismatches both externally and internally to the IC.

## PIी FUOCTIOीS (Refer to the Block Diagram)

$\mathbf{V}^{+}, \mathbf{V}^{-}$(Pins 14, 13): Power Supply Pins. It is critical that close attention be paid to supply bypassing. For single supply applications (Pin 13 grounded), it is recommended that a high quality $0.1 \mu \mathrm{~F}$ surface mount ceramic bypass capacitor (X7R dielectric for instance) be placed between Pins 14 and 13, with direct short connections. Pin 13 should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that at least two additional high quality $0.1 \mu \mathrm{~F}$ ceramic capacitors are used to bypass $\mathrm{V}^{+}$to ground and $\mathrm{V}^{-}$to ground, again with minimal routing. For driving large loads (<200 ), additional bypass capacitance may be added for optimal performance. Keep in mind that small geometry (e.g., 0603) surface mount ceramic capacitors have a much lower ESL than do leaded capacitors, and perform best in high speed applications.

C7, C8 (Pins 17, 16): Input to a trimmed 10.55pF, 21.1pF capacitor which feeds the amplifier noninverting summing node. Typically, either float or tie to OUT . For best performance, stray capacitance should be kept as low as possible by keeping printed circuit connections as short and direct as possible.If necessary, strip back the surrounding ground plane away from these pins.

C5, C6 (Pins 19, 18): Input to a trimmed 16.1pF, 33.3pF capacitor which feeds an inverting summing node. Typically, either float or tie to $\mathrm{UUT}^{+}$. If either of these pins are tied to a low impedance source other than OUT ${ }^{+}$, a resistance of at least $25 \Omega$ should be placed in series. For best performance, it is highly recommended that stray capacitance be keptto as lowas possible by keeping printed circuit connections as short and direct as possible, and if necessary, stripping back nearby surrounding reference plane away from these pins.

Exposed Pad (Pin 21): Always tie the underlying Exposed Pad to $\mathrm{V}^{-}$(Pin 13). If split supplies are used, do not tie the pad to ground. Tie it to $\mathrm{V}^{-}$.

## LTC6601-2

BLOCK DIAGRAM


## TEST CIRCUITS



Figure 1. DC Test Circuit


Figure 2. AC Test Circuit (Frequency Response Testing)

## APPLICATIONS InFORMATION

## FUNCTIONAL DESCRIPTION

The LTC6601 is designed to make the implementation of high frequency fully-differential filtering functions very easy. A very low noise amplifier is surrounded by 8 precision matched resistors and 12 precision matched capacitors so that a myriad of filter transfer functions limited only by possible combinations and imagination can be configured by hard wiring pins. The amplifier itself is a wide band, Iow noise and low distortion fully-differential amplifier with accurate output phase balancing. It is optimized for driving low voltage, single-supply, differential input, analog-to-digital converters (ADCs). The LTC6601's outputs are capable of swinging rail-to-rail on supplies as low as 2.7 V , which makes the amplifier ideal for converting ground referenced, single-ended signals into $\mathrm{V}_{0 C M}$ referenced differential signals. Unlike traditional op amps which have a single output, the LTC6601 has two outputs to process signals differentially. This allows for two times the signal swing in low voltage systems when compared to single-ended output amplifiers. The balanced differential nature of the amplifier and matched surrounding components provide even-order harmonic distortion cancellation, and less susceptibility to common mode noise (like power supply noise). The LTC6601 can be used as a single-ended input to differential output amplifier, or as a differential input to differential output amplifier.

Figure 3 shows the basic filter architecture. The Laplace transfer function from $\mathrm{V}_{\text {INDIFF }}$ to $\mathrm{V}_{\text {OUTDIFF }}$ is given by the following generalized equation for a 2nd order lowpass filter:


Both Gain and Q of the filter are based on component ratios, which match and track extremely well over temperature. The corner frequency of the filter is a function of an RC product. This RC product is trimmed to $\pm 1 \%$ (typical) and is not expected to drift by more than $\pm 1 \%$ from nominal over the entire temperature range $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. As a result, fully differential filters with tight magnitude, phase tolerance and repeatability are achieved.
Although Figure 3 implies a differential input, the LTC6601 easily accepts single-ended inputs to either input, and will faithfully replicate the signal at the output in differential form.
The LTC6601's output common mode voltage, defined as the average of the two output voltages, is independent of the input common mode voltage, and is adjusted by applying a voltage on the $\mathrm{V}_{\text {осм }}$ pin. If the pin is left open, there is an internal resistive voltage divider, which develops a


Figure 3. Basic Filter Topology and Equations

## APPLICATIONS INFORMATION

potential halfway between the $\mathrm{V}^{+}$and $\mathrm{V}^{-}$pins. Whenever this pin is not hard tied to a low impedance ground plane, a high quality ceramic capacitor should be used to bypass the $\mathrm{V}_{0<m}$ pin to a low impedance ground plane (see Layout Considerations). The LTC6601's internal common mode feedback path forces accurate output phase balancing to reduce even order harmonics, and centers each individual output about the potential set by the $\mathrm{V}_{\text {OCM }}$ pin.

$$
V_{\text {OUTCM }}=V_{\text {OCM }}=\frac{V_{\text {OUT }}+V_{\text {OUT }}{ }^{-}}{2}
$$

The outputs (OUT+ and OUT$^{-}$) of the LTC6601 are capable of swinging rail-to-rail. They can source or sink up to approximately 75 mA of current. Load capacitances should be decoupled with at least $25 \Omega$ of series resistance from each output.

The LTC6601 Electrical Characteristics table specifies an input referred offset. This specification actually lumps voltage offsets due to offset bias currents (los), and amplifier voltage offset into one specification. To referthis specification to the output, you simply multiply the specification by the noise gain the LTC6601 is configured in:

$$
V_{\text {OSODIFF }}=1+\text { Gain }
$$

where Gain is the closed loop gain in the particular filter application:

$$
\text { Gain }=\frac{R 2}{R 1}
$$

## COMPONENT INPUT PIN PROTECTION

All of the LTC6601 pins with the exception of $\mathrm{V}^{+}$and $\mathrm{V}^{-}$are protected with steering diodes to either power supply. In the event that a pin is driven beyond the supply rails, the excess current should be limited to under 10 mA to prevent damage to the IC.

## BIAS Pin

The LTC6601 has a BIAS pin (Pin 3) whose function is to tailor both performance and power of the LTC6601. The pin has a Thevenin equivalent impedance of approximately $150 \mathrm{k} \Omega$ to a voltage source whose potential is 1.15 V above the $\mathrm{V}^{-}$supply. This pin has fixed logic levels relative to $\mathrm{V}^{-}$
(see the Electrical Characteristics table), and can be driven by an external source keeping in mind its equivalent input impedance and equivalent input voltage. If the BIAS pin is floated, care should be taken to control external leakage currents to this pin to under $1 \mu \mathrm{~A}$ to prevent putting the LTC6601 an undesired state.

If BIAS is tied to the positive supply, the LTC6601 differential filter will be in a fully active state configured for highest performance (lowest noise and lowest distortion). If the BIAS pin is floated or left unconnected, the LTC6601 filter will be in a fully active state, with amplifier currents reduced and performance scaled back to preserve power consumption. If the BIAS pin is tied to the most negative supply $\left(\mathrm{V}^{-}\right)$, the LTC6601 will be placed into a low power shutdown mode with amplifier outputs disabled. In this state, the LTC6601 draws approximately $450 \mu \mathrm{~A}$.

In low power shutdown, all internal biasing currentsources are shut off, and the output pins, OUT+ and OUT ${ }^{-}$, will each appear as open collectors with a non-linear capacitor in parallel and steering diodes to either supply. The turn-on and turn-off time constant between states are on the order of $0.4 \mu \mathrm{~s}$. Using this function to wire-OR outputs together is not recommended.

## General Design and Usage

As levels of integration have increased and correspondingly, system supply voltages decreased, there has been a need for ADCs to process signals differentially in order to maintain good signal-to-noise ratios. These ADCs are typically supplied from a single supply voltage which can be as low as 3 V ( 2.7 V min), and will have an optimal common mode input range near mid-supply. The LTC6601 makes interfacing to these ADCs easy, by providing antialias filtering, single-ended to differential conversion and common mode level shifting (translation). Figure 3 shows a general application of this. The low frequency gain to $V_{\text {OUTDIFF }}$ from $V_{\text {IN }}$ is simply:

$$
V_{\text {OUTDIFF }}=V_{\text {OUT }}{ }^{+}-V_{\text {OUT }}{ }^{-} \approx \frac{R 2}{R 1} \cdot V_{\text {INDIFF }}
$$

The differential output voltage $\left(\mathrm{V}_{\text {OUT }^{+}}{ }^{+} \mathrm{V}_{\text {OUT }}{ }^{-}\right.$) is completely independent of input and output common mode voltages, or the voltage at the common mode pin. This makes the

17

## APPLICATIONS INFORMATION

LTC6601 ideally suited for pre-amplification, level shifting and conversion of single-ended signals to differential output signals for driving differential input ADCs.

## INPUT IMPEDANCE

Calculating the low frequency input impedance of the LTC6601 depends on how the inputs are driven (whether they are driven from a single-ended or a differential source).

Figure 4 shows a simplified low frequency equivalent circuit of the LTC6601. For balanced input sources (VInp $=-V_{\text {INM }}$ ), the low frequency input impedance is given by the equation:

$$
\mathrm{R}_{\text {INP }}=\mathrm{R}_{\text {INM }}=\mathrm{R} 1
$$

The differential input impedance is simply:

$$
\mathrm{R}_{\text {INDIFF }}=2 \bullet \mathrm{R} 1
$$

For single-ended inputs $\left(\mathrm{V}_{\mathrm{INM}}=0\right)$, the input impedance actually increases over the balanced differential case due to the fact the summing node (at the junction of R1, R2 and R3) moves in phase with $V_{\text {INP }}$ to bootstrap the input impedance. Referring to Figure 4 with $\mathrm{V}_{\text {INM }}=0$, the input impedance looking into either input is:

$$
\mathrm{R}_{\mathrm{INP}}=\mathrm{R}_{\mathrm{INM}} \frac{\mathrm{R} 1}{\left(1-\frac{1}{2} \cdot\left(\frac{\mathrm{R} 2}{\mathrm{R} 1+\mathrm{R} 2}\right)\right)}
$$



Figure 4. Input Impedance

## Input and Output Common Mode Voltage Range

The input common mode voltage is defined as the average of the two inputs:

$$
V_{\mathrm{INCM}}=\frac{V_{\mathrm{INP}}+V_{\mathrm{INM}}}{2}
$$

The lower limit of the input common mode range is dictated by the ESD protection diodes at the input. While it is possible for the inputs to swing below $\mathrm{V}^{-}$, the diodes will conduct if the inputs are taken a diode drop below $\mathrm{V}^{-}$. The upper limit of the input common mode range varies as a function of the filter configuration (GAIN), V Ocm $^{\text {po- }}$ tential, and whether or not the inputs are single-ended or differential. While it is possible to exceed the upper limit of the common mode range, doing so will degrade filter linearity. Referring to Figure 4, for linear operation, the summing junction where R1, R2 and R3 merge together should be prevented from swinging to within 1.4 V of the $\mathrm{V}^{+}$power supply.
For the general case, the upper input common mode voltage limit should be constrained to:

$$
\mathrm{V}_{\text {OCM }} \cdot \frac{\mathrm{R} 1}{\mathrm{R} 1+\mathrm{R} 2}+\mathrm{V}_{\text {IICM }} \cdot \frac{\mathrm{R} 2}{\mathrm{R} 1+\mathrm{R} 2} \leq \mathrm{V}^{+}-1.4 \mathrm{~V}
$$

Or equivalently:

$$
V_{\text {INCM }} \leq\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)\left(\mathrm{V}^{+}-1.4 \mathrm{~V}\right)-\frac{\mathrm{R} 1}{\mathrm{R} 2} \cdot \mathrm{~V}_{\text {OCM }}
$$

The specifications for input common mode range (VINCMR) are based on these constraints with $R 1=R 2=100 \Omega$, and $V_{O C M}=$ mid-supply. Substituting the numbers for a single 3 V power supply, $\left(\mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}\right)$ with $\mathrm{V}_{0 C M}=1.5 \mathrm{~V}$, and $R 1=R 2=100 \Omega$, into the above equation, the input common mode range ( $\mathrm{V}_{\text {INCMR }}$ ) is between the two limits:

$$
0 \mathrm{~V} \leq \mathrm{V}_{\text {INCM }} \leq 1.7 \mathrm{~V}
$$

which is as is specified for a 3 V supply.

## APPLICATIONS INFORMATION

Likewise, substituting the numbers for a single 5 V power supply, $\left(\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}\right)$ with $\mathrm{V}_{0 C M}=2.5 \mathrm{~V}$, and $\mathrm{R} 1=\mathrm{R} 2$ $=100 \Omega$, into the above equation, the input common mode range ( $\mathrm{V}_{\text {INCMR }}$ ) is between the two limits:

$$
O \mathrm{~V} \leq \mathrm{V}_{\text {INCM }} \leq 4.7 \mathrm{~V}
$$

The output common mode voltage is defined as the average of the two outputs:

$$
V_{\text {OUTCM }}=V_{\text {OCM }}=\frac{V_{\text {OUT }}+V_{\text {OUT }^{-}}}{2}
$$

The $V_{\text {OCM }}$ pin sets this average by an internal common mode feedback loop which internally forces $V_{\text {OUT }}+=$ - $V_{\text {OUT- }}$. The output common mode range extends from 1.1 V above $\mathrm{V}^{-}$to 1 V below $\mathrm{V}^{+}$. The $\mathrm{V}_{\text {0cm }}$ pin sits in the middle of a voltage divider which sets the default midsupply open circuit potential.
In single supply applications, where the LTC6601 is used to interface to an ADC, the optimal common mode input to the ADC is often determined by the ADC's reference. If the ADC makes a reference available for setting the input
common mode voltage, it can be directly tied to the $\mathrm{V}_{\text {Ocm }}$ pin, but must be capable of driving the input impedance of the $V_{\text {Ocm }}$ pin (Rvocm). This impedance can be assumed to be connected to a mid-supply potential. If an external reference drives the $\mathrm{V}_{0 c m}$ pin, it should still be bypassed with a high quality $0.01 \mu \mathrm{~F}$ or higher capacitor to a low impedance ground plane to filter any thermal noise and to prevent common mode signals on this pin from being inadvertently converted to differential signals.

## Noise Considerations

When comparing the LTC6601 noise to other amplifiers, be sure to compare similar specifications. Competing devices often specify noise referred to the inputs of the amplifier. The input referred voltage noise of the LTC6601-2 is $4.7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.

In addition to the noise generated by the amplifier, the surrounding feedback resistors also contribute noise. A noise model is shown in Figure 5. The output spot noise generated by both the amplifier and the feedback components is governed by the equation:

$$
e_{n 0}=\sqrt{\left(e_{n i} \cdot\left(1+\frac{R 2}{R 1}\right)\right)^{2}+2 \cdot\left(I_{n}^{2} \cdot\left(R 2^{2}+R 3^{2} \cdot\left(1+\frac{R 2}{R 1}\right)^{2}\right)\right)+2 \cdot\left(e_{n R 1} \cdot\left(\frac{R 2}{R 1}\right)\right)^{2}+2\left(e_{n R 3} \cdot\left(1+\frac{R 2}{R 1}\right)\right)^{2}+2 \cdot e_{n R 2}{ }^{2}}
$$

Substituting the equation for Johnson noise of a resistor ( $\mathrm{e}_{n \mathrm{R}}=4 \mathrm{kTR}$ ), and simplifying:

$$
e_{n 0}=\sqrt{\left(e_{n i} \cdot\left(1+\frac{R 2}{R 1}\right)\right)^{2}+2 \cdot\left(I_{n}{ }^{2} \cdot\left(R 2^{2}+R 3^{2} \cdot\left(1+\frac{R 2}{R 1}\right)^{2}\right)\right)+8 \cdot k \cdot T\left(R 2\left(1+\frac{R 2}{R 1}\right)+R 3\left(1+\frac{R 2}{R 1}\right)^{2}\right)}
$$

## APPLICATIONS INFORMATION



Figure 5. Differential Noise Model of the LTC6601

Table 1 lists the amplifier input referred noise for the LTC6601-2. Tables 2 to10 list the noise referred to the input pins of the IC for common configurations of the LTC6601-2. To determine the spot noise at the output, simply multiply the noise by the Gain = R2/R1. To estimate the integrated noise at the output, multiply the noise by the gain, and the square root of the noise bandwidth. The noise bandwidth depends on the filter configuration. For Figure 2, the noise bandwidth is 100 MHz , or approximately 7 times the filter bandwidth. Improvements in SNR can be made by adding an additional RC filter at the output to band limit wide band noise before feeding ADCs. See the section "Interfacing the LTC6601 to ADC Converters" for more detail.

Table 1. Amplifier (Input Referred) Noise Characteristics for the LTC6601-2

| BIAS PIN PULLED TO $\mathrm{V}^{+}$ |  | BIAS PIN FLOATING |  |
| :---: | :---: | :---: | :---: |
| $e_{\mathrm{n}}$ <br> $\mathrm{n} / \sqrt{\mathrm{Hz}}$ | $\mathrm{i}_{\mathrm{n}}$ <br> pA <br> Hz | $e_{\mathrm{n}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $i_{n}$ <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| 4.7 | 3 | 5.2 | 2.1 |

## LAYOUT CONSIDERATIONS

Because the LTC6601 is a very high speed amplifier, it is sensitive to both stray capacitance and stray inductance. It is critical that close attention be paid to supply bypassing. For single supply applications, it is recommended that a high quality $0.1 \mu \mathrm{~F}$ surface mount ceramic bypass capacitor be placed between Pins 14 and 13 with direct short connections. Pin 13 and the Exposed Pad, Pin 21, should be tied directly to a low impedance ground plane with minimal routing. For dual (split) power supplies, it is recommended that an additional high quality, $0.1 \mu \mathrm{~F}$
ceramic capacitor be used to bypass pin $\mathrm{V}^{+}$to ground and $\mathrm{V}^{-}$to ground, again with minimal routing. For driving large differential loads (<200 $)$, additional bypass capacitance may be needed between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$for optimal performance. Note that small geometry (e.g., 0603) surface mount ceramic capacitors have a much higher self resonant frequency than capacitors with leads, and perform best in high speed applications.
The $V_{\text {OCM }}$ pin should be bypassed to ground with a high quality ceramic capacitor whose value exceeds $0.01 \mu \mathrm{~F}$, with direct, short connections. In splitsupply applications, the $V_{\text {OCM }}$ pin can be either bypassed to ground or directly hardwired to ground. Be careful not to violate the output common mode range specifications for the $\mathrm{V}_{\text {OCM }}$ pin.
Stray parasitic capacitances to unused component pins that set up the filter's characteristics, should be kept to an absolute minimum. This prevents deviations from the ideal frequency response. An ideal layout technique would be to remove the solder pads for the unused component pins, and strip away the ground plane underneath these pins to lower capacitance to an absolute minimum. Floating unused component pins which set up the filter characteristics will not reduce the reliability of the LTC6601.
At the output, always keep in mind the differential nature of the LTC6601, and that it is critical that the load impedances seen by both outputs (stray or intended), should be as balanced and symmetric as possible. This will help preserve the natural balance of the LTC6601, which minimizes the generation of even order harmonics and preserves the rejection of common mode signals and noise.

## APPLICATIONS INFORMATION

## INTERFACING THE LTC6601 TO ADC CONVERTERS

The LTC6601's rail-to-rail differential output and adjustable output common mode voltage make the LTC6601 ideal for interfacing to low voltage, single supply, differential input ADCs. The sampling process of ADCs creates a sampling transient that is caused by the switching-in of the ADC sampling capacitor. The switching-in of this sampling capacitor momentarily "shorts" the output of the amplifier as charge is transferred between amplifier and sampling capacitor. The amplifier must recover and settle from this load transient before this acquisition period has ended, for a valid representation of the input signal. The LTC6601 will settle much more quickly from these periodic load impulses than it does from a 2 V input step, but it is a good idea to add an RC network after the outputs of the LTC6601 to decouple the sampling transient of the ADC (See Figure 6). The capacitance of the decoupling network serves to provide the bulk of the charge during the sampling process, while the two resistors of the filter network are used to dampen and attenuate any transient induced by the ADC. The ADC's sampling bandwidth will
often be much greater than that of the LTC6601, so having this discrete RC filter will give the additional benefit of band limiting broadband output noise.

The selection of the RC time constant is trial and error for a given ADC, but the following guidelines are recommended. Choose an RC pole frequency greater than the cutoff frequency of the LTC6601. 80MHz RC filters are good for filtering broadband noise. Lower frequency RC filters improve SNR at the expense of settling time. The resistors inthe decoupling network should be at least $25 \Omega$. Too much resistance in the decoupling network leaves insufficient settling time and will create a voltage divider between the dynamic input impedance of the ADC and the decoupling resistors. Using insufficient resistance might prevent proper dampening of the load transient caused by the sampling process, and prolong the time required for settling. In 16-bit applications, this will typically require a minimum of 11 RC time constants. It is recommended that the capacitor is chosen with low dielectric absorption (such as a COG multilayer ceramic capacitor).


Figure 6. Interfacing the LTC6601 to A/D Converters

## APPLICATIONS INFORMATION

## A GALLERY OF BASIC FILTER TOPOLOGIES

Tables 2 through 10 list (sorted by Gain) a hundred possible filter topologies that can be easily implemented with the LTC6601. The tables also list the LTC6601-2 approximate midband ( 1 MHz ) spot noise $\mathrm{e}_{\text {in }}$ referred to the input resistor, R1 (with the BIAS pin pulled to $\mathrm{V}^{+}$). The gains for
these topologies range from $1 \mathrm{~V} / \mathrm{V}$ to $7 \mathrm{~V} / \mathrm{V}$. The Qs listed are within the range of 0.54 and 1.72 . The $f_{0} s$ listed are in the range of 6.96 MHz and 22.71 MHz , and the -3 dB frequencies listed range from 5.5 MHz to 27.5 MHz . For all filters listed, $R 3=125 \Omega$. Figures 7 to 10 show how to pin-strap each filter configuration.

Table 2. Gain of 7 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}}(\mathrm{MHz})$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ (\mathrm{nV} / \sqrt{\mathrm{Hz}}) \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 7.0 | 16.902 | 10.38 | 7.43 | 0.539 | 57.14 | 400.00 | 48.2 | 97.6 | 6.1 |
| 7.0 | 16.902 | 9.57 | 10.36 | 0.771 | 57.14 | 400.00 | 48.2 | 114.8 | 6.1 |
| 7.0 | 16.902 | 8.96 | 12.10 | 1.175 | 57.14 | 400.00 | 48.2 | 130.9 | 6.1 |
| 7.0 | 16.902 | 8.12 | 7.49 | 0.656 | 57.14 | 400.00 | 58.75 | 130.9 | 6.1 |

Table 3. Gain of 6 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}}(\mathrm{MHz})$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | $\mathrm{C}_{2}(\mathrm{pF})$ | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ (\mathrm{nV} / \sqrt{H z}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 6.0 | 15.563 | 10.38 | 10.03 | 0.684 | 66.67 | 400.00 | 48.2 | 97.6 | 6.2 |
| 6.0 | 15.563 | 9.57 | 12.52 | 1.071 | 66.67 | 400.00 | 48.2 | 114.8 | 6.2 |
| 6.0 | 15.563 | 8.67 | 7.67 | 0.634 | 66.67 | 400.00 | 58.75 | 114.8 | 6.2 |
| 6.0 | 15.563 | 8.12 | 9.59 | 0.870 | 66.67 | 400.00 | 58.75 | 130.9 | 6.2 |
| 6.0 | 15.563 | 7.47 | 6.07 | 0.592 | 66.67 | 400.00 | 69.3 | 130.9 | 6.2 |

Table 4. Gain of 5 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}}(\mathrm{MHz})$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\underset{\mathrm{e}}{\mathrm{e}_{\mathrm{in}}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 5.0 | 13.979 | 11.36 | 9.67 | 0.614 | 80.00 | 400.00 | 48.2 | 81.5 | 6.5 |
| 5.0 | 13.979 | 10.38 | 12.78 | 0.936 | 80.00 | 400.00 | 48.2 | 97.6 | 6.5 |
| 5.0 | 13.979 | 9.40 | 7.67 | 0.594 | 80.00 | 400.00 | 58.75 | 97.6 | 6.5 |
| 5.0 | 13.979 | 8.67 | 10.07 | 0.849 | 80.00 | 400.00 | 58.75 | 114.8 | 6.5 |
| 5.0 | 13.979 | 8.12 | 11.25 | 1.290 | 80.00 | 400.00 | 58.75 | 130.9 | 6.5 |
| 5.0 | 13.979 | 7.98 | 6.46 | 0.591 | 80.00 | 400.00 | 69.3 | 114.8 | 6.5 |
| 5.0 | 13.979 | 7.47 | 8.16 | 0.779 | 80.00 | 400.00 | 69.3 | 130.9 | 6.5 |
| 5.0 | 13.979 | 6.96 | 5.50 | 0.579 | 80.00 | 400.00 | 79.85 | 130.9 | 6.5 |

## APPLICATIONS INFORMATION

Table 5. Gain of 4 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}} \mathrm{MHz}$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 4.0 | 12.041 | 11.36 | 13.05 | 0.834 | 100.00 | 400.00 | 48.2 | 81.5 | 6.8 |
| 4.0 | 12.041 | 10.38 | 14.80 | 1.480 | 100.00 | 400.00 | 48.2 | 97.6 | 6.8 |
| 4.0 | 12.041 | 9.40 | 10.47 | 0.799 | 100.00 | 400.00 | 58.75 | 97.6 | 6.8 |
| 4.0 | 12.041 | 8.67 | 12.00 | 1.284 | 100.00 | 400.00 | 58.75 | 114.8 | 6.8 |
| 4.0 | 12.041 | 8.65 | 6.76 | 0.575 | 100.00 | 400.00 | 69.3 | 97.6 | 6.8 |
| 4.0 | 12.041 | 7.98 | 8.84 | 0.794 | 100.00 | 400.00 | 69.3 | 114.8 | 6.8 |
| 4.0 | 12.041 | 7.43 | 6.09 | 0.596 | 100.00 | 400.00 | 79.85 | 114.8 | 6.8 |
| 4.0 | 12.041 | 7.47 | 10.00 | 1.141 | 100.00 | 400.00 | 69.3 | 130.9 | 6.8 |
| 4.0 | 12.041 | 6.96 | 7.57 | 0.775 | 100.00 | 400.00 | 79.85 | 130.9 | 6.8 |

Table 6. Gain of 3 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}}(\mathrm{MHz})$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ (\mathrm{nV} / \sqrt{\mathrm{Hz}}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 3.0 | 9.542 | 16.06 | 12.36 | 0.568 | 66.67 | 200.00 | 48.2 | 81.5 | 7.1 |
| 3.0 | 9.542 | 14.68 | 15.74 | 0.763 | 66.67 | 200.00 | 48.2 | 97.6 | 7.1 |
| 3.0 | 9.542 | 13.53 | 17.83 | 1.091 | 66.67 | 200.00 | 48.2 | 114.8 | 7.1 |
| 3.0 | 9.542 | 13.29 | 9.88 | 0.554 | 66.67 | 200.00 | 58.75 | 97.6 | 7.1 |
| 3.0 | 9.542 | 12.26 | 12.39 | 0.715 | 66.67 | 200.00 | 58.75 | 114.8 | 7.1 |
| 3.0 | 9.542 | 11.36 | 15.77 | 1.300 | 133.33 | 400.00 | 48.2 | 81.5 | 7.4 |
| 3.0 | 9.542 | 11.48 | 14.07 | 0.928 | 66.67 | 200.00 | 58.75 | 130.9 | 7.1 |
| 3.0 | 9.542 | 11.29 | 8.34 | 0.552 | 66.67 | 200.00 | 69.3 | 114.8 | 7.1 |
| 3.0 | 9.542 | 10.29 | 11.04 | 0.763 | 133.33 | 400.00 | 58.75 | 81.5 | 7.4 |
| 3.0 | 9.542 | 10.57 | 10.06 | 0.674 | 66.67 | 200.00 | 69.3 | 130.9 | 7.1 |
| 3.0 | 9.542 | 9.40 | 12.85 | 1.224 | 133.33 | 400.00 | 58.75 | 97.6 | 7.4 |
| 3.0 | 9.542 | 8.65 | 9.54 | 0.788 | 133.33 | 400.00 | 69.3 | 97.6 | 7.4 |
| 3.0 | 9.542 | 8.06 | 6.69 | 0.601 | 133.33 | 400.00 | 79.85 | 97.6 | 7.4 |
| 3.0 | 9.542 | 7.98 | 10.88 | 1.212 | 133.33 | 400.00 | 69.3 | 114.8 | 7.4 |
| 3.0 | 9.542 | 7.43 | 8.48 | 0.825 | 133.33 | 400.00 | 79.85 | 114.8 | 7.4 |
| 3.0 | 9.542 | 6.96 | 9.40 | 1.172 | 133.33 | 400.00 | 79.85 | 130.9 | 7.4 |
| 3.0 | 9.542 | 9.85 | 7.13 | 0.544 | 66.67 | 200.00 | 79.85 | 130.9 | 7.1 |

## APPLICATIONS INFORMATION

Table 7. Gain of 2 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}}(\mathrm{MHz})$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ (\mathrm{nV} / \sqrt{H z}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 2.0 | 6.021 | 16.06 | 18.95 | 0.868 | 100.00 | 200.00 | 48.2 | 81.5 | 8.1 |
| 2.0 | 6.021 | 14.55 | 12.69 | 0.626 | 100.00 | 200.00 | 58.75 | 81.5 | 8.1 |
| 2.0 | 6.021 | 14.68 | 20.46 | 1.323 | 100.00 | 200.00 | 48.2 | 97.6 | 8.1 |
| 2.0 | 6.021 | 13.29 | 15.34 | 0.840 | 100.00 | 200.00 | 58.75 | 97.6 | 8.1 |
| 2.0 | 6.021 | 12.24 | 10.96 | 0.640 | 100.00 | 200.00 | 69.3 | 97.6 | 8.1 |
| 2.0 | 6.021 | 12.26 | 16.66 | 1.200 | 100.00 | 200.00 | 58.75 | 114.8 | 8.1 |
| 2.0 | 6.021 | 11.29 | 12.98 | 0.835 | 100.00 | 200.00 | 69.3 | 114.8 | 8.1 |
| 2.0 | 6.021 | 10.29 | 13.97 | 1.197 | 200.00 | 400.00 | 58.75 | 81.5 | 8.5 |
| 2.0 | 6.021 | 10.51 | 9.76 | 0.660 | 100.00 | 200.00 | 79.85 | 114.8 | 8.1 |
| 2.0 | 6.021 | 10.57 | 13.97 | 1.102 | 100.00 | 200.00 | 69.3 | 130.9 | 8.1 |
| 2.0 | 6.021 | 9.47 | 10.52 | 0.796 | 200.00 | 400.00 | 69.3 | 81.5 | 8.5 |
| 2.0 | 6.021 | 9.85 | 11.17 | 0.819 | 100.00 | 200.00 | 79.85 | 130.9 | 8.1 |
| 2.0 | 6.021 | 8.82 | 7.55 | 0.616 | 200.00 | 400.00 | 79.85 | 81.5 | 8.5 |
| 2.0 | 6.021 | 8.65 | 11.91 | 1.254 | 200.00 | 400.00 | 69.3 | 97.6 | 8.5 |
| 2.0 | 6.021 | 8.06 | 9.48 | 0.864 | 200.00 | 400.00 | 79.85 | 97.6 | 8.5 |
| 2.0 | 6.021 | 7.43 | 10.40 | 1.341 | 200.00 | 400.00 | 79.85 | 114.8 | 8.5 |

Table 8. Gain of 1.667 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}} \mathrm{MHz}$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\stackrel{\mathrm{e}_{\mathrm{in}}}{\mathrm{nV} / \sqrt{\mathrm{Hz}}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 1.667 | 4.437 | 19.67 | 19.35 | 0.696 | 80.00 | 133.33 | 48.2 | 81.5 | 8.5 |
| 1.667 | 4.437 | 17.97 | 22.12 | 0.934 | 80.00 | 133.33 | 48.2 | 97.6 | 8.5 |
| 1.667 | 4.437 | 16.57 | 23.16 | 1.336 | 80.00 | 133.33 | 48.2 | 114.8 | 8.5 |
| 1.667 | 4.437 | 16.28 | 15.60 | 0.679 | 80.00 | 133.33 | 58.75 | 97.6 | 8.5 |
| 1.667 | 4.437 | 15.01 | 17.80 | 0.875 | 80.00 | 133.33 | 58.75 | 114.8 | 8.5 |
| 1.667 | 4.437 | 14.33 | 18.58 | 1.046 | 80.00 | 133.33 | 58.75 | 126 | 8.5 |
| 1.667 | 4.437 | 13.82 | 13.19 | 0.676 | 80.00 | 133.33 | 69.3 | 114.8 | 8.5 |
| 1.667 | 4.437 | 12.94 | 14.77 | 0.826 | 80.00 | 133.33 | 69.3 | 130.9 | 8.5 |
| 1.667 | 4.437 | 12.06 | 11.32 | 0.666 | 80.00 | 133.33 | 79.85 | 130.9 | 8.5 |

## APPLICATIONS INFORMATION

Table 9. Gain of 1.333 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}} \mathrm{MHz}$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\begin{gathered} \mathrm{e}_{\mathrm{in}} \\ \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 1.333 | 2.499 | 19.67 | 22.73 | 0.841 | 100.00 | 133.33 | 48.2 | 81.5 | 9.4 |
| 1.333 | 2.499 | 17.82 | 15.77 | 0.633 | 100.00 | 133.33 | 58.75 | 81.5 | 9.4 |
| 1.333 | 2.499 | 17.97 | 24.34 | 1.185 | 100.00 | 133.33 | 48.2 | 97.6 | 9.4 |
| 1.333 | 2.499 | 16.28 | 18.44 | 0.818 | 100.00 | 133.33 | 58.75 | 97.6 | 9.4 |
| 1.333 | 2.499 | 14.99 | 13.58 | 0.646 | 100.00 | 133.33 | 69.3 | 97.6 | 9.4 |
| 1.333 | 2.499 | 15.01 | 19.82 | 1.097 | 100.00 | 133.33 | 58.75 | 114.8 | 9.4 |
| 1.333 | 2.499 | 14.06 | 20.12 | 1.506 | 100.00 | 133.33 | 58.75 | 130.9 | 9.4 |
| 1.333 | 2.499 | 13.82 | 15.61 | 0.814 | 100.00 | 133.33 | 69.3 | 114.8 | 9.4 |
| 1.333 | 2.499 | 12.88 | 12.03 | 0.663 | 100.00 | 133.33 | 79.85 | 114.8 | 9.4 |
| 1.333 | 2.499 | 12.94 | 16.64 | 1.025 | 100.00 | 133.33 | 69.3 | 130.9 | 9.4 |
| 1.333 | 2.499 | 12.06 | 13.45 | 0.801 | 100.00 | 133.33 | 79.85 | 130.9 | 9.4 |

Table 10. Gain of 1 Filter Configurations

| GAIN |  | $\mathrm{f}_{0}(\mathrm{MHz})$ | $\mathrm{f}_{-3 \mathrm{~dB}} \mathrm{MHz}$ | Q | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) | $\underset{\mathrm{nV} / \sqrt{\mathrm{Hz}}}{\mathrm{e}_{\mathrm{in}}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V/V | dB |  |  |  |  |  |  |  |  |
| 1.0 | 0.0 | 22.71 | 25.40 | 0.804 | 100.0 | 100.0 | 48.2 | 81.5 | 10.7 |
| 1.0 | 0.0 | 20.75 | 27.23 | 1.079 | 100.0 | 100.0 | 48.2 | 97.6 | 10.7 |
| 1.0 | 0.0 | 20.57 | 17.86 | 0.623 | 100.0 | 100.0 | 58.75 | 81.5 | 10.7 |
| 1.0 | 0.0 | 19.14 | 27.50 | 1.543 | 100.0 | 100.0 | 48.2 | 114.8 | 10.7 |
| 1.0 | 0.0 | 18.80 | 20.62 | 0.784 | 100.0 | 100.0 | 58.75 | 97.6 | 10.7 |
| 1.0 | 0.0 | 17.31 | 15.35 | 0.634 | 100.0 | 100.0 | 69.3 | 97.6 | 10.7 |
| 1.0 | 0.0 | 17.33 | 22.15 | 1.011 | 100.0 | 100.0 | 58.75 | 114.8 | 10.7 |
| 1.0 | 0.0 | 16.23 | 22.58 | 1.312 | 100.0 | 100.0 | 58.75 | 130.9 | 10.7 |
| 1.0 | 0.0 | 15.96 | 17.45 | 0.781 | 100.0 | 100.0 | 69.3 | 114.8 | 10.7 |
| 1.0 | 0.0 | 14.55 | 19.09 | 1.079 | 200.0 | 200.0 | 58.75 | 81.5 | 11 |
| 1.0 | 0.0 | 14.87 | 13.57 | 0.650 | 100.0 | 100.0 | 79.85 | 114.8 | 10.7 |
| 1.0 | 0.0 | 14.95 | 18.59 | 0.954 | 100.0 | 100.0 | 69.3 | 130.9 | 10.7 |
| 1.0 | 0.0 | 13.39 | 14.90 | 0.798 | 200.0 | 200.0 | 69.3 | 81.5 | 11 |
| 1.0 | 0.0 | 13.92 | 15.04 | 0.769 | 100.0 | 100.0 | 79.85 | 130.9 | 10.7 |
| 1.0 | 0.0 | 12.48 | 11.38 | 0.650 | 200.0 | 200.0 | 79.85 | 81.5 | 11 |
| 1.0 | 0.0 | 12.24 | 16.25 | 1.115 | 200.0 | 200.0 | 69.3 | 97.6 | 11 |
| 1.0 | 0.0 | 11.40 | 13.27 | 0.850 | 200.0 | 200.0 | 79.85 | 97.6 | 11 |
| 1.0 | 0.0 | 11.29 | 16.47 | 1.715 | 200.0 | 200.0 | 69.3 | 114.8 | 11 |
| 1.0 | 0.0 | 10.51 | 14.17 | 1.167 | 200.0 | 200.0 | 79.85 | 114.8 | 11 |
| 1.0 | 0.0 | 9.47 | 13.26 | 1.350 | 400.0 | 400.0 | 69.3 | 81.5 | 11.8 |
| 1.0 | 0.0 | 8.82 | 10.86 | 0.935 | 400.0 | 400.0 | 79.85 | 81.5 | 11.8 |
| 1.0 | 0.0 | 8.06 | 11.57 | 1.535 | 400.0 | 400.0 | 79.85 | 97.6 | 11.8 |

## LTC6601-2

APPLICATIONS INFORMATION


Figure 7. Pin-Strap Hookup for a Particular R1

## APPLICATIONS INFORMATION



Figure 8. Pin-Strap Hookup for a Particular R2


Figure 9. Pin-Strap Hookup for a Particular C1

## APPLICATIONS InFORMATION



Figure 10. Pin-Strap Hookup for a Particular C2

## APPLICATIONS INFORMATION

## Example Filter Configurations of Basic 2nd Order Filters

Figure 11 shows some simplified component hookups of a selection of filters taken from Tables 7, 9 and 10. For

simplicity, $V_{\text {OCM }}$ pin bypass and power supply bypass are not shown.

Figure 11. Basic 2nd Order Filter Configurations

## APPLICATIONS InFORMATION

Figure 12 shows some simplified component hookups of a selection of filters taken from Tables 4,5 , and 6 . For


Figure 12. Basic 2nd Order Filter Configurations

## APPLICATIONS INFORMATION

## COMPLEX FILTER CONFIGURATIONS

## A Modified 2nd Order Lowpass Filter Topology

The basic filter topology of Figure 3 can be modified as shown in Figure 13. The Figure 13 circuit includes an impedance path between the two summing nodes (the circuit nodes common to resistors R1, R2 and R3). A resistor and/or a capacitor connection between the summing nodes provide even more flexibility, and enhance the filter design options (the $f_{0}$ and $Q$ equations shown in Figure 13 reduce to equations of Figure 3 if C 3 is zero and R4 is infinite).

The modified second order filter topology provides for setting the $Q$ value (with $R 4$ ) without changing the $f_{0}$ value and increasing the passband gain to greater than one without changing the $Q$ value (in the $Q$ equation of Figure 13 the value of $Q$ does not change if the value of the [ $1+$ GAIN $+2($ R2/R4)] denominator factor does not change). Using R4 to set the $Q$ value allows the option to design the $-3 d B$ frequency ( $f_{3 d B}$ ). If the $Q$ value varies and the $f_{0}$ value is constant then the $f_{3 d B}$ frequency varies in a second order lowpass function (refer to the $f_{3 \mathrm{~dB}}$ equation of Figure 13).

Figures 14 to 17 show additional circuits highlighting the use of R4 or C3 in the modified second order cicuit to set the $\mathrm{f}_{3 \mathrm{~dB}}$ frequency to $13 \mathrm{MHz}, 19 \mathrm{MHz}, 22.7 \mathrm{MHz}$ and 24.6 MHz respectively.

The design procedure for a specified $f_{3 d B}$ frequency is as follows:

1 Using the chosen $\mathrm{C} 1, \mathrm{C} 2$ and C 3 values calculate the $f_{0}$ value.
2. Using $f_{0}$ of step 1 and the specified $f_{3 d B}$ calculate the $Q$ value.
3. Calculate the $R 4$ value using the $Q$ value of step 3 .
4. Calculate the required external resistor $\mathrm{R}_{\mathrm{EXT}}$ value for the R4 value in step 3. Example, in Figure 14 the $\mathbf{Q}$ value for $f_{3 d B}=5 \mathrm{MHz}$ is 0.54 , the required $R 4$ resistor is $350 \Omega$, the R4A and R4B resistors are the internal $100 \Omega$ and the $\mathrm{R}_{\mathrm{EXT}}$ resistor is $150 \Omega\left[\mathrm{R}_{\mathrm{EXT}}=\mathrm{R} 4-(\mathrm{R} 4 \mathrm{~A}\right.$ + R4B)].

Note: The modified second order filter topology requires the use of at least two of the three input resistor pairs (two of the three $400 \Omega, 200 \Omega$ and $100 \Omega$ pairs).

## APPLICATIONS InFORMATION



Figure 13. Modified Filter Topology and Equations

## APPLICATIONS INFORMATION



Figure 14. Modified Filter Configuration Using a Resistor Between Summing Nodes ( $\mathrm{f}_{-3 \mathrm{~dB}}=13 \mathrm{MHz}$ )

## LTC6601-2

## APPLICATIONS InFORMATION



Figure 15. Modified Filter Configuration Using a Resistor Between Summing Nodes ( $\mathrm{f}_{-3 \mathrm{~dB}}=19 \mathrm{MHz}$ )

## APPLICATIONS INFORMATION



GAIN $=1$
$\mathrm{f}_{0}=19.7 \mathrm{MHz}$
$Q=0.84$
$\mathrm{f}_{-1 \mathrm{~dB}}=19 \mathrm{MHz}$
$\mathrm{f}_{-3 \mathrm{~dB}}=22.7 \mathrm{MHz}$



GAIN $=1.33$
$\mathrm{f}_{\mathrm{O}}=19.7 \mathrm{MHz}$
Q $=0.84$
$\mathrm{f}_{-1 \mathrm{~dB}}=19 \mathrm{MHz}$
$\mathrm{f}_{-3 \mathrm{~dB}}=22.7 \mathrm{MHz}$


Figure 16. Modified Filter Configuration Using a Resistor Between Summing Nodes ( $\mathrm{f}_{-3 \mathrm{~dB}}=\mathbf{2 2 . 7} \mathbf{M H z}$ )

35

## LTC6601-2

## APPLICATIONS InFORMATION







## APPLICATIONS InFORMATION

## DC1251A Demonstration Board

The DC1251A demonstration circuit contains an LTC6601-2 (DC1251A-B). On a DC1251A the LTC6601 programming pins can be connected through 0603 resistor jumpers. In addition, optional surface mount capacitors and inductors at the LTC6601 input and/or output can be installed for
additional filtering (a lowpass filter up to a 5th order can be implemented with a DC1251A demonstration circuit). The DC1251A has SMA connectors for the differential input and output of the LTC6601. An on board 106MHz lowpass RC filters the LTC6601 output.

DC1251A Top Silk Screen


APPLICATIONS INFORMATION


## PACKAGE DESCRIPTION

## UF Package

20-Lead Plastic QFN (4mm $\times 4 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1710)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS


NOTE:

1. DRAWING IS PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220

VARIATION (WGGD-1)-TO BE APPROVED
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

## LTC6601-2

## TYPICAL APPLICATION

## 5th Order, 20MHz, Lowpass Filter



Gain Magnitude vs Frequency


Passband Gain vs Frequency


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT®1568 | Very Low Noise, High Frequency, Active RC, Filter Building Block | Up to 10MHz Filters, SNR $=92 \mathrm{~dB}, \mathrm{THD}=-84 \mathrm{dBc}$ at 2 MHz |
| $\begin{aligned} & \text { LT1993-2/LT1993-4/ } \\ & \text { LT1993-10 } \end{aligned}$ | 800MHz/900MHz/700MHz Low Distortion, Low Noise Differential Amplifier/ADC Driver | $\begin{aligned} & \mathrm{A}_{V}=2 \mathrm{~V} / \mathrm{V} / \mathrm{A}_{V}=4 \mathrm{~V} / \mathrm{N} / \mathrm{A}_{V}=10 \mathrm{~V} / \mathrm{V}, \mathrm{NF}=12.3 \mathrm{~dB} / 14.5 \mathrm{~dB} / 12.7 \mathrm{~dB}, \\ & 0 \mathrm{IP} 3=38 \mathrm{dBm} / 40 \mathrm{dBm} / 40 \mathrm{dBm} \text { at } 70 \mathrm{MHz} \end{aligned}$ |
| LT1994 | Low Noise, Low Distortion Fully differential Input/Output Amplifier/Driver | Low Distortion, 2Vp-p, 1MHz: -94dBc, 13mA, Low Noise: $3 \mathrm{VV} / \sqrt{\mathrm{Hz}}$ |
| $\begin{aligned} & \text { LT6402-6/LT6402-12/ } \\ & \text { LT6402-20 } \end{aligned}$ | 300MHz Low Distortion, Low Noise Differential Amplifier/ ADC Driver | $\begin{aligned} & A_{V}=6 \mathrm{~dB} / \mathrm{A}_{V}=12 \mathrm{~dB} / \mathrm{A}_{V}=20 \mathrm{~dB}, \mathrm{NF}=18.6 \mathrm{~dB} / 15 \mathrm{~dB} / 12.4 \mathrm{~dB}, \\ & 0 \mathrm{IP} 3=49 \mathrm{dBm} / 43 \mathrm{dBm} / 51 \mathrm{dBm} \text { at } 20 \mathrm{MHz} \end{aligned}$ |
| LTC6404-1 | Fully Differential Amplifier, GBW $=500 \mathrm{MHz}$ | Very Low Distortion, (2VP-p, 10MHz): -91dBc |
| LTC6404-2 | Fully Differential Amplifier, GBW = 900MHz | Very Low Distortion, (2VP-p, 10MHz): -96dBc |
| LTC6404-4 | Fully Differential Amplifier, GBW = 1700MHz | Very Low Distortion, (2Vp-p, 10MHz): -101dBc |
| $\begin{aligned} & \text { LT6600-2.5/LT6600-5/ } \\ & \text { LT6600-10/LT6600-20 } \end{aligned}$ | Very Low Noise, Fully Differential Amplifier and Filter | 2.5MHz/5MHz/10MHz/20MHz Integrated Filter, 3V Supply, S0-8 Package |
| LTC6601-1 | Low Noise, Pin-Configurable Filter | 5MHz to 27MHz Bandwidth, Second Order Differential Filter |
| LTC6602 | Dual, Matched Bandpass Filter | Programmable Gain and Bandwidth for RFID Applications (40kHz to 1MHz) |
| LTC6603 | Dual, Matched Lowpass Filter | Programmable Gain and Bandwidth (25kHz to 2.5MHz) |
| LT6604-X | Dual, Matched Lowpass Filter | $2.5 \mathrm{MHz}, 5 \mathrm{MHz}, 10 \mathrm{MHz}$ and 15MHz |
| LTC6605-X | Dual, Matched Lowpass Filter | $7 \mathrm{MHz}, 10 \mathrm{MHz}$ and 14MHz |
|  |  | 66012 f |
| Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 • FAX: (408) 434-0507 • www.linear.com |  | LT 0309 • PRINTED IN USA <br> © LINEAR TECHNOLOGY CORPORATION 2009 |

