

### EZ-PD™ CCG3PA Datasheet

## **USB Type-C Port Controller**

### **General Description**

EZ-PD™ CCG3PA is Cypress' highly integrated USB Type-C port controller that complies with the latest USB Type-C and PD standards and is targeted for PC power adapters, mobile chargers, car chargers, and power bank applications. In such applications, CCG3PA provides additional functionalities and BOM integration advantages. CCG3PA uses Cypress' proprietary M0S8 technology with a 32-bit Arm® Cortex®-M0 processor, 64-KB flash, a complete Type-C USB-PD transceiver, all termination resistors required for a Type-C port, an integrated feedback control circuitry for voltage (VBUS) regulation and system-level ESD protection. It is available in 24-pin QFN and 16-pin SOIC packages.

#### **Features**

#### Type-C Support and USB-PD Support

- Supports USB PD3.0 Version 1.1 Spec including Programmable Power Supply Mode
- Configurable resistors R<sub>P</sub> and R<sub>D</sub>
- Supports one USB Type-C port and one Type-A port

#### 2x Legacy/Proprietary Charging Blocks

- Supports QC 4.0, Apple charging 2.4A, AFC, BC 1.2
- Integrates all required terminations on DP/DM lines

# Integrated Voltage (VBUS) Regulation and Current Sense Amplifier

- Analog regulation of secondary side feedback node (direct feedback or opto coupler)
- Integrated shunt regulator function for VBUS control
- Constant current or constant voltage mode
- Supports low-side current sensing for constant current control

#### System-Level Fault Protection

- VBUS to CC Short Protection
- On-chip OVP, OCP, UVP, and SCP
- Supports OTP through integrated ADC circuit

#### 32-bit MCU Subsystem

- Arm Cortex-M0 CPU
- 64-KB Flash
- 8-KB SRAM

#### **Clocks and Oscillators**

■ Integrated oscillator eliminating the need for external clock

#### Power

■ 3.0-V to 24.5-V operation (30-V tolerant)

#### **System-Level ESD Protection**

- On CC, VBUS\_C\_MON\_DISCHARGE, DP0, DM0, P2.2, and P2.3 pins
- ±8-kV Contact Discharge and ±15-kV Air Gap Discharge based on IEC61000-4-2 level 4C

#### **Packages**

- 24-pin QFN and 16-pin SOIC
- Supports extended industrial temperature range (-40 °C to +105 °C)

Cypress Semiconductor Corporation
Document Number: 002-16951 Rev. \*G

Downloaded from Arrow.com.



### **Logic Block Diagram**



### **Internal Block Diagram**







### **Contents**

| Functional Overview                   | ٠ ، |
|---------------------------------------|-----|
| MCU Subsystem                         |     |
| USB-PD Subsystem (SS)                 |     |
| Integrated Digital Blocks             |     |
| I/O Subsystem                         |     |
| Power Systems Overview                |     |
| Pinouts                               |     |
| CCG3PA Programming and Bootloading    | 10  |
| Programming the Device Flash over SWD |     |
| Interface                             | 10  |
| Application Diagrams                  | 12  |
| Electrical Specifications             | 1   |
| Absolute Maximum Ratings              | 1   |
| Device-Level Specifications           | 18  |
| Digital Peripherals                   | 2   |

| System Resources                        | ∠೮ |
|-----------------------------------------|----|
| Ordering Information                    | 29 |
| Ordering Code Definitions               | 29 |
| Packaging                               |    |
| Acronyms                                |    |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       |    |



#### **Functional Overview**

#### **MCU Subsystem**

#### CPU

The Cortex-M0 CPU in EZ-PD CCG3PA is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating.

The CPU also includes a serial wire debug (SWD) interface, which is a 2-wire form of JTAG. The debug configuration used for EZ-PD CCG3PA has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The EZ-PD CCG3PA device has a flash module with one bank of 64-KB flash, a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block.

#### **SROM**

A supervisory ROM that contains boot and configuration routines is provided.

#### **USB-PD Subsystem (SS)**

The USB-PD subsystem provides the interface to the Type-C USB port. This subsystem comprises a current sense amplifier, a high-voltage regulator, OVP, OCP, and supply switch blocks. This subsystem also includes all ESD required and supported on the Type-C port.

#### USB-PD Physical Layer

The USB-PD Physical Layer consists of a transmitter and receiver that communicate BMC-encoded data over the CC channel based on the PD 3.0 standard. All communication is half-duplex. The Physical Layer or PHY practices collision avoidance to minimize communication errors on the channel.

The USB-PD block includes all termination resistors ( $R_P$  and  $R_D$ ) and their switches as required by the USB-PD spec.  $R_P$  and  $R_D$  resistors are required to implement connection detection, plug orientation detection, and for establishing USB DFP/UFP roles. The  $R_P$  resistor is implemented as a current source.

According to the USB Type-C spec, a Type-C controller such as CCG3PA must present certain termination resistors depending on its role in its unpowered state. The Sink role in a power bank application requires  $R_D$  resistors to be present on the CC pins whereas the DFP role, as in a power adapter, requires both CC lines to be open. To be flexible for such applications, CCG3PA includes the resistors required in the unpowered state on separate pads or pins. The dead battery  $R_D$  resistors are available on separate pads. The dead battery  $R_D$  is implemented as a bond option on parts for Power Bank applications. In these parts, each CC pin is bonded out together with its corresponding dead battery  $R_D$  resistor. On part numbers for the DFP application, the CC pins are not bonded with the dead battery  $R_D$ .

#### ADC

The ADC is a low-footprint 8-bit SAR ADC that is available for general-purpose A-D conversion applications in the chip. This ADC can be accessed from all GPIOs and the DP/DM pins through an on-chip analog mux. CCG3PA contains two instances of the ADC. The voltage reference for the ADCs is generated either from the VDDD supply or from internal bandgap. When sensing the GPIO pin voltage with an ADC, the pin voltage cannot exceed the VDDIO supply value.

#### Charger Detection

The two charger detection blocks connected to the two pairs of DP/DM pins allow CCG3PA to detect conventional battery chargers conforming to BC 1.2, and the following proprietary charger specifications: Apple, Qualcomm's QuickCharge 4.0, and Samsung AFC.

#### VBUS Overcurrent and Overvoltage Protection

The CCG3PA chip has an integrated hardware block for VBUS overvoltage protection (OVP)/overcurrent protection (OCP) with configurable thresholds and response times on the Type C port.

#### VBUS Short Protection

CCG3PA provides four VBUS short protection pins: CC1, CC2, P2.2, and P2.3. These pins are protected from accidental shorts to high-voltage VBUS. Accidental shorts may occur because the CC1 and CC2 pins are placed next to the VBUS pins in the USB Type-C connector. A Power Delivery controller without the high-voltage VBUS short protection will be damaged in the event of accidental shorts. When the protection circuit is triggered, CCG3PA can handle up to 17 V forever and between 17 V to 22 VDC for 1000 hours on the OVT pins. When a VBUS short event occurs on the CC pins, a temporary high-ringing voltage is observed due to the RLC elements in the USB Type-C cable. Without CCG3PA connected, this ringing voltage can be twice (44 V) the maximum VBUS voltage (21.5 V). However, when CCG3PA is connected, it is capable of clamping temporary high-ringing voltage and protecting the CC pin using IEC ESD protection diodes.

#### Low-side Current Sense Amplifier (CSA)

The CCG3PA chip also has an integrated low-side current sense amplifier that is capable of detecting current in the order of 100 mA across a 5 m $\Omega$  external resistor. It also supports constant current mode of operation in power adapter application as a provider.

#### PFET Gate Drivers on VBUS Path

CCG3PA has two integrated PFET gate drivers to drive external PFETs on the VBUS provider and consumer path. The VBUS\_P\_CTRL gate driver has an active pull-up, and thus can drive high, low or High-Z.

The VBUS\_C\_CTRL gate driver can drive only low or high-Z, thus requiring an external pull-up. These pins are VBUS voltage-tolerant.

Document Number: 002-16951 Rev. \*G Page 4 of 37



#### VBUS Discharge FETs

CCG3PA also has two integrated VBUS discharge FETs used to discharge VBUS to meet the USB-PD specification timing on a detach condition. VBUS Discharge FET on the provider side can be used to accelerate the ramp down of VBUS to default 5V on the secondary side.

#### Voltage (VBUS) Regulation

CCG3PA contains an integrated feedback control circuitry (for AC/DC applications) for secondary side control with analog regulation of the feedback/cathode pins to achieve the appropriate voltage on VBUS pin as per the negotiated contract with the peer device over Type-C.

#### **Integrated Digital Blocks**

#### Serial Communication Blocks (SCB)

EZ-PD CCG3PA has two SCBs, which can be configured to implement an  $I^2$ C, SPI, or UART interface. The hardware  $I^2$ C blocks implement full multi-master and slave interfaces capable of multimaster arbitration. In the SPI mode, the SCB blocks can be configured to act as master or slave.

In the I<sup>2</sup>C mode, the SCB blocks are capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and have flexible buffering options to reduce interrupt overhead and latency for the CPU. These blocks also support I<sup>2</sup>C that creates a mailbox address range in the memory of EZ-PD CCG3PA and effectively reduce I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the blocks support 8-deep FIFOs for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduce the need for clock stretching caused by the CPU not having read data on time.

The I<sup>2</sup>C peripherals are compatible with the I<sup>2</sup>C Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/Os are implemented with GPIO in open-drain modes.

The I<sup>2</sup>C port on the SCB blocks of EZ-PD CCG3PA are not completely compliant with the I<sup>2</sup>C spec in the following aspects:

- The GPIO cells for SCB 1's I<sup>2</sup>C port are not overvoltage-tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.
- Fast-mode Plus has an I<sub>OL</sub> specification of 20 mA at a V<sub>OL</sub> of 0.4 V. The GPIO cells can sink a maximum of 8-mA I<sub>OL</sub> with a V<sub>OL</sub> maximum of 0.6 V.
- Fast-mode and Fast-mode Plus specify minimum Fall times, which are not met with the GPIO cell; Slow strong mode can help meet this spec depending on the bus load.

#### Timer/Counter/PWM Block (TCPWM)

EZ-PD CCG3PA has four TCPWM blocks. Each implements a 16-bit timer, counter, pulse-width modulator (PWM), and quadrature decoder functionality. The block can be used to measure the period and pulse width of an input signal (timer), find the number of times a particular event occurs (counter), generate PWM signals, or decode quadrature signals.

### I/O Subsystem

EZ-PD CCG3PA has up to 12 GPIOs of which, some of them can be re-purposed to support functions of SCB ( $I^2$ C, UART, SPI). GPIO pins P0.0 and P0.1 are overvoltage-tolerant (OVT) (upto 7V).

The GPIO block implements the following:

- Seven drive strength modes:
  - □ Input only
  - □ Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - □ Open drain with strong pull-up
  - ☐ Strong pull-up with strong pull-down
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode)
- Selectable slew rates for dV/dt related noise control to improve FMI

During power-on and reset, the I/O pins are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.

Port pins P1.0 and P1.1 can be configured to indicate Fault for OCP/SCP/OVP/UVP conditions. Any two fault conditions can be mapped to two GPIOs or all the four faults can be OR'ed to indicate over one GPIO.



### **Power Systems Overview**

CCG3PA can operate from two possible external supply sources: VBUS\_IN\_DISCHARGE (3.0 V–24.5 V) or VDDD (2.7 V–5.5 V). When powered through VBUS\_IN\_DISCHARGE, the internal regulator generates VDDD of 3.3 V for chip operation. The regulated supply, VDDD, is either used directly inside some analog blocks or further regulated down to VCCD (1.8 V), which powers majority of the core using the regulators. CCG3PA has three different power modes: Active, Sleep, and Deep Sleep. Transitions between these power modes are managed by the power system. When powered through the VBUS\_IN\_DISCHARGE pin, VDDD cannot be used to power external devices and should be connected to a 1-µF capacitor for the regulator stability only. These pins are not supported as power supplies. Refer to the application diagrams for capacitor connections.

Table 1. CCG3PA Power Modes

| Mode                 | Description                                                                                                               |
|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| Power-On Reset (POR) | Power is valid and an internal reset source is asserted or SleepController is sequencing the system out of reset.         |
| ACTIVE               | Power is valid and CPU is executing instructions.                                                                         |
| SLEEP                | Power is valid and CPU is not executing instructions. All logic that is not operating is clock gated to save power.       |
| DEEP SLEEP           | Main regulator and most blocks are shut off. DeepSleep regulator powers logic, but only low-frequency clock is available. |

SHV ₩VBUS\_IN\_DISCHARGE Regulator VBUS C MON UV/ DISCHARGE OVP Gate Driver VBUS\_P\_CTRL VBUS\_C\_CTRL ₩ Gate Driver 1.8-V Regulator VCCD N CC Core ₩CC1, CC2 Tx/Rx **GPIO** ₩VSS VSSⅨ CCG3PA

Figure 1. Power System Requirement Block Diagram



### **Pinouts**

Table 2. CCG3PA Pin Descriptions

| Table 2.      | le 2. CCG3PA Pin Descriptions |                           |                                                                                                                                           |  |  |  |  |  |  |
|---------------|-------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 24-Pin<br>QFN | 16-Pin<br>SOIC                | Pin Name                  | Description                                                                                                                               |  |  |  |  |  |  |
| 1             | _                             | P1.0                      | Port 1 pin 0: GPIO/UART_1_CTS/I2C_SDA_1 <sup>[1]</sup> / TCPWM_line_0 <sup>[2]</sup> , Programmable SCP/OCP/OVP/UVP Fault indication      |  |  |  |  |  |  |
| 2             | -                             | P1.1                      | Port 1 pin 1: GPIO/UART_1_RTS/I2C_SCL_1 <sup>[1]</sup> / TCPWM_line_1 <sup>[3]</sup> , Programmable SCP/OCP/OVP/UVP Fault indication      |  |  |  |  |  |  |
| 3             | 5                             | VBUS_P_CTRL               | Provider (PMOS) FET control (30-V Tolerant) 0: Path ON 1: Path OFF                                                                        |  |  |  |  |  |  |
| 4             | -                             | VBUS_C_CTRL               | VBUS Consumer (PMOS) FET Control (30-V Tolerant) 0: Path ON Z: Path OFF                                                                   |  |  |  |  |  |  |
| 5             | -                             | DP1/P1.2                  | USB D+/Port 1 pin 2: GPIO/UART_1_TX1/AFC/QC/BC 1.2/Apple Charging/No IEC                                                                  |  |  |  |  |  |  |
| 6             | -                             | DM1/P1.3                  | USB D-/Port 1 pin 3: GPIO/UART_1_RX1/AFC/QC/BC 1.2/Apple Charging/No IEC                                                                  |  |  |  |  |  |  |
| 7             | 6                             | SWD_DAT_0/P0.0            | Port 0 pin 0: GPIO/OVT/I2C_SDA_0/TCPWM_line_0/UART_0_CTS                                                                                  |  |  |  |  |  |  |
| 8             | 7                             | SWD_CLK_0/P0.1            | Port 0 pin 1: GPIO/OVT/I2C_SCL_0/TCPWM_line_1/UART_0_RTS                                                                                  |  |  |  |  |  |  |
| 9             | 8                             | AXRES/P2.0                | Port 2 pin 0: GPIO/Alternate XRES <sup>[4]</sup> /TCPWM_line_0//UART_0_TX0                                                                |  |  |  |  |  |  |
| 10            | -                             | P2.1                      | Port 2 pin 1: GPIO/TCPWM_line_1//UART_0_RX0                                                                                               |  |  |  |  |  |  |
| 11            | 9                             | VBUS_C_MON_DIS-<br>CHARGE | Type C VBUS Monitor with Internal Discharge FET                                                                                           |  |  |  |  |  |  |
| 12            | _                             | P2.2                      | Port 2 pin 2: GPIO with Open drain with pull-up assist. Configurable as GPIO_20VT/I2C_SDA_1/IEC. Tolerant to temporary short to VBUS pin  |  |  |  |  |  |  |
| 13            | _                             | P2.3                      | Port 2 pin 3: GPIO with Open drain with pull-up assist. Configurable as GPIO_20VT/I2C_SCL_1/IEC. Tolerant to temporary short to VBUS pin. |  |  |  |  |  |  |
| 14            | 10                            | CC2                       | Communication Channel 2 with Dead-battery Rd Bonding Option/IEC. Tolerant to temporary short to VBUS pin.                                 |  |  |  |  |  |  |
| 15            | 11                            | CC1                       | Communication Channel 1 with Dead-battery Rd Bonding Option/IEC. Tolerant to temporary short to VBUS pin.                                 |  |  |  |  |  |  |
| 16            | 12                            | DM0/P3.1                  | USB D-/Port 3 pin 1: GPIO/UART_1_RX0/AFC/QC/BC 1.2/Apple Charging/IEC                                                                     |  |  |  |  |  |  |
| 17            | 13                            | DP0/P3.0                  | USB D+/Port 3 pin 0: GPIO/UART_1_TX0/AFC/QC/BC 1.2/Apple Charging/IEC                                                                     |  |  |  |  |  |  |
| 18            | 14                            | VBUS_IN_DIS<br>CHARGE     | VBUS Power IN (3.0 V–24.5 V) with Internal Discharge FET                                                                                  |  |  |  |  |  |  |
| 19            | 16                            | CSP                       | CS +: Current sense input                                                                                                                 |  |  |  |  |  |  |
| 20            | 1                             | FB                        | Voltage regulation feedback pin                                                                                                           |  |  |  |  |  |  |
| 21            | 2                             | CATH/COMP                 | Cathode of voltage regulation and compensation for other applications                                                                     |  |  |  |  |  |  |
| 22            | 15                            | GND                       | Ground                                                                                                                                    |  |  |  |  |  |  |
| 23            | 3                             | VDDD                      | Power Input: 2.7 V–5.5 V                                                                                                                  |  |  |  |  |  |  |
| 24            | 4                             | VCCD                      | 1.8-V Core Voltage pin (not intended for use as a power source)                                                                           |  |  |  |  |  |  |
| _             | _                             | EPAD                      | Ground                                                                                                                                    |  |  |  |  |  |  |
|               |                               |                           |                                                                                                                                           |  |  |  |  |  |  |

#### Note

- Out of the two SCB blocks (SCB0 and SCB1), while the SCB0's I2C functionality is mapped out to the P0.0/P0.1 GPIO pins, the I2C functionality
  of SCB1 provides flexibility to have it mapped either on P1.0/P1.1 OR P2.2/P2.3 GPIO pins.
- TCPWM\_line\_0 can be mapped to port pins P1.0, P0.0, P2.0 or P2.2.
   TCPWM\_line\_1 can be mapped to port pins P1.1, P0.1, P2.1 or P2.3.
- 4. AXRES pin will be internally pulled up during the Power On I/O initialization time (see Table 6 for more details).
  5. See Table 9 and Table 10 for specifications related to these pins.



Table 3. GPIO Ports, Pins and Their Functionality

| Port | 24-QFN | 16-SOIC | sc         | B Function     |                 | TCPWM              | Fault     | Сар           | ection<br>ability | USB Charging Signal |    |       |       | IEC4 |
|------|--------|---------|------------|----------------|-----------------|--------------------|-----------|---------------|-------------------|---------------------|----|-------|-------|------|
| Pin  | Pin#   | Pin#    | UART       | SPI            | I2C             | ICFVVIVI           | Indicator | VBUS<br>Short | OVT               | AFC                 | QC | BC1.2 | Apple |      |
| P0.0 | 7      | 6       | UART_0_CTS | SPI_1_MO<br>SI | I2C_0_<br>SDA   | TCPWM_line<br>_0:0 | _         | -             | Yes               | -                   | -  | -     | -     | -    |
| P0.1 | 8      | 7       | UART_0_RTS | SPI_1_MIS<br>O | I2C_0_<br>SCL   | TCPWM_line<br>_1:0 | -         | ı             | Yes               | -                   | -  | -     | -     | -    |
| P1.0 | 1      |         | UART_1_CTS | SPI_0_SEL      | I2C_1_<br>SDA:1 | TCPWM_line<br>_2:1 | Yes       | ı             | _                 | -                   | -  | -     | -     | -    |
| P1.1 | 2      |         | UART_1_RTS | SPI_0_MIS<br>O | I2C_1_<br>SCL:1 | TCPWM_line<br>_3:1 | Yes       | -             | _                 | -                   | -  | -     | -     | -    |
| P1.2 | 5      |         | UART_1_TX1 | SPI_0_MO<br>SI | -               | _                  | _         | ı             | -                 | D+                  | D+ | D+    | D+    | -    |
| P1.3 | 6      |         | UART_1_RX1 | SPI_0_CLK      | _               | -                  | _         | -             | _                 | D-                  | D- | D-    | D-    | -    |
| P2.0 | 9      | 8       | UART_0_TX0 | SPI_1_SEL      | _               | TCPWM_line<br>_2:0 | _         | ı             | _                 | -                   | -  | -     | -     | -    |
| P2.1 | 10     |         | UART_0_RX0 | SPI_1_CLK      | _               | TCPWM_line<br>_3:0 | _         | -             | _                 | -                   | _  | -     | -     | -    |
| P2.2 | 12     |         | UART_0_TX1 | -              | I2C_1_<br>SDA:0 | TCPWM_line<br>_0:1 | _         | Yes           | -                 | -                   | -  | -     | -     | Yes  |
| P2.3 | 13     |         | UART_0_RX1 | -              | I2C_1_<br>SCL:0 | TCPWM_line<br>_1:1 | _         | Yes           | -                 | -                   | -  | -     | -     | Yes  |
| P3.0 | 17     | 13      | UART_1_TX0 | _              | _               | _                  | _         | _             | -                 | D+                  | D+ | D+    | D+    | Yes  |
| P3.1 | 16     | 12      | UART_1_RX0 | _              | -               | _                  | _         | _             | _                 | D-                  | D- | D-    | D-    | Yes  |

Document Number: 002-16951 Rev. \*G Page 8 of 37





Figure 2. Pinout of 24-QFN Package (Top View)







### CCG3PA Programming and Bootloading

There are two ways to program application firmware into a CCG3PA device:

- 1. Programming the device flash over SWD Interface
- 2. Application firmware update over CC interface

Generally, the CCG3PA devices are programmed over SWD interface only during development or during the manufacturing process of the end product. Once the end product is manufactured, the CCG3PA device's application firmware can be updated via the CC bootloader interface.

#### **Programming the Device Flash over SWD Interface**

CCG3PA family of devices can be programmed using the SWD interface. Cypress provides a programming kit (CY8CKIT-002 MiniProg3 Kit) called MiniProg3 and PSoC Programmer Software which can be used to program the flash as well as debug firmware. The flash is programmed by downloading the information from a hex file. This hex file is a binary file generated as an output of building the firmware project in PSoC Creator Software. Click here for more information on how to use the MiniProg3 programmer. There are many third party programmers that support mass programming in a manufacturing environment.

As shown in the block diagram in Figure 4, the SWD\_0\_DAT and SWD\_0\_CLK pins are connected to the host programmer's SWDIO (data) and SWDCLK (clock) pins respectively. During SWD programming, the CCG3PA device has to be powered by the host programmer by connecting its VTARG (power supply to the target device) to VDDD pin of CCG3PA device. While programming over SWD interface, the CCG3PA device cannot receive power through VBUS IN DISCHARGE.

The CCG3PA device family does not have the XRES pin. Due to that, the XRES line from the host programmer remains unconnected, and hence programming using Reset Mode is not supported. In other words, CCG3PA devices are supported by Power Cycle programming mode only since XRES line is not used. Contact Cypress for further details on CYPD3XXX Programming Specifications.



Figure 4. Connecting the Programmer to CYPD317x Device

Document Number: 002-16951 Rev. \*G Page 10 of 37



### Application Firmware Update over CC Interface

For bootloading CCG3PA applications, the CY4532 CCG3PA EVK can be used to send programming and configuration data as Cypress specific Vendor Defined Messages (VDMs) over the CC line. The CY4532 CCG3PA EVK's Power Board is connected to the system containing CCG3PA device on one end and a Windows PC running the EZ-PD™ Configuration Utility as shown in Figure 5 on the other end to bootload the CCG3PA device.



Figure 5. Application Firmware Update over CC Interface

Application Firmware (FW) update feature over CC interface is intended for use during development and manufacturing. Cypress strongly recommends customers to use the EZ-PD Configuration Utility to turn off the Application FW Update over CC interface in the firmware that is updated into CCG3PA's flash before mass production. This prevents unauthorized firmware from being updated over CC-interface in the field. Refer to the knowledge base article KBA230192 on how to configure this in EZ-PD Configuration Utility.

If you desire to retain the Application Firmware update over CC interface feature post-production for on-field firmware updates, contact Cypress Sales for further guidelines.



### **Application Diagrams**

Figure 6 and Figure 7 show the application diagrams of CCG3PA-based Power Adapter with Opto-Coupler Feedback control using 16-pin SOIC and 24-pin QFN parts respectively. In an opto-feedback power adapter, CCG3PA implements a shunt regulator and the feedback to the primary controller is through an opto-coupler. The current drawn through the CATH path is proportional to the potential difference between FB pin and the internal bandgap reference voltage. At default 5-V VBUS, the FB pin will be held at the voltage set by the bandgap reference voltage using internal VBUS resistor dividers.

If VBUS needs to be changed from default 5 V, using internal IDACs and an error amplifier, CCG3PA draws a proportional current through the CATH pin. This in turn gets coupled to the primary controller through the opto-coupler.

Figure 6. CCG3PA Based Power Adapter Application Diagram with Opto Coupler Feedback Control (16-pin SOIC Device)



To Programming Header (Not needed for final production)



Figure 7. CCG3PA Based Power Adapter Application Diagram with Opto Coupler Feedback Control (24-pin QFN Device)



To Programming Header (Not needed for final production)



Figure 8 shows the application diagram of CCG3PA based power adapter with Direct Feedback control. In this application, VBUS is maintained at a constant voltage. The default value of VBUS upon power up (which is usually at 5 V) is set up by choosing the appropriate resistor divider that will set the FB node at a voltage expected by the secondary controller.

Feedback node is regulated using internal IDACs. Whenever a change in VBUS voltage is needed, CCG3PA will either source or sink a proportional current at feedback node, based on the amount of voltage change needed.



Figure 8. CCG3PA Based Power Adapter Application Diagram with Direct Feedback Control

To Programming Header (Not needed for final production)



Figure 9 shows the application diagram of a CCG3PA based power adapter application with direct feedback control for two port car charger. The car charger application can charge portable devices connected to the Type-C and Type-A port simultaneously. The Type-C port supports USBPD 3.0 QC 4.0, Apple Charging 2.4A, and AFC. The Type-A port supports QC 3.0, Apple Charging and AFC.

Figure 9. CCG3PA Based Power Adapter Application with Direct Feedback Control for Two Port Car Charger





Figure 10 shows the application diagram of a CCG3PA based power bank application. It shows dual port power bank implementation using CCG3PA device. The power bank application can charge portable devices connected to the Type-C and Type-A port simultaneously. The Type-C port can be configured to support USBPD 3.0 QC 4.0, Apple Charging 2.4A, and AFC. The Type-A port can be configured to support QC3.0, Apple Charging, and AFC.

The battery can be charged from Type-C and USBPD power adapters or BC1.2 power adapters.



Figure 10. CCG3PA Power Bank Application Diagram



## **Electrical Specifications**

### **Absolute Maximum Ratings**

### **Table 4. Absolute Maximum Ratings**

| Parameter                   | Description                                                                                       | Min   | Тур | Max                   | Units | Details/Conditions                                                        |
|-----------------------------|---------------------------------------------------------------------------------------------------|-------|-----|-----------------------|-------|---------------------------------------------------------------------------|
| V <sub>BUS_MAX</sub>        | Max supply voltage relative to V <sub>SS</sub> on VBUS_IN_DISCHARGE and VBUS_C_MON_DISCHARGE pins | -     | -   | 30                    | V     |                                                                           |
| $V_{DDD\_MAX}$              | Max supply voltage relative to V <sub>SS</sub>                                                    | _     | _   | 6                     | V     |                                                                           |
| V <sub>CC_PIN_ABS</sub>     | Max voltage on CC1, CC2 pins and port pins P2.2 and P2.3 for applicable devices                   | -     | -   | 22 <sup>[6]</sup>     | V     | Absolute max                                                              |
| V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                      | -0.5  | _   | V <sub>DDD</sub> +0.5 | V     |                                                                           |
| I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                          | -25   | _   | 25                    | mA    |                                                                           |
| I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH} > V_{DDD}$ , and Min for $V_{IL} < V_{SS}$                | -0.5  | -   | 0.5                   | mA    | Absolute max, current injected per pin                                    |
| V <sub>GPIO_OVT_ABS</sub>   | OVT GPIO voltage                                                                                  | -0.5  | -   | 6                     | V     | Applicable to port pins P0.0 and P0.1                                     |
| ESD_HBM                     | Electrostatic discharge human body model                                                          | 2200  | -   | -                     | V     | -                                                                         |
| ESD_CDM                     | Electrostatic discharge charged device model                                                      | 500   | -   | -                     | V     | -                                                                         |
| LU                          | Pin current for latch-up                                                                          | -100  | _   | 100                   | mA    | -                                                                         |
| ESD_IEC_CON                 | Electrostatic discharge IEC61000-4-2                                                              | 8000  | -   | -                     | V     | Contact discharge on CC1,<br>CC2, VBUS, P2.2 and P2.3<br>pins             |
| ESD_IEC_AIR                 | Electrostatic discharge IEC61000-4-2                                                              | 15000 | _   | _                     | V     | Air discharge for DPLUS,<br>DMINUS, CC1, CC2, VBUS,<br>P2.2 and P2.3 pins |

<sup>6.</sup> As per USB PD specification, maximum allowed VBUS = 21.5V.



### **Device-Level Specifications**

All specifications are valid for –40  $^{\circ}C \leq T_{A} \leq$  105  $^{\circ}C$  and  $T_{J} \leq$  120  $^{\circ}C,$  except where noted.

Table 5. DC Specifications

| Spec ID              | Parameter                         | Description                                                                    | Min                 | Тур   | Max                 | Units | Details/Conditions                                                                                                                                                        |
|----------------------|-----------------------------------|--------------------------------------------------------------------------------|---------------------|-------|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#2            | $V_{DDD}$                         | Power Supply Input Voltage                                                     | 2.7                 | _     | 5.5                 | V     | Sink mode, –40 °C ≤ T <sub>A</sub> ≤ 105 °C.                                                                                                                              |
| SID.PWR#2_A          | $V_{DDD}$                         | Power Supply Input Voltage                                                     | 3.0                 | -     | 5.5                 | V     | Source mode, $-40  ^{\circ}\text{C} \le T_{A} \le 105  ^{\circ}\text{C}$ .                                                                                                |
| SID.PWR#3            | V <sub>BUS_IN</sub>               | Power Supply Input Voltage                                                     | 3.0                 | _     | 24.5                | V     | $-40  ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105  ^{\circ}\text{C}.$                                                                                                |
| SID.PWR#5            | V <sub>CCD</sub>                  | Output Voltage for core Logic                                                  | ı                   | 1.8   | _                   | V     | _                                                                                                                                                                         |
| SID.PWR#13           | C <sub>exc</sub>                  | Power supply decoupling capacitor for V <sub>DDD</sub>                         | 0.8                 | 1     | ı                   | μF    | X5R ceramic or better                                                                                                                                                     |
| SID.PWR#14           | C <sub>exv</sub>                  | Power supply decoupling capacitor for VBUS_IN_DISH-CARGE                       | ı                   | 0.1   | -                   | μF    | X5R ceramic or better                                                                                                                                                     |
| Active Mode. Type    | pical values me                   | easured at V <sub>DDD</sub> = 5.0V or V <sub>BL</sub>                          | <sub>JS</sub> = 5.0 | V and | T <sub>A</sub> = 25 | 5 ℃.  |                                                                                                                                                                           |
| SID.PWR#8            | I <sub>DD_A</sub>                 | Supply current from V <sub>BUS</sub> or V <sub>DDD</sub>                       | ı                   | 10    | _                   | mA    | $V_{\rm DDD}$ = 5 V OR $V_{\rm BUS}$ = 5 V, $T_{\rm A}$ = 25 °C. CC1/CC2 in Tx or Rx, no I/O sourcing current, 2 SCBs at 1 Mbps, EA/ADC/CSA/UVOV ON, CPU at 24 MHz.       |
| Sleep Mode. Typ      | ical values me                    | asured at $V_{DD}$ = 3.3 V and $T_A$                                           | = 25 °C             |       |                     |       |                                                                                                                                                                           |
| SID25A               | I <sub>DD_S</sub>                 | CC, I <sup>2</sup> C, WDT wakeup on.<br>IMO at 24 MHz.                         | -                   | 3     | _                   | mA    | V <sub>DDD</sub> = 3.3 V, T <sub>A</sub> = 25 °C,<br>All blocks except CPU are on, CC IO<br>on, EA/ADC/CSA/UVOV On.                                                       |
| Deep Sleep Mod       | e. Typical valu                   | es measured at T <sub>A</sub> = 25 °C.                                         |                     |       |                     | •     |                                                                                                                                                                           |
| SID_PA_DS_UA         | I <sub>DD_PA_DS_UA</sub>          | V <sub>BUS</sub> = 4.5 to 5.5 V. CC<br>Attach, I <sup>2</sup> C, WDT Wakeup on | -                   | 100   | _                   | μА    | Power Adapter/Charger application<br>Power Source = $V_{BUS}$ = 5 V,<br>$T_A$ = 25 °C,<br>Type-C Not Attached. CC Attach, I <sup>2</sup> C<br>and WDT enabled for Wakeup. |
| SID_PA_DS_A          | I <sub>DD_PA_DS_A</sub>           | V <sub>BUS</sub> = 3.0 to 24.5 V. CC, I <sup>2</sup> C, WDT Wakeup on          | -                   | 500   | -                   | μΑ    | Power Adapter/Charger application<br>VBUS = 24.5 V, T <sub>A</sub> = 25 °C,<br>Part is in deep sleep. Attached, CC<br>I/O on, ADC/CSA/UVOV On                             |
| SID_PB_DS_UA         | I <sub>DD_PB_DS_UA</sub>          | V <sub>DDD</sub> = 3.0 to 5.5 V. CC<br>Attach, I <sup>2</sup> C, WDT Wakeup on | -                   | 100   | _                   | μA    | Power Bank application Power Source = V <sub>DDD</sub> = 5 V, T <sub>A</sub> = 25 °C, Type-C Not Attached. CC Attach, I <sup>2</sup> C and WDT enabled for Wakeup.        |
| SID_P-<br>B_DS_A_SRC | I <sub>DD_P</sub> .<br>B_DS_A_SRC | V <sub>DDD</sub> = 3.0 to 5.5 V.<br>CC, I <sup>2</sup> C, WDT Wakeup on        | -                   | 500   | _                   | μА    | Power Bank Source application $V_{\rm DDD}$ = 5 V, $T_{\rm A}$ = 25 °C, Part is in deep sleep. Attached, CC I/O on, ADC/CSA/UVOV On.                                      |
| SID_P-<br>B_DS_A_SNK | I <sub>DD_P-</sub><br>B_DS_A_SNK  | V <sub>BUS</sub> 4.0 to 24.5 V.<br>CC, I <sup>2</sup> C, WDT Wakeup on         | -                   | 500   | _                   | μΑ    | Power Bank Sink application $V_{BUS}$ = 24.5 V, $T_A$ = 25 °C, Part is in deep sleep. Attached, CC I/O on, ADC/CSA/UVOV On                                                |

Document Number: 002-16951 Rev. \*G Page 18 of 37



Table 6. AC Specifications (Guaranteed by Characterization)

| Spec ID     | Parameter              | Description                                               | Min | Тур | Max | Units | Details/Conditions   |
|-------------|------------------------|-----------------------------------------------------------|-----|-----|-----|-------|----------------------|
| SID.CLK#4   | F <sub>CPU</sub>       | CPU input frequency                                       | DC  | _   | 48  | MHz   | All V <sub>DDD</sub> |
| SID.PWR#17  | T <sub>SLEEP</sub>     | Wakeup from sleep mode                                    | ı   | 0   | ı   | μs    | _                    |
| SID.PWR#18  | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode                               | ı   | 1   | 35  | μs    | -                    |
| SYS.FES#1   | T_PWR_RDY              | Power-up to "Ready to accept I <sup>2</sup> C/CC command" | -   | 5   | 25  | ms    | -                    |
| SID.PWR#18A | T <sub>POR_HIZ_T</sub> | Power-on I/O Initialization Time                          | _   | 3   | ı   | ms    | -                    |

I/O

Table 7. I/O DC Specifications

| Spec ID     | Parameter                 | Description                                                           | Min                     | Тур                    | Max                  | Units | Details/Conditions                                                                                                  |
|-------------|---------------------------|-----------------------------------------------------------------------|-------------------------|------------------------|----------------------|-------|---------------------------------------------------------------------------------------------------------------------|
| SID.GIO#37  | V <sub>IH_CMOS</sub>      | Input voltage HIGH threshold                                          | $0.7 \times V_{DDD}$    | _                      | _                    | V     | CMOS input                                                                                                          |
| SID.GIO#38  | V <sub>IL_CMOS</sub>      | Input voltage LOW threshold                                           | -                       | 0.3 × V <sub>DDD</sub> |                      | V     | CMOS input                                                                                                          |
| SID.GIO#39  | V <sub>IH_VDDD2.7</sub> - | LVTTL input, V <sub>DDD</sub> < 2.7 V                                 | 0.7× V <sub>DDD</sub>   | _                      | _                    | V     | _                                                                                                                   |
| SID.GIO#40  | V <sub>IL_VDDD2.7-</sub>  | LVTTL input, V <sub>DDD</sub> < 2.7 V                                 | -                       | _                      | $0.3 \times V_{DDD}$ | V     | _                                                                                                                   |
| SID.GIO#41  | V <sub>IH_VDDD2.7+</sub>  | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$                              | 2.0                     | _                      | _                    | V     | _                                                                                                                   |
| SID.GIO#42  | V <sub>IL_VDDD2.7+</sub>  | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$                              | -                       | _                      | 0.8                  | V     | _                                                                                                                   |
| SID.GIO#33  | V <sub>OH_3V</sub>        | Output voltage HIGH level                                             | V <sub>DDD</sub> -0.6   | _                      | _                    | V     | $I_{OH}$ = 4 mA at 3-V $V_{DDD}$                                                                                    |
| SID.GIO#36  | V <sub>OL_3V</sub>        | Output voltage LOW level                                              | -                       | _                      | 0.6                  | V     | $I_{OL}$ = 10 mA at 3-V $V_{DDD}$                                                                                   |
| SID.GIO#5   | R <sub>PU</sub>           | Pull-up resistor value                                                | 3.5                     | 5.6                    | 8.5                  | kΩ    | +25 °C T <sub>A</sub> , all V <sub>DDD</sub>                                                                        |
| SID.GIO#6   | R <sub>PD</sub>           | Pull-down resistor value                                              | 3.5                     | 5.6                    | 8.5                  | kΩ    | +25 °C T <sub>A</sub> , all V <sub>DDD</sub>                                                                        |
| SID.GIO#16  | I <sub>IL</sub>           | Input leakage current (absolute value)                                | -                       | -                      | 2                    | nA    | +25 °C T <sub>A</sub> , 3-V V <sub>DDD</sub>                                                                        |
| SID.GIO#17  | C <sub>PIN_A</sub>        | Max pin capacitance                                                   | -                       | _                      | 22                   | pF    | Capacitance on DP0, DM0, DP1, DMI pins. Guaranteed by characterization.                                             |
| SID.GIO#17A | C <sub>PIN</sub>          | Max pin capacitance                                                   | -                       | 3                      | 7                    | pF    | –40°C to +85°C T <sub>A</sub> , All V <sub>DDD</sub> , all other I/O <sub>S</sub> . Guaranteed by characterization. |
| SID.GIO#43  | V <sub>HYSTTL</sub>       | Input hysteresis, LVTTL V <sub>DDD</sub> > 2.7 V                      | 15                      | 40                     | _                    | mV    | Guaranteed by characterization.                                                                                     |
| SID.GIO#44  | V <sub>HYSCMOS</sub>      | Input hysteresis CMOS                                                 | 0.05 × V <sub>DDD</sub> | _                      | _                    | mV    | V <sub>DDD</sub> < 4.5 V.<br>Guaranteed by characterization.                                                        |
| SID69       | I <sub>DIODE</sub>        | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | _                       | _                      | 100                  | μA    | Guaranteed by design.                                                                                               |
| SID.GIO#45  | I <sub>TOT_GPIO</sub>     | Maximum total sink chip current                                       | _                       | _                      | 85                   | mA    | Guaranteed by design.                                                                                               |
| OVT         |                           |                                                                       |                         |                        |                      | •     |                                                                                                                     |
| SID.GIO#46  | I <sub>IHS</sub>          | Input current when Pad > V <sub>DDD</sub> for OVT inputs              | -                       | _                      | 10.00                | μA    | Per I <sup>2</sup> C specification                                                                                  |

Document Number: 002-16951 Rev. \*G Page 19 of 37



### Table 8. I/O AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter          | Description                   | Min | Тур | Max | Units | Details/Conditions                                 |
|---------|--------------------|-------------------------------|-----|-----|-----|-------|----------------------------------------------------|
| SID70   | T <sub>RISEF</sub> | Rise time in Fast Strong mode | 2   | _   | 12  | ns    | 3.3-V V <sub>DDD</sub> , C <sub>load</sub> = 25 pF |
| SID71   | T <sub>FALLF</sub> | Fall time in Fast Strong mode | 2   | _   | 12  | ns    | 3.3-V V <sub>DDD</sub> , C <sub>load</sub> = 25 pF |

### Table 9. GPIO\_20VT DC Specifications (Applicable to port pins P2.2 and P2.3 only)

(Guaranteed by Characterization)

| Spec ID#         | Parameter                | Description                                                                     | Min  | Тур | Max | Units | Details / Conditions                                                   |
|------------------|--------------------------|---------------------------------------------------------------------------------|------|-----|-----|-------|------------------------------------------------------------------------|
| SID.GPIO_20VT#4  | GPIO_20VT_I_LU           | GPIO_20VT Latch up current limits                                               | -140 | -   | 140 | mA    | Max / min current in to any input or output, pin-to-pin, pin-to-supply |
| SID.GPIO_20VT#5  | GPIO_20VT_RPU            | GPIO_20VT Pull-up resistor value                                                | 1    | -   | 25  | kΩ    | +25 °C T <sub>A</sub> , 1.4 V to<br>GPIO_20VT_Voh(min)                 |
| SID.GPIO_20VT#6  | GPIO_20VT_RPD            | GPIO_20VT Pull-down resistor value                                              | 2.5  | -   | 20  | kΩ    | +25°C T <sub>A</sub> , 1.4-V to V <sub>DDD</sub>                       |
| SID.GPIO_20VT#16 | GPIO_20VT_IIL            | GPIO_20VT Input leakage current (absolute value)                                | -    | -   | 2   | nA    | +25°C T <sub>A</sub> , 3-V V <sub>DDD</sub>                            |
| SID.GPIO_20VT#17 | GPIO_20VT_CPIN           | GPIO_20VT pin capacitance                                                       | 15   | -   | 25  | pF    | -40 °C to +85 °C T <sub>A</sub> , All V <sub>DDD</sub> , F = 1 MHz     |
| SID.GPIO_20VT#36 | GPIO_20VT_Vol            | GPIO_20VT Output Voltage low level.                                             | -    | -   | 0.4 | V     | I <sub>OL</sub> = 2 mA                                                 |
| SID.GPIO_20VT#41 | GPIO_20VT_Vi-<br>h_LVTTL | GPIO_20VT LVTTL Input<br>Voltage high level.                                    | 2    | -   | -   | V     | $V_{DDD} \ge 2.7 \text{ V}$                                            |
| SID.GPIO_20VT#42 | GPIO_20VT_Vil_LVTT<br>L  | GPIO_20VT LVTTL Input<br>Voltage low level.                                     | -    | -   | 0.8 | V     | $V_{DDD} \ge 2.7 \text{ V}$                                            |
| SID.GPIO_20VT#43 | GPIO_20VT_Vhysttl        | GPIO_20VT Input hysteresis LVTTL                                                | 15   | 40  | -   | mV    | $V_{DDD} \ge 2.7 \text{ V}$                                            |
| SID.GPIO_20VT#69 | GPIO_20VT_IDIODE         | GPIO_20VT Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | _    | -   | 100 | μA    |                                                                        |

### Table 10. GPIO\_20VT AC Specifications (Applicable to port pins P2.2 and P2.3 only)

(Guaranteed by Characterization)

| Spec ID#         | Parameter | Description                                | Min | Тур | Max | Units | Details / Conditions               |
|------------------|-----------|--------------------------------------------|-----|-----|-----|-------|------------------------------------|
| SID.GPIO_20VT#70 |           | GPIO_20VT Rise time in Fast Strong Mode    | 1   | ı   | 45  | ns    | All $V_{DDD}$ , $C_{load} = 25 pF$ |
| SID.GPIO_20VT#71 |           | GPIO_20VT Fall time in Fast<br>Strong Mode | 2   | -   | 15  | ns    | All $V_{DDD}$ , $C_{load} = 25 pF$ |

Document Number: 002-16951 Rev. \*G Page 20 of 37



### **Digital Peripherals**

The following specifications apply to the Timer/Counter/PWM peripherals in the Timer mode.

Pulse Width Modulation (PWM) for GPIO Pins

 Table 11. PWM AC Specifications (Guaranteed by Characterization)

| Spec ID      | Parameter             | Description                  | Min  | Тур | Max | Units | Details/Conditions                                                                                    |
|--------------|-----------------------|------------------------------|------|-----|-----|-------|-------------------------------------------------------------------------------------------------------|
| SID.TCPWM.3  | T <sub>CPWMFREQ</sub> | Operating frequency          | _    | 1   | Fc  | MHz   | Fc max = CLK_SYS.<br>Maximum = 48 MHz.                                                                |
| SID.TCPWM.4  | T <sub>PWMENEXT</sub> | Input trigger pulse width    | 2/Fc | _   | _   | ns    | For all trigger events                                                                                |
| SID.TCPWM.5  | T <sub>PWMEXT</sub>   | Output trigger pulse width   | 2/Fc | -   | ı   | ns    | Minimum possible width of<br>Overflow, Underflow, and CC<br>(Counter equals Compare<br>value) outputs |
| SID.TCPWM.5A | T <sub>CRES</sub>     | Resolution of counter        | 1/Fc | -   | _   | ns    | Minimum time between successive counts                                                                |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution               | 1/Fc | -   | 1   | ns    | Minimum pulse width of PWM output                                                                     |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution | 1/Fc | -   | ı   | ns    | Minimum pulse width between quadrature-phase inputs                                                   |

P<sub>C</sub>

### Table 12. Fixed I<sup>2</sup>C DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | _   | -   | 100 | μA    | _                  |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | _   | -   | 135 | μA    | _                  |
| SID151  | I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | _   | -   | 310 | μA    | _                  |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | -   | 1.4 | -   | μA    | _                  |

### Table 13. Fixed I<sup>2</sup>C AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | _   | -   | 1   | Mbps  |                    |

### Table 14. Fixed UART DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 kbps  | -   | -   | 20  | μA    | -                  |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 kbps | _   | -   | 312 | μA    | -                  |

### Table 15. Fixed UART AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | _   | _   | 1   | Mbps  | _                  |

Document Number: 002-16951 Rev. \*G Page 21 of 37



### Table 16. Fixed SPI DC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163  | I <sub>SPI1</sub> | Block current consumption at 1 Mb/s | _   | _   | 360 | μΑ    | _                  |
| SID164  | I <sub>SPI2</sub> | Block current consumption at 4 Mb/s | _   | _   | 560 | μΑ    | _                  |
| SID165  | I <sub>SPI3</sub> | Block current consumption at 8 Mb/s | _   | _   | 600 | μA    | _                  |

### Table 17. Fixed SPI AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                       | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|---------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID166  | F <sub>SPI</sub> | SPI Operating frequency (Master; 6X oversampling) | -   | -   | 8   | MHz   | -                  |

### Table 18. Fixed SPI Master Mode AC Specifications (Guaranteed by Characterization)

| Spec ID | Parameter        | Description                             | Min | Тур | Max | Units | Details/Conditions               |
|---------|------------------|-----------------------------------------|-----|-----|-----|-------|----------------------------------|
| SID167  | $T_{DMO}$        | MOSI Valid after SClock driving edge    | -   | _   | 15  | ns    | _                                |
| SID168  | T <sub>DSI</sub> | MISO Valid before SClock capturing edge | 20  | -   | -   | ne ne | Full clock, late MISO sampling   |
| SID169  | T <sub>HMO</sub> | Previous MOSI data hold time            | 0   | ı   | ı   | ns    | Referred to slave capturing edge |

#### Table 19. Fixed SPI Slave Mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                          | Min | Тур | Max                       | Units | Details/Conditions                    |
|---------|----------------------|------------------------------------------------------|-----|-----|---------------------------|-------|---------------------------------------|
| SID170  | T <sub>DMI</sub>     | MOSI Valid before Sclock capturing edge              | 40  | -   | _                         | ns    | _                                     |
| SID171  | T <sub>DSO</sub>     | MISO Valid after Sclock driving edge                 | _   | -   | 42 + 3 × T <sub>CPU</sub> | ns    | T <sub>CPU</sub> = 1/F <sub>CPU</sub> |
| SID171A | T <sub>DSO_EXT</sub> | MISO Valid after Sclock driving edge in Ext Clk mode | -   | -   | 48                        | ns    | _                                     |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                         | 0   | _   | _                         | ns    | _                                     |
| SID172A | T <sub>SSELSCK</sub> | SSEL Valid to first SCK Valid edge                   | 100 | _   | _                         | ns    | _                                     |

Document Number: 002-16951 Rev. \*G Page 22 of 37



#### **System Resources**

Power-on-Reset (POR) with Brown Out SWD Interface

Table 20. Imprecise Power On Reset (PRES) (Guaranteed by Characterization)

| Spec ID | Parameter             | Description                              | Min  | Тур | Max  | Units | Details/Conditions |
|---------|-----------------------|------------------------------------------|------|-----|------|-------|--------------------|
| SID185  | V <sub>RISEIPOR</sub> | Power-on Reset (POR) rising trip voltage | 0.80 | -   | 1.50 | ٧     | _                  |
| SID186  | V <sub>FALLIPOR</sub> | POR falling trip voltage                 | 0.70 | -   | 1.4  | V     | _                  |

#### Table 21. Precise Power On Reset (POR)

(Guaranteed by Characterization)

| Spec ID | Parameter              | Description                                               | Min  | Тур | Max  | Units | Details/Conditions |
|---------|------------------------|-----------------------------------------------------------|------|-----|------|-------|--------------------|
| SID190  | V <sub>FALLPPOR</sub>  | Brown-out Detect (BOD) trip voltage in active/sleep modes | 1.48 | -   | 1.62 | ٧     | _                  |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep mode                       | 1.1  | _   | 1.5  | V     | _                  |

### Table 22. SWD Interface Specifications

(Guaranteed by Characterization)

| Spec ID   | Parameter    | Description              | Min      | Тур | Max      | Units | Details/Conditions               |
|-----------|--------------|--------------------------|----------|-----|----------|-------|----------------------------------|
| SID.SWD#1 | F_SWDCLK1    | $3.3V \le VDDD \le 5.5V$ | _        | -   | 14       | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| SID.SWD#2 | F_SWDCLK2    | 2.7V ≤ VDDD ≤ 3.3V       | _        | -   | 7        | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| SID.SWD#3 | T_SWDI_SETUP | T = 1/f SWDCLK           | 0.25 × T | _   | _        | ns    | _                                |
| SID.SWD#4 | T_SWDI_HOLD  | T = 1/f SWDCLK           | 0.25 × T | _   | _        | ns    | _                                |
| SID.SWD#5 | T_SWDO_VALID | T = 1/f SWDCLK           | _        | _   | 0.50 × T | ns    | _                                |
| SID.SWD#6 | T_SWDO_HOLD  | T = 1/f SWDCLK           | 1        | _   | _        | ns    | _                                |

Internal Main Oscillator

#### Table 23. IMO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max  | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | -   | 1   | 1000 | μΑ    | _                  |

#### Table 24. IMO AC Specifications

| Spec ID    | Parameter               | Description                                         | Min | Тур | Max | Units | Details/Conditions                                              |
|------------|-------------------------|-----------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------|
| SID.CLK#13 | F <sub>IMOTOL</sub>     | Frequency variation at 24, 36, and 48 MHz (trimmed) | 1   | -   | ±2  | %     | _                                                               |
| SID226     | T <sub>STARTIMO</sub>   | IMO start-up time                                   | -   | -   | 7   | μs    | Guaranteed by characterization.                                 |
| SID228     | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                                | -   | 145 | 1   | ps    | Guaranteed by characterization.                                 |
| SID.CLK#1  | F <sub>IMO</sub>        | IMO frequency                                       | 24  | 36  | 48  | MHz   | Only 3 frequencies<br>supported: 24 MHz,<br>36 MHz, and 48 MHz. |

Document Number: 002-16951 Rev. \*G Page 23 of 37



Internal Low-Speed Oscillator Power Down

### Table 25. ILO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter            | Description                       | Min | Тур | Max  | Units | Details/Conditions |
|---------|----------------------|-----------------------------------|-----|-----|------|-------|--------------------|
| SID231  | I <sub>ILO1</sub>    | I <sub>LO</sub> operating current | -   | 0.3 | 1.05 | μΑ    | _                  |
| SID233  | I <sub>ILOLEAK</sub> | I <sub>LO</sub> leakage current   | -   | 2   | 15   | nA    | _                  |

### Table 26. ILO AC Specifications

| Spec ID   | Parameter              | Description                   | Min | Тур | Max | Units | Details/Conditions                  |
|-----------|------------------------|-------------------------------|-----|-----|-----|-------|-------------------------------------|
| SID234    | T <sub>STARTILO1</sub> | I <sub>LO</sub> start-up time | -   | _   | 2   | ms    | Guaranteed by Character-<br>ization |
| SID238    | T <sub>ILODUTY</sub>   | I <sub>LO</sub> duty cycle    | 40  | 50  | 60  | %     | Guaranteed by Character-<br>ization |
| SID.CLK#5 | F <sub>ILO</sub>       | I <sub>LO</sub> frequency     | 20  | 40  | 80  | kHz   | _                                   |

### Table 27. PD DC Specifications

| Spec ID  | Parameter              | Description                                                    | Min  | Тур | Max   | Units | Details/Conditions                                         |
|----------|------------------------|----------------------------------------------------------------|------|-----|-------|-------|------------------------------------------------------------|
| SID.PD.1 | Rp_std                 | DFP CC termination for default USB Power                       | 64   | 80  | 96    | μΑ    | _                                                          |
| SID.PD.2 | Rp_1.5A                | DFP CC termination for 1.5A power                              | 166  | 180 | 194.4 | μA    | _                                                          |
| SID.PD.3 | Rp_3.0A                | DFP CC termination for 3.0A power                              | 304  | 330 | 356.4 | μA    | _                                                          |
| SID.PD.4 | Rd                     | UFP CC termination                                             | 4.59 | 5.1 | 5.61  | kΩ    | _                                                          |
| SID.PD.5 | Rd_DB                  | UFP (Power Bank) Dead Battery CC<br>Termination on CC1 and CC2 | 4.08 | 5.1 | 6.12  | kΩ    | All supplies forced to 0V and 1.32 V applied at CC1 or CC2 |
| SID.PD.6 | V <sub>gndoffset</sub> | Ground offset tolerated by BMC receiver                        | -500 | ı   | 500   | mV    | Relative to the remote BMC transmitter.                    |

### Table 28. LS-CSA Specifications

| Spec ID      | Parameter    | Description                                                    | Min   | Тур | Max | Units | Details/Conditions             |
|--------------|--------------|----------------------------------------------------------------|-------|-----|-----|-------|--------------------------------|
| SID.LSCSA.1  | Cin_inp      | CSP Input capacitance                                          | 7     | _   | 10  | pF    | Guaranteed by characterization |
| SID.LSCSA.2  | Csa_Acc1     | CSA accuracy 5 mV < Vsense < 10 mV                             | -15   | _   | 15  | %     |                                |
| SID.LSCSA.3  | Csa_Acc2     | CSA accuracy 10 mV < Vsense < 15 mV                            | -10   | _   | 10  | %     |                                |
| SID.LSCSA.4  | Csa_Acc3     | CSA accuracy 15 mV < Vsense < 20 mV                            | -6    | -   | 6   | %     |                                |
| SID.LSCSA.5  | Csa_Acc4     | CSA accuracy 20 mV < Vsense < 30 mV                            | -5    | _   | 5   | %     |                                |
| SID.LSCSA.6  | Csa_Acc5     | CSA accuracy 30 mV < Vsense < 50 mV                            | -4    | _   | 4   | %     | Active Mode                    |
| SID.LSCSA.7  | Csa_Acc6     | CSA accuracy 50 mV < Vsense                                    | -4    | _   | 4   | %     | Active Mode                    |
| SID.LSCSA.8  | Csa_SCP_Acc1 | CSA SCP 80 mV                                                  | -16.5 | -   | 30  | %     |                                |
| SID.LSCSA.9  | Csa_SCP_Acc2 | CSA SCP 100 mV                                                 | -13.4 | _   | 24  | %     |                                |
| SID.LSCSA.10 | Csa_SCP_Acc3 | CSA SCP 150 mV                                                 | -9.4  | _   | 16  | %     |                                |
| SID.LSCSA.11 | Csa_SCP_Acc4 | CSA SCP 200 mV                                                 | -7.5  | -   | 12  | %     |                                |
| SID.LSCSA.12 | Av           | Nominal Gain values supported: 5, 10, 20, 35, 50, 75, 125, 150 | 5     | _   | 150 | V/V   | _                              |
| SID.LSCSA.24 | Av1_E_Trim   | Gain Error                                                     | -3    |     | 3   | %     | Guaranteed by characterization |
| SID.LSCSA.31 | Av_E_SCP     | Gain Error of SCP stage                                        | -3.5  | -   | 3.5 | %     | Guaranteed by characterization |

Document Number: 002-16951 Rev. \*G Page 24 of 37



### Table 29. LS-CSA AC Specifications

(Guaranteed by Characterization)

| Spec ID        | Parameter             | Description                                                        | Min | Тур | Max | Units | Details/Conditions        |
|----------------|-----------------------|--------------------------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID.LSCSA.AC.1 | T <sub>OCP_GPIO</sub> | Delay from OCP threshold trip to output GPIO toggle                | 1   | -   | 20  | μs    | Available on P1.0 or P1.1 |
| SID.LSCSA.AC.2 | T <sub>OCP_Gate</sub> | Delay from OCP threshold trip to external PFET Power Gate Turn off | 1   | -   | 50  | μs    | _                         |
| SID.LSCSA.AC.3 | T <sub>SCP_GPIO</sub> | Delay from SCP threshold trip to output GPIO toggle                | 1   | -   | 15  | μs    | Available on P1.0 or P1.1 |
| SID.LSCSA.AC.4 | T <sub>SCP_Gate</sub> | Delay from SCP threshold trip to external PFET Power Gate Turn off | 1   | -   | 50  | μs    | _                         |
| SID.LSCSA.AC.5 | T <sub>SR_GPIO</sub>  | Delay from SR threshold trip to output GPIO toggle                 | 1   | 1   | 20  | μs    | Available on P1.0 or P1.1 |

### Table 30. UV/OV Specifications

(Guaranteed by Characterization)

| Spec ID    | Parameter          | Description                                       | Min  | Тур | Max | Units | Details/Conditions |
|------------|--------------------|---------------------------------------------------|------|-----|-----|-------|--------------------|
| SID.UVOV.1 | V <sub>THOV1</sub> | Overvoltage Threshold Accuracy, 4.0 V to 11.0 V   | -3   | -   | 3   | %     |                    |
| SID.UVOV.2 | V <sub>THOV2</sub> | Overvoltage Threshold Accuracy,<br>11 V to 27.4 V | -3.2 | -   | 3.2 | %     |                    |
| SID.UVOV.3 | V <sub>THUV1</sub> | Undervoltage Threshold Accuracy, 2.7 V to 3.3 V   | -4   | -   | 4   | %     | - Active Mode      |
| SID.UVOV.4 | V <sub>THUV2</sub> | Undervoltage Threshold Accuracy, 3.3 V to 4.0 V   | -3.5 | -   | 3.5 | %     | Active Mode        |
| SID.UVOV.5 | V <sub>THUV3</sub> | Undervoltage Threshold Accuracy, 4.0 V to 11.0 V  | -3   | -   | 3   | %     |                    |
| SID.UVOV.6 | V <sub>THUV4</sub> | Undervoltage Threshold Accuracy, 11.0 V to 22.0 V | -2.9 | -   | 2.9 | %     |                    |

### Table 31. UV/OV AC Specifications

(Guaranteed by Characterization)

| Spec ID       | Parameter            | Description                                                       | Min | Тур | Max | Units | Details/Conditions        |
|---------------|----------------------|-------------------------------------------------------------------|-----|-----|-----|-------|---------------------------|
| SID.UVOV.AC.1 | T <sub>OV_GPIO</sub> | Delay from UV threshold trip to output GPIO toggle                | 1   | _   | 20  | μs    | Available on P1.0 or P1.1 |
| SID.UVOV.AC.2 | T <sub>OV_GATE</sub> | Delay from UV threshold trip to external PFET power gate turn off | 1   | _   | 50  | μs    | _                         |
| SID.UVOV.AC.3 | T <sub>UV_GPIO</sub> | Delay from UV threshold trip to output GPIO toggle                | -   | _   | 20  | μs    | Available on P1.0 or P1.1 |

Document Number: 002-16951 Rev. \*G Page 25 of 37



Gate Driver Specifications

Table 32. Gate Driver DC Specifications

| Spec ID   | Parameter        | Description                                    | Min  | Тур   | Max  | Units | Details/Conditions                                                   |  |
|-----------|------------------|------------------------------------------------|------|-------|------|-------|----------------------------------------------------------------------|--|
| SID.GD.1  | R <sub>PD</sub>  | Pull-down resistance                           | -    | _     | 3    | kΩ    | Applicable on VBUS_P_CTRL and VBUS_C_CTRL to turn ON external PFET.  |  |
| SID.GD.2  | R <sub>PU</sub>  | Pull-up resistance                             | -    | -     | 4    | kΩ    | Applicable on VBUS_P_CTRL to turn OFF external PFET                  |  |
| SID.GD.3  | I <sub>PD0</sub> | Pull-down current sink at drive strength of 1  | 25   | _     | 75   | μA    |                                                                      |  |
| SID.GD.4  | I <sub>PD1</sub> | Pull-down current sink at drive strength of 2  | 50   | _     | 150  | μA    |                                                                      |  |
| SID.GD.5  | I <sub>PD2</sub> | Pull-down current sink at drive strength of 4  | 140  | -     | 300  | μA    | I-mode (current mode) pull down at<br>5 V. Applicable on VBUS_P_CTRL |  |
| SID.GD.6  | I <sub>PD3</sub> | Pull-down current sink at drive strength of 8  | 280  | -     | 580  | μA    | and VBUS_C_CTRL to turn ON external PFET                             |  |
| SID.GD.7  | I <sub>PD4</sub> | Pull-down current sink at drive strength of 16 | 560  | -     | 1200 | μA    |                                                                      |  |
| SID.GD.8  | I <sub>PD5</sub> | Pull-down current sink at drive strength of 32 | 1120 | -     | 2300 | μA    |                                                                      |  |
| SID.GD.9  | I_leak_p1        | Pin leakage on VBUS_P_CTRL                     | 1    | 0.003 | _    | μΑ    | +25 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BUS</sub> |  |
| SID.GD.10 | I_leak_c1        | Pin leakage on VBUS_C_CTRL                     | _    | 0.003 | _    | μA    | +25 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BU</sub>  |  |
| SID.GD.11 | I_leak_p2        | Pin leakage on VBUS_P_CTRL                     | _    | -     | 2    | μA    | +85 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BU</sub>  |  |
| SID.GD.12 | I_leak_c2        | Pin leakage on VBUS_C_CTRL                     | _    | _     | 2    | μA    | +85 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BU</sub>  |  |
| SID.GD.13 | I_leak_p3        | Pin leakage on VBUS_P_CTRL                     | _    | _     | 7    | μA    | +125 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BU</sub> |  |
| SID.GD.14 | I_leak_c3        | Pin leakage on VBUS_C_CTRL                     | _    | _     | 7    | μA    | +125 °C T <sub>J</sub> , 5-V V <sub>DDD</sub> , 20-V V <sub>BU</sub> |  |

Table 33. Gate Driver AC Specifications

(Guaranteed by Characterization)

| Spec ID   | Parameter                | Description                                  | Min | Тур | Max | Units | Details/Conditions                                                                                                                             |
|-----------|--------------------------|----------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.GD.15 | T <sub>PD1</sub>         | Pull down delay on<br>VBUS_C_CTRL            | -   | 1   | 2   | μs    | Cload = 2 nF, Delay to VBUS $-1.5$ V from initiation of falling edge, VBUS = 5 V to 20 V, 50 K $\Omega$ tied between VBUS_C_CTRL and VBUS      |
| SID.GD.16 | T <sub>r_discharge</sub> | Discharge rate of output node on VBUS_C_CTRL | -   | -   | 5   | V/µs  | 80% to 20%, 50 KΩ tied between VBUS_C_CTRL and VBUS, Cload = 2 nF, Vinitial = 24 V                                                             |
| SID.GD.17 | T <sub>PD2</sub>         | Pull down delay on<br>VBUS_P_CTRL            | 1   | 1   | 2   | μs    | Cload = 2 nF, Delay to VBUS $-1.5$ V from initiation of falling edge, $V_{BUS}$ = 5 V to 20 V, 50 K $\Omega$ tied between VBUS_C_CTRL and VBUS |
| SID.GD.18 | T <sub>PU</sub>          | Pull up delay on VBUS_P_CTRL                 | -   | -   | 18  | μs    | Cload = 2 nF, Delay to VBUS $-1.5$ V from initiation of falling edge, VBUS = 5 V to 20 V, 50 K $\Omega$ tied between VBUS $_{-}$ CTRL and VBUS |
| SID.GD.19 | SR <sub>PU</sub>         | Output slew rate on VBUS_P_CTRL              | _   | -   | 5   | V/µs  | Cload = 2 nF, 20% to 80% of VBUS_P_CTRL range                                                                                                  |
| SID.GD.20 | SR <sub>PD</sub>         | Output slew rate on VBUS_P_CTRL              | _   | 1   | 5   | V/µs  | Cload = 2 nF, 80% to 20% of VBUS_P_CTRL range                                                                                                  |

Document Number: 002-16951 Rev. \*G Page 26 of 37



Table 34. VBUS Discharge Specifications

| Spec ID#         | Parameter | Description                                                   | Min  | Тур | Max | Units | Details / Conditions                                                        |
|------------------|-----------|---------------------------------------------------------------|------|-----|-----|-------|-----------------------------------------------------------------------------|
| SID.VBUS.DISC.6  | l1        | 20-V NMOS ON current for DS = 1                               | 0.15 | _   | 1   | mA    |                                                                             |
| SID.VBUS.DISC.7  | 12        | 20-V NMOS ON current for DS = 2                               | 0.4  | _   | 2   | mA    |                                                                             |
| SID.VBUS.DISC.8  | 14        | 20-V NMOS ON current for DS = 4                               | 0.9  | _   | 4   | mA    | Measured at 0.5 V                                                           |
| SID.VBUS.DISC.9  | 18        | 20-V NMOS ON current for DS = 8                               | 2    | _   | 8   | mA    |                                                                             |
| SID.VBUS.DISC.10 | I16       | 20-V NMOS ON current for DS = 16                              | 4    | _   | 10  | mA    |                                                                             |
| SID.VBUS.DISC.11 |           | Error percentage of final V <sub>BUS</sub> value from setting | _    | -   | 10  |       | When V <sub>BUS</sub> is discharged to 5 V. Guaranteed by Characterization. |

### Table 35. Voltage (VBUS) Regulation DC Specifications

| Spec ID#     | Parameter           | Description                 | Min   | Тур | Max   | Units | Details / Conditions                                |
|--------------|---------------------|-----------------------------|-------|-----|-------|-------|-----------------------------------------------------|
| SID.DC.VR.1  | V_IN_3              | V(pad_in) at 3-V target     | 2.85  | 3   | 3.15  | V     | Active mode shunt regulator at 3 V with bandgap     |
| SID.DC.VR.2  | V_IN_5              | V(pad_in) at 5-V target     | 4.75  | 5   | 5.25  | V     | Active mode shunt regulator at 5 V                  |
| SID.DC.VR.3  | V_IN_9              | V(pad_in) at 9-V target     | 8.55  | 9   | 9.45  | V     | Active mode shunt regulator at 9 V                  |
| SID.DC.VR.4  | V_IN_15             | V(pad_in) at 15-V target    | 14.25 | 15  | 15.75 | V     | Active mode shunt regulator at 15 V                 |
| SID.DC.VR.5  | V_IN_20             | V(pad_in) at 20-V target    | 19    | 20  | 21    | V     | Active mode shunt regulator at 20 V                 |
| SID.DC.VR.6  | V_IN_3_DS           | V(pad_in) at 3-V target     | 2.7   | 3   | 3.3   | V     | Deep Sleep mode shunt regulator at 3 V with bandgap |
| SID.DC.VR.7  | V_IN_5_DS           | V(pad_in) at 5-V target     | 4.5   | 5   | 5.5   | V     | Deep Sleep mode shunt regulator at 5 V              |
| SID.DC.VR.8  | V_IN_9_DS           | V(pad_in) at 9-V target     | 8.1   | 9   | 9.1   | V     | Deep Sleep mode shunt regulator at 9 V              |
| SID.DC.VR.9  | V_IN_15_DS          | V(pad_in) at 15-V target    | 13.5  | 15  | 16.5  | V     | Deep Sleep mode shunt regulator at 15 V             |
| SID.DC.VR.10 | V_IN_20_DS          | V(pad_in) at 20-V target    | 18    | 20  | 22    | V     | Deep Sleep mode shunt regulator at 20 V             |
| SID.DC.VR.11 | I <sub>KA_OFF</sub> | Off-state cathode current   | -     | _   | 10    | μA    | _                                                   |
| SID.DC.VR.12 | I <sub>KA_ON</sub>  | Current through cathode pin | -     | _   | 10    | mA    | -                                                   |

### **Table 36. VBUS Short Protection Specifications**

| Spec ID   | Parameter           | Description                                                         | Min | Тур | Max | Units | Details/Conditions              |
|-----------|---------------------|---------------------------------------------------------------------|-----|-----|-----|-------|---------------------------------|
| SID.VSP.1 | V_SHORT_<br>TRIGGER | Short-to-VBUS system-side clamping voltage on the CC/P2.2/P2.3 pins | _   | 9   | -   | V     | Guaranteed by Characterization. |

### Table 37. VBUS DC Regulator Specifications

| Spec ID    | Parameter      | Description                   | Min  | Тур | Max  | Units | Details/Conditions |
|------------|----------------|-------------------------------|------|-----|------|-------|--------------------|
| SID.VREG.2 | VBUS<br>DETECT | VBUS detect threshold voltage | 1.08 | _   | 2.62 | V     | _                  |

Document Number: 002-16951 Rev. \*G Page 27 of 37



### Table 38. VBUS AC Regulator Specifications

| Spec ID    | Parameter          | Description                                         | Min | Тур | Max | Units | Details/Conditions              |
|------------|--------------------|-----------------------------------------------------|-----|-----|-----|-------|---------------------------------|
| SID.VREG.3 | T <sub>start</sub> | Total startup time for the regulator supply outputs | -   | ı   | 200 | us    | Guaranteed by Characterization. |

Analog to Digital Converter

### Table 39. ADC DC Specifications (Guaranteed by Characterization)

| Spec ID    | Parameter             | Description                                         | Min  | Тур | Max  | Units | Details/Conditions                       |
|------------|-----------------------|-----------------------------------------------------|------|-----|------|-------|------------------------------------------|
| SID.ADC.1  | Resolution            | ADC resolution                                      | _    | 8   | -    | Bits  | _                                        |
| SID.ADC.2  | INL                   | Integral non-linearity                              | -2.5 | -   | 2.5  | LSB   | Reference voltage generated from VDDD    |
| SID.ADC.2A | INL                   | Integral non-linearity                              | -1.5 | 1   | 1.5  | LSB   | Reference voltage generated from bandgap |
| SID.ADC.3  | DNL                   | Differential non-linearity                          | -2.5 | -   | 2.5  | LSB   | Reference voltage generated from VDDD    |
| SID.ADC.3A | DNL                   | Differential non-linearity                          | -1.5 | -   | 1.5  | LSB   | Reference voltage generated from bandgap |
| SID.ADC.4  | Gain Error            | Gain error                                          | -1.5 | _   | 1.5  | LSB   | _                                        |
| SID.ADC.6  | V <sub>REF_ADC2</sub> | ADC reference voltage when generated from band gap. | 1.96 | 2.0 | 2.04 | V     | Reference voltage generated from bandgap |

### Table 40. ADC AC Specifications (Guaranteed by Design)

| Spec ID   | Parameter | Description                              | Min | Тур | Max | Units | Details/Conditions |
|-----------|-----------|------------------------------------------|-----|-----|-----|-------|--------------------|
| SID.ADC.7 | SLEW_Max  | Rate of change of sampled voltage signal | -   | -   | 3   | V/ms  | _                  |

Memory

### Table 41. Flash AC Specifications

| Spec ID   | Parameter              | Description                                                 | Min | Тур | Max  | Units | Details/Conditions                                                                                   |
|-----------|------------------------|-------------------------------------------------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------|
| SID.MEM#3 | FLASH_ERASE            | Row erase time                                              | _   | _   | 15.5 | ms    | $-40~^{\circ}\text{C} \le \text{T}_{A} \le 85~^{\circ}\text{C}$ , all $\text{V}_{DDD}$               |
| SID.MEM#4 | FLASH_WRITE            | Row (Block) write time (erase and program)                  | ı   | _   | 20   | ms    | $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , all $\text{V}_{\text{DDD}}$ |
| SID.MEM#8 | FLASH_ROW_PGM          | Row program time after erase                                | -   | _   | 7    | ms    | $25~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 55~^{\circ}\text{C}$ , all $\text{V}_{\text{DDD}}$  |
| SID178    | T <sub>BULKERASE</sub> | Bulk erase time (32 KB)                                     | _   | _   | 35   | ms    | _                                                                                                    |
| SID180    | T <sub>DEVPROG</sub>   | Total device program time                                   | _   | _   | 7.5  | s     | _                                                                                                    |
| SID182    | F <sub>RET1</sub>      | Flash retention, T <sub>A</sub> ≤ 55 °C,<br>100K P/E cycles | 20  | _   | ı    | years | -                                                                                                    |
| SID182A   | F <sub>RET2</sub>      | Flash retention, T <sub>A</sub> ≤ 85 °C,<br>10K P/E cycles  | 10  | -   | 1    | years | -                                                                                                    |
| SID182B   | F <sub>RET3</sub>      | Flash retention, T <sub>A</sub> ≤ 105 °C,<br>10K P/E cycles | 3   | _   | _    | years | -                                                                                                    |

Document Number: 002-16951 Rev. \*G Page 28 of 37



### **Ordering Information**

Table 42 lists the EZ-PD CCG3PA part numbers and features.

Table 42. CCGPA Ordering Information

| MPN             | Application                                        | Termination Resistor | Role | Bootloader <sup>[7]</sup>                       | Package<br>Type | Si ID |
|-----------------|----------------------------------------------------|----------------------|------|-------------------------------------------------|-----------------|-------|
| CYPD3171-24LQXQ | Power Bank                                         | $R_P, R_D, R_{D-DB}$ | DRP  | UFP CC Bootloader                               | 24-Pin QFN      | 2003  |
| CYPD3174-16SXQ  | Power Adapter based<br>on Opto Coupler<br>Feedback | R <sub>P</sub>       | DFP  | DFP CC with Opto Coupler<br>Feedback Bootloader | 16-Pin SOIC     | 2001  |
| CYPD3174-24LQXQ | Power Adapter based<br>on Opto Coupler<br>Feedback | R <sub>P</sub>       | DFP  | DFP CC with Opto Coupler<br>Feedback Bootloader | 24-Pin QFN      | 2000  |
| CYPD3175-24LQXQ | Power Adapter based on Direct Feedback             | R <sub>P</sub>       | DFP  | DFP CC with Direct<br>Feedback Bootloader       | 24-Pin QFN      | 2002  |

### **Ordering Code Definitions**



### Note

Document Number: 002-16951 Rev. \*G Page 29 of 37

<sup>7.</sup> It is assumed that VBUS is at 5V by default. Bootloader execution is not responsible for controlling the generation of 5V VBUS.



## **Packaging**

### **Table 43. Package Characteristics**

| Parameter      | Description                       | Conditions          | Min | Тур | Max   | Units |
|----------------|-----------------------------------|---------------------|-----|-----|-------|-------|
| T <sub>A</sub> | Operating ambient temperature     | Extended Industrial | -40 | 25  | 105   | °C    |
| T <sub>J</sub> | Operating junction temperature    | Extended Industrial | -40 | 25  | 120   | °C    |
| $T_JA$         | Package θ <sub>JA</sub> (24-QFN)  | -                   | _   | _   | 19.98 | °C/W  |
| $T_JC$         | Package θ <sub>JC</sub> (24-QFN)  | _                   | _   | _   | 4.78  | °C/W  |
| $T_JA$         | Package θ <sub>JA</sub> (16-SOIC) | _                   | _   | _   | 84    | °C/W  |
| $T_JC$         | Package θ <sub>JC</sub> (16-SOIC) | _                   | _   | _   | 33.9  | °C/W  |

### Table 44. Solder Reflow Peak Temperature

| Package     | Maximum Peak Temperature | Maximum Time within 5°C of Peak<br>Temperature |
|-------------|--------------------------|------------------------------------------------|
| 24-pin QFN  | 260°C                    | 30 seconds                                     |
| 16-pin SOIC | 260°C                    | 30 seconds                                     |

Table 45. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package     | MSL  |
|-------------|------|
| 24-pin QFN  | MSL3 |
| 16-pin SOIC | MSL3 |

Document Number: 002-16951 Rev. \*G Page 30 of 37



Figure 11. 24-pin QFN Package Outline





SIDE VIEW



| BOT | MOT | VIEW     |
|-----|-----|----------|
| וטט |     | V I L V\ |

| SYMBOL         | DIMENSIONS |          |       |
|----------------|------------|----------|-------|
| STIVIBOL       | MIN.       | NOM.     | MAX.  |
| Α              | _          | _        | 0.60  |
| A1             | 0.00       |          | 0.05  |
| A <sub>2</sub> |            | 0.40     | 0.425 |
| Аз             | C          | .152 RE  | F     |
| b              | 0.18       | 0.25     | 0.30  |
| D              | 4          | 4.00 BSC | ;     |
| D <sub>2</sub> | 2.65       | 2.75     | 2.85  |
| Е              | 4          | 1.00 BSC |       |
| E2             | 2.65       | 2.75     | 2.85  |
| L              | 0.30       | 0.40     | 0.50  |
| е              | (          | 0.50 BSC |       |
| R              | 0.09       |          |       |

#### NOTES

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIE THICKNESS ALLOWABLE IS 0.305 mm MAXIMUM(.012 INCHES MAXIMUM)
- 3. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. -1994.
- 4. THE PIN #1 IDENTIFIER MUST BE PLACED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- 5. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 6. PACKAGE WARPAGE MAX 0.08 mm.
- 7. APPLIED FOR EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING.
- 8. APPLIED ONLY TO TERMINALS.
- 9. JEDEC SPECIFICATION NO. REF: N.A.

002-16934 \*C



Figure 12. 16-pin SOIC Package Outline

## 16 Lead (150 Mil) SOIC



#### NDTE:

- 1. DIMENSIONS IN INCHES[MM] MIN./MAX.
- 2. REFERENCE JEDEC MS-012
- 3. PACKAGE WEIGHT: refer to IPC 1752 Material Declaration.

| PART #  |                |  |
|---------|----------------|--|
| \$16.15 | STANDARD PKG.  |  |
| SZ16.15 | LEAD FREE PKG. |  |



51-85068 \*F



### **Acronyms**

Table 46. Acronyms Used in this Document

| Acronym                  | Description                                                                                                                                         |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC                      | analog-to-digital converter                                                                                                                         |
| AES                      | advanced encryption standard                                                                                                                        |
| API                      | application programming interface                                                                                                                   |
| Arm <sup>®</sup>         | advanced RISC machine, a CPU architecture                                                                                                           |
| CC                       | configuration channel                                                                                                                               |
| CCG3                     | Cable Controller Generation 3                                                                                                                       |
| CPU                      | central processing unit                                                                                                                             |
| CRC                      | cyclic redundancy check, an error-checking protocol                                                                                                 |
| CS                       | current sense                                                                                                                                       |
| DFP                      | downstream facing port                                                                                                                              |
| DIO                      | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                                                                     |
| DRP                      | dual role port                                                                                                                                      |
| EEPROM                   | electrically erasable programmable read-only memory                                                                                                 |
| EMCA                     | electronically marked cable assembly, a USB cable that includes an IC that reports cable characteristics (e.g., current rating) to the Type-C ports |
| EMI                      | electromagnetic interference                                                                                                                        |
| ESD                      | electrostatic discharge                                                                                                                             |
| FS                       | full-speed                                                                                                                                          |
| GPIO                     | general-purpose input/output                                                                                                                        |
| IC                       | integrated circuit                                                                                                                                  |
| IDE                      | integrated development environment                                                                                                                  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol                                                                                                 |
| ILO                      | internal low-speed oscillator, see also IMO                                                                                                         |
| IMO                      | internal main oscillator, see also ILO                                                                                                              |
| I/O                      | input/output, see also GPIO                                                                                                                         |
| LDO                      | low-dropout regulator                                                                                                                               |
| LVD                      | low-voltage detect                                                                                                                                  |
| LVTTL                    | low-voltage transistor-transistor logic                                                                                                             |
| MCU                      | microcontroller unit                                                                                                                                |
| NC                       | no connect                                                                                                                                          |
| NMI                      | nonmaskable interrupt                                                                                                                               |
| NVIC                     | nested vectored interrupt controller                                                                                                                |
| opamp                    | operational amplifier                                                                                                                               |

Table 46. Acronyms Used in this Document (continued)

| Acronym           | Description                                                                                                        |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------|--|
| OCP               | overcurrent protection                                                                                             |  |
| OTP               | over temperature protection                                                                                        |  |
| OVP               | overvoltage protection                                                                                             |  |
| OVT               | overvoltage tolerant                                                                                               |  |
| РСВ               | printed circuit board                                                                                              |  |
| PD                | power delivery                                                                                                     |  |
| PGA               | programmable gain amplifier                                                                                        |  |
| PHY               | physical layer                                                                                                     |  |
| POR               | power-on reset                                                                                                     |  |
| PRES              | precise power-on reset                                                                                             |  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                                                                       |  |
| PWM               | pulse-width modulator                                                                                              |  |
| RAM               | random-access memory                                                                                               |  |
| RISC              | reduced-instruction-set computing                                                                                  |  |
| RMS               | root-mean-square                                                                                                   |  |
| RTC               | real-time clock                                                                                                    |  |
| RX                | receive                                                                                                            |  |
| SAR               | successive approximation register                                                                                  |  |
| SCL               | I <sup>2</sup> C serial clock                                                                                      |  |
| SCP               | short circuit protection                                                                                           |  |
| SDA               | I <sup>2</sup> C serial data                                                                                       |  |
| S/H               | sample and hold                                                                                                    |  |
| SHA               | secure hash algorithm                                                                                              |  |
| SPI               | Serial Peripheral Interface, a communications protocol                                                             |  |
| SRAM              | static random access memory                                                                                        |  |
| SWD               | serial wire debug, a test protocol                                                                                 |  |
| TX                | transmit                                                                                                           |  |
| Type-C            | a new standard with a slimmer USB connector and<br>a reversible cable, capable of sourcing up to<br>100 W of power |  |
| UART              | Universal Asynchronous Transmitter Receiver, a communications protocol                                             |  |
| USB               | Universal Serial Bus                                                                                               |  |
| USBIO             | USB input/output, CCG2 pins used to connect to a USB port                                                          |  |
| UVP               | undervoltage protection                                                                                            |  |
| XRES              | external reset I/O pin                                                                                             |  |

Document Number: 002-16951 Rev. \*G Page 33 of 37



### **Document Conventions**

### **Units of Measure**

### Table 47. Units of Measure

| Symbol | Unit of Measure         |
|--------|-------------------------|
| °C     | degrees Celsius         |
| Hz     | hertz                   |
| KB     | 1024 bytes              |
| kHz    | kilohertz               |
| kΩ     | kilo ohm                |
| Mbps   | megabits per second     |
| MHz    | megahertz               |
| ΜΩ     | mega-ohm                |
| Msps   | mega samples per second |
| μA     | microampere             |
| μF     | microfarad              |
| μs     | microsecond             |
| μV     | microvolt               |
| μW     | microwatt               |
| mA     | milliampere             |
| ms     | millisecond             |
| mV     | millivolt               |
| nA     | nanoampere              |
| ns     | nanosecond              |
| Ω      | ohm                     |
| pF     | picofarad               |
| ppm    | parts per million       |
| ps     | picosecond              |
| s      | second                  |
| sps    | samples per second      |
| V      | volt                    |



## **Document History Page**

| Revision | ECN     | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| **       | 5473667 | 10/13/2016         | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| *A       | 5544333 | 12/13/2016         | Changed datasheet status to Preliminary. Updated Features. Updated Logic Block Diagram. Updated Functional Overview Updated Figure 2, Figure 3, Figure 6, Figure 8, Figure 9, and Figure 10. Updated Pinouts. Updated Table 4 with VCC_PIN_ABS and VSBU_PIN_ABS parameters. Added Q-temp parts in Table 42.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *B       | 5583660 | 01/18/2017         | Updated EZ-PD™ CCG3PA Datasheet, USB Type-C Port Controller, Features, I/O Subsystem, CPU, Charger Detection, and Ordering Information. Updated Table 2 and Table 4. Updated Figure 6 through Figure 10. Updated Sales page.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| *C       | 5665676 | 03/22/2017         | Updated Figure 2, Figure 6, Figure 8, Figure 10, Table 1, Table 2, Table 4, Table 42, Features, Logic Block Diagram, Functional Overview, Power Systems Overview, Ordering Code Definitions, Acronyms Added Internal Block Diagram.  Added Table 5 through Table 41 in Device-Level Specifications.  Updated compliance with USB spec in Sales, Solutions, and Legal Information.  Updated Cypress logo.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *D       | 5738854 | 05/19/2017         | Added Application Diagram description before Figure 6, Figure 8, Figure 9, and Figure 10. Added Figure 1. Added CCG3PA Programming and Bootloading section. Added Document History Page section. Added Table 3. Updated Figure 3, Figure 4, Figure 6, Figure 8, Figure 9, and Figure 10. Updated Table 2, Table 4, Table 5, and Table 42. Updated Figure 11 (spec 002-16934 Rev. ** to *A) in Packaging. Updated Cypress logo, Sales page, and Copyright information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| *E       | 5984670 | 12/06/2017         | Removed Preliminary document status. Updated System-Level Fault Protection, Power, and System-Level ESD Protection. Updated Internal Block Diagram Updated Figure 2.  Table 2: Updated Pins 12 and 13. Added Note 5. Updated Figure 6. Added Figure 6. Added Figure 7.  Table 4: Updated max value for V <sub>CC_PIN_ABS</sub> Table 5: Removed SID_DS and updated typ value for SID_PB_DS_UA. Table 7: Added new SID.GIO#17 spec and changed SID.GIO#17 to SID.GIO#17A. Added Table 9 and Table 10. Table 12: Updated max value for SID149. Table 22; Added "Guaranteed by Characterization" Table 24: Updated Conditions for SID226 and SID228. Updated typ value and conditions for SID.CLK#1. Table 26: Updated Conditions for SID234 and SID238. Table 28: Updated min, typ, and max values for SID.LSCSA.1,SID.LSCSA.7, and SID.LSCSA.24 Updated Conditions for SID.GIO#17A, SID.GIO#43, SID.GIO#44, SID.GIO#45, and SID69. Table 31: Added "Guaranteed by Characterization" Table 32: Added SID.GD.9, SID.GD.10, SID.GD.11, SID.GD.12, SID.GD.13, SID.GD.14. Changed description of spec IDs SID.GD.1 to SID.GD.20. Modified max values of SID.GD.15, SID.GD.17 and SID.GD.18. Modified Details/Conditions of all parameters. Table 34: Removed spec IDs SID.VBUS.DISC.1 to SID.VBUS.DISC5. Renumbered SID.VBUS.DISC6 to SID.VBUS.DISC11. Added new spec IDs SID.VBUS.DISC6 to SID.VBUS.DISC5. |  |

Document Number: 002-16951 Rev. \*G Page 35 of 37



| Document Title: EZ-PD™ CCG3PA Datasheet, USB Type-C Port Controller Document Number: 002-16951 |         |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|------------------------------------------------------------------------------------------------|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| *E (contd)                                                                                     | 5984670 | 12/06/2017 | Table 35: Added V_IN_3 and V_IN3_DS parameters and renumbered spec IDs from SID.DC.VR.1 to SID.DC.VR.12.  Added Table 36.  Table 39: Updated min and max values for SID.ADC.4.  Table 42: Added new MPN CYPD3174-24LQXQ. Modified "Application" column of CYPD3174-16SXQ and CYPD3175-24LQXQ MPNs.  Removed Errata.  Added Table 43, Table 44 and Table 45 to Packaging section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| *F                                                                                             | 6079226 | 03/02/2018 | Added "The voltage reference for the ADCs is generated either from the VDDD supply or from internal bandgap. When sensing the GPIO pin voltage with an ADC, the pin voltage cannot exceed the VDDIO supply value" to ADC section.  Table 2: Updated the Descripion "GPIO with Open drain with pull-up assist. Configurable as GPIO_20VT/I2C_SDA_1/IEC. Tolerant to temporary short to VBUS pin" for Pins P2.2 and P2.3.  Table 7: Removed SBU1, SBU2 reference in Details/Conditions for Spec ID SID.GIO#17.  Table 32: Moved "0.003" to Typ column for the Spec ID SID.GD.9 and SID.GD.10.  Table 12: Updated typical and max values for II2C4 parameter.  Table 9: Removed GPIO_20VT_Voh parameter.  Table 28: Updated max values of Csa_SCP_Acc parameters.  Table 39: Updated the Description of Spec ID SID.ADC.6 as "ADC reference voltage when generated from band gap.". Removed SID.ADC.5 parameter and added SID.ADC.2A and SID.ADC.3A parameters. Updated Details/Conditions of SID.ADC.2 and SID.ADC3 parameters.  Table 35: Added units (V) to SID.DC.VR.3, SID.DC.VR.4 and SID.DC.VR.5 parameters.  Updated VBUS Short Protection and I/O Subsystem sections.  Updated Table 3 with information on Fault Indicator and VBUS Short Protection Capability. Updated Application Diagrams section. |  |
| *G                                                                                             | 6864135 | 04/20/2020 | Updated Application Firmware Update over CC Interface section. Added reference to KBA230192. Updated 24-pin QFN Package Outline (002-16934 *A to *C). Updated 16-pin SOIC Package Outline (51-85068 *E to *F). Updated Sales, Solutions, and Legal Information and Copyright year.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

Document Number: 002-16951 Rev. \*G Page 36 of 37



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Arm® Cortex® Microcontrollers

Automotive

Clocks & Buffers

Interface

Internet of Things

Cypress.com/memory

Cypress.com/memory

Cypress.com/memory

Cypress.com/memory

Cypress.com/memory

 Memory
 cypress.com/memory

 Microcontrollers
 cypress.com/mcu

 PSoC
 cypress.com/psoc

Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless

#### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Code Examples | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

Notice regarding compliance with Universal Serial Bus specification. Cypress offers firmware and hardware solutions that are certified to comply with the Universal Serial Bus specification, USB Type-CTM Cable and Connector Specification, and other specifications of USB Implementers Forum, Inc (USB-IF). You may use Cypress or third party software tools, including sample code, to modify the firmware for Cypress USB products. Modification of such firmware could cause the firmware/hardware combination to no longer comply with the relevant USB-IF specification. You are solely responsible ensuring the compliance of any modifications you make, and you must follow the compliance requirements of USB-IF before using any USB-IF trademarks or logos in connection with any modifications you make. In addition, if Cypress modifies firmware based on your specifications, then you are responsible for ensuring compliance with any desired standard or specifications as if you had made the modification. CYPRESS IS NOT RESPONSIBLE IN THE EVENT THAT YOU MODIFY OR HAVE MODIFIED A CERTIFIED CYPRESS PRODUCT AND SUCH MODIFIED PRODUCT NO LONGER COMPLIES WITH THE RELEVANT USB-IF SPECIFICATIONS.

© Cypress Semiconductor Corporation, 2016-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware product, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.