## THIS SPEC IS OBSOLETE

Spec No: 002-08376

Spec Title: MB39A136 2CH PFM/PWM DC/DC CONVERTER IC WITH SYNCHRONOUS RECTIFICATION

## Replaced by: NONE

MB39A136

## 2ch PFM/PWM DC/DC Converter IC with Synchronous Rectification

MB39A136 is 2ch step-down DC/DC converter IC of the current mode N -ch/N-ch synchronous rectification method. It contains the enhanced protection features, and supports the symmetrical-phase method and the ceramic capacitor. MB39A136 realizes rapid response, high efficiency, and low ripple voltage, and its high-frequency operation enables the miniaturization of inductors and I/O capacitors.

## Features

- High efficiency

■ For frequency setting by external resistor : 100 kHz to 1 MHz
■ Error Amp threshold voltage

$$
: 0.7 \mathrm{~V} \pm 1.0 \%
$$

■ Minimum output voitage value
0.7 V

■ Wide range of power-supply voltage
4.5 V to 25 V

■ PFM/PWM auto switching mode and fixed PWM mode selectable

- Supports Symmetrical-Phase method

■ With built-in over voltage protection function

- With built-in under voltage protection function

■ With built-in over current protection function
■ With built-in over-temperature protection function

- With built-in soft start/stop circuit without load dependence

■ With built-in synchronous rectification type output steps for N-ch MOS FET

- Standby current : $0[\mu \mathrm{~A}]$ Typ

■ Small package : TSSOP-24

## Application

- Digital TV

■ Photocopiers
■ Surveillance cameras
■ Set-top boxes (STB)
■ DVD players, DVD recorders

- Projectors
- IP phones
- Vending machine

■ Consoles and other non-portable devices

## Contents

Pin Assignment ..... 3
Pin Description ..... 4
Block Diagram ..... 5
Absolute Maximum Ratings ..... 6
Recommended Operating Conditions ..... 7
Electrical Characteristics ..... 8
Typical Characteristics ..... 12
Function Description ..... 14
Current Mode ..... 14
Protection Function Table ..... 18
I/O Pin Equivalent Circuit Diagram ..... 19
Example Application Circuit ..... 21
Parts List ..... 22
Application Note ..... 24
Reference Data ..... 41
Usage Precaution ..... 43
Ordering Information ..... 44
EV Board Ordering Information ..... 44
RoHS Compliance Information Of
Lead (Pb) Free Version ..... 45
Marking Format (Lead Free version) ..... 45
Labeling Sample (Lead free version) ..... 46
MB39A136PFT Recommended Conditions Of Moisture Sensitivity Level ..... 47
Package Dimensions ..... 48
Major Changes ..... 49

## 1. Pin Assignment



## 2. Pin Description

| Pin No. | Symbol | I/O |  |
| :--- | :--- | :--- | :--- |
| 1 | CTL1 | I | CH1 control pin. |
| 2 | CS1 | I | CH1 soft-start time setting capacitor connection pin. |
| 3 | FB1 | I | CH1 Error amplifier inverted input pin. |
| 4 | COMP1 | O | CH1 error amplifier output pin. |
| 5 | ILIM1 | I | CH1 over current detection level setting voltage input pin. |
| 6 | RT | - | Oscillation frequency setting resistor connection pin. |
| 7 | VREF | O | Reference voltage output pin. |
| 8 | CTL2 | I | CH2 control pin. |
| 9 | ILIM2 | I | CH2 over current detection level setting voltage input pin. |
| 10 | COMP2 | O | CH2 error amplifier output pin. |
| 11 | FB2 | I | CH2 Error amplifier inverted input pin. |
| 12 | CS2 | I | CH2 soft-start time setting capacitor connection pin. |
| 13 | MODE | I | PFM/PWM switch pin. (CH1 and CH2 commonness) It becomes fixed PWM operation with |
| the VREF connection, and it becomes PFM/PWM operation with the GND connection. |  |  |  |
| 14 | CB2 | - | CH2 connection pin for boot strap capacitor. |
| 15 | DRVH2 | O | CH2 output pin for external high-side FET gate drive. |
| 16 | LX2 | - | CH2 inductor and external high-side FET source connection pin. |
| 17 | DRVL2 | O | CH2 output pin for external low-side FET gate drive. |
| 18 | GND | - | Ground pin. |
| 19 | VB | O | Bias voltage output pin. |
| 20 | VCC | - | Power supply pin for reference voltage and controi circuit. |
| 21 | DRVL1 | O | CH1 output pin for external low-side FET gate drive. |
| 22 | LX1 | - | CH1 inductor and external high-side FET source connection pin. |
| 24 | DRVH1 | O | CH1 output pin for external high-side FET gate drive. |

MB39A136

## 3. Block Diagram



MB39A136

## 4. Absolute Maximum Ratings

| Parameter | Symbol | Conditions | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Power-supply voltage | $\mathrm{V}_{\mathrm{Vcc}}$ | VCC pin | - | 27 | V |
| CB pin input voltage | $\mathrm{V}_{C B}$ | CB1, CB2 pins | - | 32 | V |
| LX pin input voltage | $V_{\text {LX }}$ | LX1, LX2 pins | - | 27 | V |
| Voltage between CB and LX | $\mathrm{V}_{\mathrm{CBLX}}$ | - | - | 7 | V |
| Control input voltage | $V_{1}$ | CTL1, CTL2 pins | - | 27 | V |
| Input voltage | $V_{\text {FB }}$ | FB1, FB2 pins | - | $\mathrm{V}_{\text {VREF }}+0.3$ | V |
|  | $\mathrm{V}_{\text {ILIM }}$ | ILIM1, ILIM2 pins | - | $\mathrm{V}_{\text {VREF }}+0.3$ | V |
|  | $\mathrm{V}_{\text {CSx }}$ | CS1, CS2 pins | - | $\mathrm{V}_{\text {VREF }}+0.3$ | V |
|  | $\mathrm{V}_{\text {MODE }}$ | MODE pin | - | $\mathrm{V}_{\mathrm{VB}}+0.3$ | V |
| Output current | IOUT | DC DRVL1, DRVL2 pins, DRVH1, DRVH2 pins | - | 60 | mA |
| Power dissipation | $\mathrm{P}_{\mathrm{D}}$ | $\mathrm{Ta} \leq+25^{\circ} \mathrm{C}$ | - | 1644 | mW |
| Storage temperature | $\mathrm{T}_{\text {STG }}$ | - | - 55 | + 150 | ${ }^{\circ} \mathrm{C}$ |

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## 5. Recommended Operating Conditions

| Parameter | Symbol | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Power supply voltage | $\mathrm{V}_{\mathrm{Vcc}}$ | - | 4.5 | - | 25.0 | V |
| CB pin input voltage | $\mathrm{V}_{\text {CB }}$ | - | - | - | 30 | V |
| Reference voltage output current | 'VREF | - | - 100 | - | - | $\mu \mathrm{A}$ |
| Bias output current | $\mathrm{I}_{\mathrm{VB}}$ |  | -1 | - | - | mA |
| CTL pin input voltage | $\mathrm{V}_{1}$ | CTL1, CTL2 pins | 0 | - | 25 | V |
| Input voltage | $V_{\text {FB }}$ | FB1, FB2 pins | 0 | - | $\mathrm{V}_{\text {VREF }}$ | V |
|  | VILIM | ILIM1, ILIM2 pins | 0.3 | - | 1.94 | V |
|  | $\mathrm{V}_{\mathrm{CS}}$ | CS1, CS2 pins | 0 | - | $\mathrm{V}_{\text {VREF }}$ | V |
|  | $V_{\text {MODE }}$ | MODE pin | 0 | - | $\mathrm{V}_{\text {VREF }}$ | V |
| Peak output current | Iout | DRVH1, DRVH2 pins DRVL1, DRVL2 pins Duty $\leq 5 \% ~\left(t=1 / \mathrm{f}_{\text {Osc }} \times\right.$ Duty $)$ | - 1200 | - | + 1200 | mA |
| Operation frequency range | fosc | - | 100 | 500 | 1000 | kHz |
| Timing resistor | $\mathrm{R}_{\mathrm{RT}}$ | RT pin | - | 47 | - | $\mathrm{k} \Omega$ |
| Soft start capacitor | $\mathrm{C}_{\mathrm{CS}}$ | CS1, CS2 pins | 0.0075 | 0.0180 | - | $\mu \mathrm{F}$ |
| CB pin capacitor | $\mathrm{C}_{C B}$ | CB1, CB2 pins | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Reference voltage output capacitor | $\mathrm{C}_{\text {VREF }}$ | VREF pin | - | 0.1 | 1.0 | $\mu \mathrm{F}$ |
| Bias voltage output capacitor | $\mathrm{C}_{\text {VB }}$ | VB pin | - | 2.2 | 10 | $\mu \mathrm{F}$ |
| Operating ambient temperature | Ta | - | -30 | $+25$ | + 85 | ${ }^{\circ} \mathrm{C}$ |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

## 6. Electrical Characteristics

$\left(\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{VCC}\right.$ pin $=15 \mathrm{~V}, \mathrm{CTL}$ pin $=5 \mathrm{~V}, \mathrm{VREF}$ pin $=0 \mathrm{~A}, \mathrm{VB}$ pin $\left.=0 \mathrm{~A}\right)$

| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
| Reference Voltage Block [REF] | Output voltage |  | $V_{\text {VREF }}$ | 7 | - | 3.24 | 3.30 | 3.36 | V |
|  | Input stability | $\begin{aligned} & \text { VREF } \\ & \text { LINE } \end{aligned}$ | 7 | VCC pin $=4.5 \mathrm{~V}$ to 25 V | - | 1 | 10 | mV |
|  | Load stability | $\begin{aligned} & \text { VREF } \\ & \text { LOAD } \end{aligned}$ | 7 | $\begin{aligned} & \text { VREF pin }=0 \mathrm{~A} \text { to } \\ & -100 \mu \mathrm{~A} \end{aligned}$ | - | 1 | 10 | mV |
|  | Short-circuit output current | VREF IOS | 7 | VREF pin $=0 \mathrm{~V}$ | - 14.5 | - 10.0 | -7.5 | mA |
| Bias Voltage Block [VB Reg.] | Output voliage | $\mathrm{V}_{\mathrm{VB}}$ | 19 | - | 4.85 | 5.00 | 5.15 | V |
|  | Input stability | VB LINE | 19 | VCC pin $=6 \mathrm{~V}$ to 25 V | - | 10 | 100 | mV |
|  | Load stability | $\begin{aligned} & \text { VB } \\ & \text { LOAD } \end{aligned}$ | 19 | $\text { VB pin }=0 \mathrm{~A} \text { to }-1 \mathrm{~mA}$ | - | 10 | 100 | mV |
|  | Short-circuit output current | $\begin{array}{\|l\|} \text { VB } \\ \text { IOS } \end{array}$ | 19 | VB pin $=0 \mathrm{~V}$ | -200 | - 140 | -100 | mA |
| Under voltage Lockout Protection Circuit Block [UVLO] | Threshold voltage | $\mathrm{V}_{\text {TLH1 }}$ | 19 | VB pin | 4.0 | 4.2 | 4.4 | V |
|  |  | $\mathrm{V}_{\text {THL1 }}$ | 19 | VB pin | 3.4 | 3.6 | 3.8 | V |
|  | Hysteresis width | $\mathrm{V}_{\mathrm{H} 1}$ | 19 | VB pin | - | 0.6* | - | V |
|  | Threshold voltage | $\mathrm{V}_{\text {TLH2 }}$ | 7 | VREF pin | 2.7 | 2.9 | 3.1 | V |
|  |  | $\mathrm{V}_{\text {THL2 }}$ | 7 | VREF pin | 2.5 | 2.7 | 2.9 | V |
|  | Hysteresis width | $\mathrm{V}_{\mathrm{H} 2}$ | 7 | VREF pin | - | 0.2* | - | V |
| Soft-start / <br> Soft-stop <br> Block <br> [Soft-Start, <br> Soft-Stop] | Charge current | $\mathrm{I}_{\text {CS }}$ | 2, 12 | CTL1, CTL2 pins $=5 \mathrm{~V}$, CS1, CS2 pins $=0 \mathrm{~V}$ | - 7.9 | -5.5 | -4.2 | $\mu \mathrm{A}$ |
|  | Soft-start end voltage | $\mathrm{V}_{\mathrm{CS}}$ | 2, 12 | CTL1, CTL2 pins $=5 \mathrm{~V}$ | 2.2 | 2.4 | 2.6 | V |
|  | Electrical discharge resistance at soft-stop | $\mathrm{R}_{\text {DISCG }}$ | 2, 12 | CTL1, CTL2 pins $=0 \mathrm{~V}$, CS1, CS2 pins $=0.5 \mathrm{~V}$ | 49 | 70 | 91 | $\mathrm{k} \Omega$ |
|  | Soft-stop end voltage | $V_{\text {DISCG }}$ | 2, 12 | CTL1, CTL2 pins $=0 \mathrm{~V}$ |  | 0.1* | - | V |
| Clock <br> Generator Block [OSC] | Oscillation frequency | fosc | 6 | RT pin $=47 \mathrm{k} \Omega$ | 450 | 500 | 550 | kHz |
|  | Oscillation frequency when under voltage is detected | $\mathrm{f}_{\text {SHORT }}$ | 6 | RT pin $=47 \mathrm{k} \Omega$ | - | 62.5 | - | kHz |
|  | Frequency Temperature variation | df/dT | 6 | $\mathrm{Ta}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 3* | - | \% |

(Continued)
$\left(\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{VCC}\right.$ pin $=15 \mathrm{~V}, \mathrm{CTL}$ pin $=5 \mathrm{~V}, \mathrm{VREF}$ pin $=0 \mathrm{~A}, \mathrm{VB}$ pin $\left.=0 \mathrm{~A}\right)$

| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
| Error Amp Block [Error Amp1, Error Amp2] | Threshold voltage |  | $\mathrm{EV}_{\text {TH }}$ | 3, 11 | - | 0.693 | 0.700 | 0.707 | V |
|  |  | $\mathrm{EV}_{\text {THT }}$ | 3, 11 | $\mathrm{Ta}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0.689* | 0.700* | 0.711* | V |
|  | Input current | $\mathrm{I}_{\text {FB }}$ | 3, 11 | FB1, FB2 pins $=0 \mathrm{~V}$ | -0.1 | 0 | + 0.1 | $\mu \mathrm{A}$ |
|  | Output current | IsOURCE | 4, 10 | FB1, FB2 pins $=0 \mathrm{~V}$, COMP1, COMP2 pins = 1 V | - 390 | - 300 | -210 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{I}_{\text {SINK }}$ | 4, 10 | FB1, FB2 pins = VREF pin, COMP1, COMP2 pins $=1 \mathrm{~V}$ | 8.4 | 12.0 | 16.8 | mA |
|  | Output clamp voltage | VILIM | 4, 10 | $\begin{aligned} & \text { FB1, FB2 pins }=0 \mathrm{~V}, \\ & \text { ILIM1, ILIM2 pins }=1.5 \mathrm{~V} \end{aligned}$ | 1.35 | 1.50 | 1.65 | V |
|  | ILIM pin input current | ${ }^{\text {ILIIM }}$ | 5,9 | $\begin{aligned} & \text { FB1, FB2 pins }=0 \mathrm{~V} \\ & \text { ILIM1, } \mathrm{ILIM} 2 \text { pins }=1.5 \mathrm{~V} \end{aligned}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| Over-voltage Protection Circuit Block [OVP Comp.] | Over-voltage detecting voltage | Vovp | 3, 11 | FB1, FB2 pins | 0.776 | 0.805 | 0.835 | V |
|  | Over-voltage detection time | $\mathrm{t}_{\text {OVP }}$ | 3, 11 |  | 49 | 70 | 91 | $\mu \mathrm{s}$ |
| Under-voltage Protection Circuit Block [UVP Comp.] | Under-voltage detecting voltage | Vuvp | 3, 11 | FB1, FB2 pins | 0.450 | 0.490 | 0.531 | V |
|  | Under-voltage detection time | tuvp | 3, 11 | - | - | $\begin{array}{r} 512 / \\ \mathrm{f}_{\mathrm{osc}} \\ \hline \end{array}$ | - | s |
| Over-temperature Protection Circuit Block [OTP] | Detection temperature | T ${ }_{\text {OTPH }}$ | - | Junction temperature | - | + 160* | - | ${ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{T}_{\text {OTPL }}$ |  | Junction temperature | - | + 135* | - | ${ }^{\circ} \mathrm{C}$ |
| PFM Control Circuit Block (MODE) | Synchronous rectification stop voltage | $\mathrm{V}_{\text {THLX }}$ | 22, 16 | LX1, LX2 pins | - | 0 * | - | mV |
|  | PFM/PWM mode condition | $\mathrm{V}_{\text {PFM }}$ | 13 | MODE pin | 0 | - | 1.4 | V |
|  | Fixed PWM mode condition | $\mathrm{V}_{\text {PWM }}$ | 13 | MODE pin | 2.2 | - | $V_{\text {VREF }}$ | V |
|  | MODE pin input current | $\mathrm{I}_{\text {mode }}$ | 13 | MODE pin $=0 \mathrm{~V}$ | -1 | 0 | $\overline{+1}$ | $\mu \mathrm{A}$ |

(Continued)

MB39A136

| $\left(\mathrm{Ta}=+25^{\circ} \mathrm{C}, \mathrm{VCC}\right.$ pin $=15 \mathrm{~V}, \mathrm{CTL}$ pin $=5 \mathrm{~V}, \mathrm{VREF}$ pin $=0 \mathrm{~A}, \mathrm{VB}$ pin $\left.=0 \mathrm{~A}\right)$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
|  |  | Min |  |  | Typ | Max |  |
| Output Block [DRV] | High-side output on-resistance |  | RON_MH | 23, 15 | $\begin{aligned} & \text { DRVH1, DRVH2 pins = } \\ & -100 \mathrm{~mA} \end{aligned}$ | - | 4 | 7 | $\Omega$ |
|  |  | RON_ML | 23, 15 | $\begin{aligned} & \text { DRVH1, DRVH2 pins = } \\ & 100 \mathrm{~mA} \end{aligned}$ | - | 1.0 | 3.5 | $\Omega$ |
|  | Low-side output on-resistance | R ON _SH | 21, 17 | $\begin{aligned} & \text { DRVL1, DRVL2 pins = } \\ & -100 \mathrm{~mA} \end{aligned}$ | - | 4 | 7 | $\Omega$ |
|  |  | RON_SL | 21, 17 | $\begin{aligned} & \text { DRVL1, DRVL2 pins = } \\ & 100 \mathrm{~mA} \end{aligned}$ | - | 0.75 | 1.70 | $\Omega$ |
|  | Output source current | IsOURCE | $\left[\begin{array}{l} 23,15, \\ 21,17 \end{array}\right.$ | LX1, LX2 pins $=0 \mathrm{~V}$, <br> CB1, CB2 pins $=5 \mathrm{~V}$ <br> DRVH1, DRVH2 pins, <br> DRVL1, DRVL2 pins $=2.5 \mathrm{~V}$ <br> Duty $\leq 5 \%$ | - | $-0.5^{*}$ | - | A |
|  | Output sink current | $\mathrm{I}_{\text {SINK }}$ | 23,15 | $\begin{aligned} & \text { LX1, LX2 pins }=0 \mathrm{~V}, \\ & \text { CB1, CB2 pins }=5 \mathrm{~V} \\ & \text { DRVH1, DRVH2 pins }=2.5 \mathrm{~V} \\ & \text { Duty } \leq 5 \% \end{aligned}$ | - | 0.9* | - | A |
|  |  |  | 21, 17 | $\begin{aligned} & \text { LX1, LX2 pins }=0 \mathrm{~V} \text {, } \\ & \text { CB1, CB2 pins }=5 \mathrm{~V} \\ & \text { DRVL1, DRVL2 pins }=2.5 \mathrm{~V} \\ & \text { Duty } 55 \% \end{aligned}$ | - | 1.2* | - | A |
|  | Minimum on time | $\mathrm{t}_{\mathrm{ON}}$ | 23, 15 | COMP1, COMP2 pins $=1 \mathrm{~V}$ | - | 250* | - | ns |
|  | Maximum on-duty | $\mathrm{D}_{\text {MAX }}$ | 23,15 | FB1, FB2 pins $=0 \mathrm{~V}$ | 75 | 80 | - | \% |
|  | Dead time | $t_{D}$ | $\begin{aligned} & 23,21, \\ & 15,17 \end{aligned}$ | $\begin{aligned} & L X 1, L X 2 \text { pins }=0 V, \\ & C B 1, C B 2 \text { pins }=5 V \end{aligned}$ | - | 60 | - | ns |
| Level Converter Block [LVCNV] | Maximum current sense voltage | $\mathrm{V}_{\text {RANGE }}$ | 22, 16 | VCC pin - LX1, LX2 pins | - | 220* | - | mV |
|  | Voltage conversion gain | ALV | 22, 16 | - | 5.4 | 6.8 | 8.2 | V/V |
|  | Offset voltage at voltage conversion | $\mathrm{V}_{10}$ | 22, 16 | - | - | 300 | - | mV |
|  | Slope compensation inclination | SLOPE | 22, 16 | - | - | 2* | - | V/V |
|  | LX pin input current | ILX | 22, 16 | LX1, LX2 pins = VCC pin | 320 | 420 | 600 | $\mu \mathrm{A}$ |

(Continued)

MB39A136
(Continued)

| Parameter |  | Symbol | Pin No. | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min |  |  | Typ | Max |  |
| Control Block [CTL1, CTL2] | ON condition |  | Von | 1,8 | CTL1, CTL2 pins | 2 | - | 25 | V |
|  | OFF condition | $\mathrm{V}_{\text {OFF }}$ | 1,8 | CTL1, CTL2 pins | 0 | - | 0.8 | V |
|  | Hysteresis width | $\mathrm{V}_{\mathrm{H}}$ | 1,8 | CTL1, CTL2 pins | - | 0.4* | - | V |
|  | Input current | $\mathrm{I}_{\text {CTLH }}$ | 1,8 | CTL1, CTL2 pins $=5 \mathrm{~V}$ | - | 25 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{I}_{\text {ctul }}$ | 1,8 | CTL1, CTL2 pins $=0 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| General | Standby current | 'ccs | 20 | CTL1, CTL2 pins $=0 \mathrm{~V}$ | - | 0 | 10 | $\mu \mathrm{A}$ |
|  | Power-supply current | ${ }^{\text {ICC }}$ | 20 | LX1, LX2 pins $=0 \mathrm{~V}$, FB1, FB2 pins $=1.0 \mathrm{~V}$, MODE pin = VREF pin | - | 3.3 | 4.7 | mA |

* : This value is not be specified. This shouid be used as a reference to support designing the circuits.

MB39A136

## 7. Typical Characteristics

- Typical data

(Continued)
(Continued)



## 8. Function Description

### 8.1 Current Mode

It uses the current waveform from the switching (Q1) as a control waveform to control the output voltage, as described below:

1. The clock (CK) from the internal clock generator (OSC) sets RS-FF and turns on the high-side FET.
2. Turning on the high-side FET causes the inductor current (IL) rise. Generate Vs that converts this current into the voltage.
3. The current comparator (I Comp.) compares this Vs with the output (COMP) from the error amplifier (Error Amp) that is negative-feedback from the output voltage (Vo).
4. When I Comp. detects that Vs exceeds COMP, it resets RS-FF and turns off high-side FET.
5. The clock (CK) from the clock generator (OSC) turns on the high-side FET again.

Thus, switching is repeated
Operate so that the FB electrical potential may become INTREF electrical potential, and stabilize the output voltage as a feedback control.


### 8.1.1 Reference Voltage Block (REF)

The reference voltage circuit (REF) generates a temperature-compensated reference voltage (3.3 [V] Typ) using the voltage supplied from the VCC pin. The voltage is used as the reference voltage for the IC's internal circuit. The reference voltage can be used to supply a load current of up to $100 \mu \mathrm{~A}$ to an external device through the VREF pin.

MB39A136

### 8.1.2 Bias Voltage Block (VB Reg.)

Bias Voltage Block (VB Reg.) generates the reference voltage used for IC's internal circuit, using the voltage supplied from the VCC pin. The reference voltage is a temperature-compensated stable voltage (5 [V] Typ) to supply a current of up to 100 mA through the VB pin.

### 8.1.3 Under Voltage Lockout Protection Circuit Block (UVLO)

The circuit protects against IC malfunction and system destruction/deterioration in a transitional state or a momentary drop when a bias voltage (VB) or an internal reference voltage (VREF) starts. It detects a voltage drop at the VB pin or the VREF pin and stops IC operation. When voltages at the VB pin and the VREF pin exceed the threshold voltage of the under voltage lockout protection circuit, the system is restored.

### 8.1.4 Soft-start/Soft-stop Block (Soft-Start, Soft-Stop)

## Soft-start

It protects a rush current or an output voltage $\left(\mathrm{V}_{\mathrm{O}} \mathrm{x}\right)$ from overshooting at the output start. Since the lamp voltage generated by charging the capacitor connecting to the CSx pin is used for the reference voltage of the error amplifier (Error Amp), it can set the soft-start time independent of a load of the output $\left(V_{O} x\right)$. When the IC starts with "H" level of the CTLx pin, the capacitor at the CSx pin (CS) starts to be charged at $5.5 \mu \mathrm{~A}$. The output voltage $\left(\mathrm{V}_{\mathrm{O}} \mathrm{x}\right)$ during the soft-start period rises in proportion to the voltage at the CSx pin generated by charging the capacitor at the CSx pin.

During the soft-start with $0.8 \mathrm{~V}>$ voitage at CS1 and CS2 pins, operations are as follows:
■ Fixed PWM operation only (fixed PWM even if MODE pin is set to "L")
$■$ Over-voltage protection function and under-voltage protection function are invalid.

## Soft-stop

It discharges electrical charges stored in a smoothing capacitor at output stop. Setting the CTLx pin to "L" level starts the soft-stop function independent of a load of output (Vox). Since the capacitor connecting to the CSx pin starts to discharge through the IC-built-in soft-stop discharging resistance (70 [k $\Omega$ ] Typ) when the CTLx pin sets at " $L$ " level enters its lamp voltage into the error amplifier (Error Amp), the soft-stop time can be set independent of a load of output $\left(V_{0} x\right)$. When discharging causes the voltage at the CSx pin to drop below 100 mV (Typ), the IC shuts down and changes to the stand-by state. In addition, the soft-stop function operates after the under-voltage protection circuit block (UVP Comp.) is latched or after the over-temperature protection circuit block (OTP) detects over-temperature.

During the soft-stop with, $0.8 \mathrm{~V}>$ voltage at CS 1 and CS 2 pins, operations are as follows:
■ Fixed PWM operation only (fixed PWM even if MODE pin is set to "L")
$\square$ Over-voltage protection function and under-voltage protection function are invalid.

### 8.1.5 Clock Generator Block (OSC)

The clock generator has the built-in oscillation frequency setting capacitor and generates a clock that $180^{\circ}$ phase shifted from each channel by connecting the oscillation frequency setting resistor to the RT pin (Symmetrical-Phase method)

### 8.1.6 Error Amp Block (Error Amp1, Error Amp2)

The error amplifiers (Error Amp1 and Error Amp2) detect the output voltage from the DC/DC converter and output to the current comparators (I Comp. 1 and I Comp.2). The output voltage setting resistor externally connected to FB1 and FB2 pins allows an arbitrary output voltage to be set.
In addition, since an external resistor and an external capacitor serially connected between COMP1 and FB1 pins and between COMP2 and FB2 pins allow an arbitrary loop gain to be set, it is possible for the system to compensate a phase stably.

### 8.1.7 Over Current Detection (Protection) Block (ILIM)

It is the current detection circuit to restrict an output current (IOX). The over current detection block (ILIM) compares an output waveform of the level converter of each channel (see "8.1.13" Level Converter Block (LVCNV)) with the ILIMx pin voltage in every cycle. As a load resistance ( $\mathrm{R}_{\mathrm{OX}}$ ) drops, a load current ( $\mathrm{l}_{\mathrm{Ox}}$ ) increases. Therefore, the output waveform of the level converter exceeds the ILIM pin voltage of each channel. At this time, the output current can be restricted by turning off FET on the high-side and suppressing a peak value of the inductor current.
As a result, the output voltage ( $\mathrm{V}_{\mathrm{OX}}$ ) should drop.
Furthermore, if the output voltage drops and the electrical potential at the FBx pin drops below 0.3 V , the oscillation frequency (fosc) drops to $1 / 8$.

### 8.1.8 Over-voltage Protection Circuit Block (OVP Comp.)

The circuit protects a device connecting to the output when the output voltage $\left(\mathrm{V}_{\mathrm{O}} \mathrm{x}\right)$ rises.
It compares 1.15 times (Typ) of the internal reference voltage (INTREF) ( 0.7 V ) that is non-inverting-entered into the error amplifier with the feedback voltage that is inverting-entered into the error amplifier and if it detects the state where the latter is higher than the former by $50 \mu \mathrm{~s}$ (Typ). It stops the voltage output by setting the RS latch, setting the DRVHx pin to "L" level, setting the DRVLx pin to "H" level, turning off the high-side FETs, and turning on the low-side FETs.
The conditions below cancel the protection function:
■ Setting CTL1 and CTL2 to "L"
$\square$ Setting the power supply voltage below the UVLO threshold voltage ( $\mathrm{V}_{\mathrm{THL} 1}$ and $\mathrm{V}_{\mathrm{THL2}}$ ).

### 8.1.9 Under-voltage Protection Circuit Block (UVP Comp.)

It protects a device connecting to the output by stopping the output when the output voltage $\left(\mathrm{V}_{\mathrm{OX}}\right)$ drops.
It compares 0.7 times (Typ) of the internal reference voltage (INTREF) ( 0.7 V ) that is non-inverting-entered into the error amplifier with the feedback voltage that is inverting-entered into the error amplifier and if it detects the state where the latter is lower than the former by $512 / \mathrm{fosc}[\mathrm{s}]$ (Typ), it stops the voltage output for both channels by setting the RS latch.
The conditions below cancel the protection function:
■ Setting CTL1 and CTL2 to "L".
$\square$ Setting the power supply voltage below the UVLO threshold voltage $\left(\mathrm{V}_{\mathrm{THL} 1}\right.$ and $\left.\mathrm{V}_{\mathrm{THL} 2}\right)$.

### 8.1.10 Over temperature Protection Circuit Block (OTP)

The circuit protects an IC from heat-destruction. If the temperature at the joint part reaches $+160^{\circ} \mathrm{C}$, the circuit stops the voltage output for both channels by discharging the capacitor connecting to the CSx pin through the soft-stop discharging resistance (70 [k $\Omega$ ] Typ) in the IC.
In addition, if the temperature at the joint part drops to $+135^{\circ} \mathrm{C}$, the output restarts again through the soft-start function.
Make sure to design the DC/DC power supply system so that the over temperature protection does not start frequently.

### 8.1.11 PFM Control Circuit Block (MODE)

It sets the control mode of the IC and makes control at automatic PFM/PWM switching.

| MODE pin connection | Control mode | Features |
| :--- | :--- | :--- |
| "L" (GND) | Automatic PFM/PWM <br> switching | Highly-efficient at light load |
| "H" (VREF) | Fixed PWM | Stable oscillation frequency <br> Stable switching ripple voltage <br> Excellent in rapid load change characteristic at heavy load to light load |

## Automatic PFM/PWM switching mode operation

It compares the LX1 pin and the LX2 pin voltages with GND electrical potential at Di Comp. In the comparison, the negative voltage at the LX pin causes the low-side FET to set on, positive voltage causes it to set off (Di Comp. method). As a result, the method restricts the back flow of the inductor current at a light load and makes the switching of the inductor current discontinuous (DCM) . Such an operation allows the oscillation frequency to drop, resulting in high efficiency at a light load.

MB39A136

### 8.1.12 Output Block (DRV)

The output circuit is configured in CMOS type for both of the high-side and the low-side, allowing the external N-ch MOS FET to drive.

### 8.1.13 Level Converter Block (LVCNV)

The circuit detects and converts the current when the high-side FET turns on. It converts the voltage waveform between drain side (VCC pin voltage) and the source side (LX1 and LX2 pin voltage) on the high-side FET into the voltage waveform for GND reference.

Note: x : Each channel number

### 8.1.14 Control Block (CTL1, CTL2)

The circuit controls on/off of the output from the IC.
Control function table

| CTL1 | CTL2 | DCIDC converter ( $\mathrm{V}_{\mathrm{O}}$ ) | DC/DC converter ( $\mathrm{V}_{\mathrm{o}}$ 2) | Remarks |
| :---: | :---: | :---: | :---: | :---: |
| L | L | OFF | OFF | Standby |
| H | L | ON | OFF | - |
| L | H | OFF | ON | - |
| H | H | ON | ON | - |

## 9. Protection Function Table

The following table shows the state of each pin when each protection function operates.

| Protection Function | Detection condition | Output of each pin after detection |  |  |  | DCIDC output dropping operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | VREF | VB | DRVHx | DRVLX |  |
| Under Voltage Lock Out Protection (UVLO) | $\begin{aligned} & V B<3.6 \mathrm{~V} \\ & \operatorname{VREF}<2.7 \mathrm{~V} \end{aligned}$ | <2.7 V | < 3.6 V | L | L | Self-discharge by load |
| Under Voltage Protection (UVP) | $F B x<0.49 \mathrm{~V}$ | 3.3 V | 5 V | L | L | Electrical discharge by soft-stop function |
| Over Voltage Protection (OVP) | $\mathrm{FBx}>0.805 \mathrm{~V}$ | 3.3 V | 5 V | L | H | 0 V clamping |
| Over Current Protection (ILIM) | COMPx > ILIMx | 3.3 V | 5 V | switching | switching | The output voltage is dropping to keep constant output current. |
| Over Temperature Protection (OTP) | Tj $>+160^{\circ} \mathrm{C}$ | 3.3 V | 5 V | L | L | Electrical discharge by soft-stop function |
| $\begin{array}{\|l} \hline \text { CONTROL } \\ \text { (CTL) } \end{array}$ | $\begin{aligned} & \text { CTLx:H } \rightarrow L \\ & (C S x>0.1 \vee) \end{aligned}$ | 3.3 V | 5 V | L | L |  |

Note: $x$ is the each channel number
10. I/O Pin Equivalent Circuit Diagram

(Continued)
(Continued)


MB39A136
11. Example Application Circuit


## 12. Parts List

| Component | Item | Specification | Vendor | Package | Parts Name | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Q1 | N-ch FET | $\begin{aligned} & \text { VDS }=30 \mathrm{~V}, \\ & \text { ID }=8 \mathrm{~A}, \\ & \text { Ron }=21 \mathrm{~m} \Omega \end{aligned}$ | RENESAS | SO-8 | $\mu \mathrm{PA} 2755$ | Dual type (2 elements) |
| Q2 | N-ch FET | $\begin{aligned} & \mathrm{VDS}=30 \mathrm{~V}, \\ & I D=8 \mathrm{~A}, \\ & \mathrm{Ron}=21 \mathrm{~m} \Omega \end{aligned}$ | RENESAS | SO-8 | $\mu \mathrm{PA} 2755$ | Dual type (2 elements) |
| D2 | Diode | $\begin{aligned} & \mathrm{VF}=0.35 \mathrm{~V} \\ & \text { at } \mathrm{IF}=0.2 \mathrm{~A} \end{aligned}$ | ON Semi | SOT-323 | BAT54AWT1 | Dual type |
| L1 | Inductor | $\begin{array}{\|l\|} \hline 1.5 \mu \mathrm{H} \\ (6.2 \mathrm{~m} \mathrm{\Omega}, 8.9 \mathrm{~A}) \end{array}$ | TDK | - | VLF10040T-1R5N |  |
| L2 | Inductor | $\begin{aligned} & 3.3 \mu \mathrm{H} \\ & (9.7 \mathrm{~m} \Omega, 6.9 \mathrm{~A}) \end{aligned}$ | TDK | - | VLF10045T-3R3N |  |
| C1 | Ceramic capacitor | $22 \mu \mathrm{~F}(25 \mathrm{~V})$ | TDK | 3225 | C3225JC1E226M |  |
| $\begin{array}{\|l} \hline \mathrm{C} 2-1 \\ \mathrm{C} 2-2 \\ \mathrm{C} 2-3 \\ \hline \end{array}$ | Ceramic capacitor Ceramic capacitor Ceramic capacitor | $\begin{aligned} & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \\ & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \\ & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \end{aligned}$ | $\begin{aligned} & \text { TDK } \\ & \text { TDK } \\ & \text { TDK } \end{aligned}$ | $\begin{aligned} & 3216 \\ & 3216 \\ & 3216 \end{aligned}$ | C3216JB1A226M C3216JB1A226M C3216JB1A226M | 3 capacitors in parallel |
| $\begin{array}{ll} \hline \text { C3-1 } \\ \text { C3-2 } \end{array}$ | Ceramic capacitor Ceramic capacitor | $\begin{aligned} & 22 \mu \mathrm{~F}(25 \mathrm{~V}) \\ & 22 \mu \mathrm{~F}(25 \mathrm{~V}) \end{aligned}$ | $\begin{array}{\|l\|l} \text { TDK } \\ \text { TDK } \end{array}$ | $\begin{aligned} & 3225 \\ & 3225 \end{aligned}$ | $\begin{aligned} & \text { C3225JC1E226M } \\ & \text { C3225JC1E226M } \end{aligned}$ | 2 capacitors in parallel |
| $\begin{aligned} & \text { C4-1 } \\ & \text { C4-2 } \\ & \text { C4-3 } \end{aligned}$ | Ceramic capacitor Ceramic capacitor Ceramic capacitor | $\begin{aligned} & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \\ & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \\ & 22 \mu \mathrm{~F}(10 \mathrm{~V}) \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline \text { TDK } \\ \text { TDK } \\ \text { TDK } \end{array}$ | $\begin{aligned} & 3216 \\ & 3216 \\ & 3216 \end{aligned}$ | C3216JB1A226M C3216JB1A226M C3216JB1A226M | 3 capacitors in parallel |
| C5 | Ceramic capacitor | $0.1 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H104K |  |
| C6 | Ceramic capacitor | $0.1 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H104K |  |
| C7 | Ceramic capacitor | $0.022 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H223K |  |
| C8 | Ceramic capacitor | $0.022 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H223K |  |
| C9 | Ceramic capacitor | 820 pF ( 50 V ) | TDK | 1608 | C1608CH1H821J |  |
| C11 | Ceramic capacitor | $1000 \mathrm{pF}(50 \mathrm{~V})$ | TDK | 1608 | C1608CH1H102J |  |
| C13 | Ceramic capacitor | $0.01 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H103K |  |
| C14 | Ceramic capacitor | $2.2 \mu \mathrm{~F}(16 \mathrm{~V})$ | TDK | 1608 | C1608JB1C225K |  |
| C15 | Ceramic capacitor | $0.1 \mu \mathrm{~F}(50 \mathrm{~V})$ | TDK | 1608 | C1608JB1H104K |  |
| $\begin{aligned} & \mathrm{R} 8-1 \\ & \mathrm{R} 8-2 \end{aligned}$ | Resistor | $\begin{array}{\|l} 1.6 \mathrm{k} \Omega \\ 9.1 \mathrm{k} \Omega \end{array}$ | $\begin{aligned} & \text { SSM } \\ & \text { SSM } \end{aligned}$ | $\begin{aligned} & \hline 1608 \\ & 1608 \end{aligned}$ | $\begin{aligned} & \text { RR0816P162D } \\ & \text { RR0816P912D } \end{aligned}$ | 2 capacitors in series |
| R9 | Resistor | $15 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P153D |  |
| R11 | Resistor | $56 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P563D |  |
| R12 | Resistor | $47 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P473D |  |
| $\begin{array}{\|l\|} \hline \text { R14-1 } \\ \text { R14-2 } \end{array}$ | Resistor | $\begin{array}{\|l\|l} 1.8 \mathrm{k} \Omega \\ 39 \mathrm{k} \Omega \end{array}$ | $\begin{array}{\|l\|l\|} \hline \text { SSM } \\ \text { SSM } \end{array}$ | $\begin{array}{\|l\|} \hline 1608 \\ 1608 \end{array}$ | $\begin{aligned} & \text { RR0816P182D } \\ & \text { RR0816P393D } \end{aligned}$ | 2 capacitors in series |
| R15 | Resistor | $11 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P113D |  |

(Continued)
(Continued)

| Component | Item | Specification | Vendor | Package | Parts Name | Remark |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| R17 | Resistor | $56 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P563D |  |
| R18 | Resistor | $56 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P563D |  |
| R21 | Resistor | $82 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P823D |  |
| R23 | Resistor | $22 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P223D |  |
| R25 | Resistor | $56 \mathrm{k} \Omega$ | SSM | 1608 | RR0816P563D |  |

RENESAS : Renesas Electronics Corporation
ON Semi : ON Semiconductor
TDK : TDK Corporation
SSM : SUSUMU Co.,Ltd.

## 13. Application Note

## Setting method for PFM/PWM and fixed PWM modes

For the setting method for each mode, see"Function Description 8.1.11 PFM Control Circuit Block (MODE)".

## Cautions at PFM/PWM mode

If a load current drops rapidly because of rapid load change and others, it tends to take a lot of time to restore overshooting of an output voltage.

As a result, the over-voltage protection may operate.
In this case, solution are possible by the addition of the load resistance of value to be able to restore the output voltage in the over-voltage detection time.

## Setting method of output voltage

Set it by adjusting the output voltage setting zero-power resistance ratio.

$\mathrm{V}_{\mathrm{O}}$ : Output setting voltage [V]
R1, R2 : Output setting resistor value [ $\Omega$ ]


Make sure that the setting does not exceed the maximum on-duty
Calculate the on-duty by the following formula:

$$
\begin{aligned}
& \mathrm{D}_{\mathrm{MAX} \text { Min }}=\frac{\mathrm{V}_{\mathrm{O}}+\mathrm{R}_{\mathrm{ON} \text { _Sync }} \times \mathrm{I}_{\mathrm{OMAX}}}{\mathrm{~V}_{\mathrm{IN}}-\mathrm{R}_{\mathrm{ON} \text { Main }} \times \mathrm{I}_{\mathrm{OMAX}}+\mathrm{R}_{\mathrm{ON} \text { _Sync }} \times \mathrm{I}_{\mathrm{OMAX}}} \\
& \mathrm{D}_{\text {MAX_Min }} \text { : Minimum value of the maximum on-duty cycle } \\
& \mathrm{V}_{\mathrm{IN}} \quad \text { : Power supply voltage of switching system [V] } \\
& \mathrm{V}_{\mathrm{O}} \quad \text { : Output setting voltage [V] } \\
& \mathrm{R}_{\text {ON_Main }} \text { : High-side FET ON resistance [ } \Omega \text { ] } \\
& R_{\text {ON_Sync }} \text { : Low-side FET ON resistance [ } \Omega \text { ] } \\
& \text { IOMAX : Maximum load current [A] }
\end{aligned}
$$

## Oscillation frequency setting method

Set it by adjusting the RT pin resistor value.

$R_{R T} \quad: \mathrm{RT}$ resistor value [ $\Omega$ ]
fosc : Oscillation frequency [Hz]

The oscillation frequency must set for on-time ( $t_{\mathrm{ON}}$ ) to become 300 ns or more.
Calculate the on-time by the following formula.

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{ON}}= \frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}} \times f_{\mathrm{OSC}}} \\
& \\
& \mathrm{t}_{\mathrm{ON}} \quad: \text { On-time [s] } \\
& \mathrm{V}_{\mathrm{IN}} \quad: \text { Power supply voltage of switching system }[\mathrm{V}] \\
& \mathrm{V}_{\mathrm{O}} \quad \text { : Output setting voltage }[\mathrm{V}] \\
& \mathrm{f}_{\mathrm{OSC}} \quad: \text { Oscillation frequency }[\mathrm{Hz}]
\end{aligned}
$$

## Setting method of soft-start time

Calculate the soft-start time by the following formula.

$$
\mathrm{t}_{\mathrm{S}}=1.4 \times 10^{5} \times \mathrm{C}_{\mathrm{CS}}
$$

ts : Soft-start time [s] (Time to becoming output 100\%)
$\mathrm{C}_{\mathrm{CS}} \quad: \mathrm{CS}$ pin capacitor value [F]
Calculate delay time until the soft-start beginning by the following formula.

$$
\begin{aligned}
\mathrm{t}_{\mathrm{d} 1}=30 \times \mathrm{C}_{\mathrm{VB}} & +290 \times \mathrm{C}_{\mathrm{VREF}}+1.455 \times 10^{4} \times \mathrm{C}_{\mathrm{CS}} \\
\mathrm{t}_{\mathrm{d} 1} & : \text { Delay time including VB voltage and VREF voltage starts }[\mathrm{s}] \\
\mathrm{C}_{\mathrm{CS}} & : \mathrm{CS} \text { pin capacitor value }[\mathrm{F}] \\
\mathrm{C}_{\mathrm{VB}} & : \text { VB pin capacitor value }[\mathrm{F}] \\
\mathrm{C}_{\mathrm{VREF}} & : \text { VREF pin capacitor value }[\mathrm{F}](0.1[\mu \mathrm{~F}] \text { Typ })
\end{aligned}
$$

Calculate delay time for starting while one channel has already started (UVLO released: VB, VREF output before) by the following formula.

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{d} 2}=1.455 \times 10^{4} \times \mathrm{C}_{\mathrm{CS}} \\
& \mathrm{t}_{\mathrm{d} 2} \quad: \text { Delay time for starting while one channel has already started }[\mathrm{s}] \\
& \mathrm{C}_{\mathrm{CS}} \quad: \text { CS pin capacitor value }[\mathrm{F}]
\end{aligned}
$$

Calculate the discharge time at the soft-stop by the following formula.

$$
\begin{aligned}
& \mathrm{t}_{\text {dis }}=1.44 \times 10^{5} \times \mathrm{C}_{\mathrm{CS}} \\
& \mathrm{t}_{\text {dis }}: \text { Discharge time }[\mathrm{s}] \\
& \mathrm{C}_{\mathrm{CS}}: \text { CS pin capacitor value }[\mathrm{F}]
\end{aligned}
$$

In addition, calculate the delay time to the discharge starting by the following formula.

$$
\begin{aligned}
\mathrm{t}_{\mathrm{d} 3}= & 7.87 \times 10^{4} \times \mathrm{C}_{\mathrm{CS}} \\
& \mathrm{t}_{\mathrm{d} 3} \quad: \text { Delay time until discharge start }[\mathrm{s}] \\
& \mathrm{C}_{\mathrm{CS}}
\end{aligned}: \text { CS pin capacitor value }[\mathrm{F}]
$$



Simultaneous operation of plural channels
Soft-start/soft-stop operation according to the same timing as two channels can be achieved by even connecting it as shown in the figure below at the power supply on/off.

## <Connection example 1> When you adjust the soft-start time

Make the CS capacitor common. Connect CTL1 and CTL2.
Note: In this case, the soft-start time (ts), the discharge time (tdis), and the delay time (td1, td2, td3) decrease in the half value of compared with when CS capacitor is connected to each channel.


## Setting method of over current detection value

It is possible to set over-current detection value (ILIM) by adjusting the over-current detection setting resistor value ratio.
Calculate the over current detection setting resistor value by the following formula.

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{LIM}}=\frac{\frac{3.3 \times R 2}{\mathrm{R} 1 \times R 2}-0.3}{6.8 \times R_{\mathrm{ON}}}+\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}}{\mathrm{~L}} \times\left(200 \times 10^{-9}-\frac{\mathrm{V}_{\mathrm{O}}}{2 \times \mathrm{f}_{\mathrm{OSC}} \times \mathrm{V}_{\mathrm{IN}}}\right) \\
& 200 \times 10^{3} \geq \mathrm{R} 1+\mathrm{R} 2 \geq 30 \times 10^{3} \\
& \text { ILIM : Over current detection value [A] } \\
& \text { R1, R2 : ILIM setting resistor value [ } \Omega]^{*} \\
& \text { L : Inductor value [H] } \\
& \mathrm{V}_{\mathrm{IN}} \quad \text { : Power supply voltage of switching system [V] } \\
& \mathrm{V}_{\mathrm{O}} \quad \text { Output setting voltage [V] } \\
& \mathrm{f}_{\text {OSC }} \quad \text { : Oscillation frequency }[\mathrm{Hz}] \\
& \text { RON : High-side FET ON resistance }[\Omega]
\end{aligned}
$$

* Since the over current detection value depends on the on-resistance of FET, the over current detection setting resistor value ratio should be adjusted in consideration of the temperature characteristics of the on-resistance. When the temperature at the FET joint part rises by $+100^{\circ} \mathrm{C}$, the on-resistance of FET increases to about 1.5 times.

* If the over current detection function is not used, connect the ILIM pin (ILIM1 and ILIM2) to the VREF pin.


## Selection of smoothing inductor

The inductor value selects the value that the ripple current peak-to-peak value becomes $50 \%$ or less of the maximum load current as a rough standard. Calculate the inductor value in this case by the following formula.
$L \geq \frac{V_{\text {IN }}-V_{O}}{L O R \times I_{\text {OMAX }}} \times \frac{V_{O}}{V_{\text {IN }} \times f_{\text {OSC }}}$
L : Inductor value [H]
IOMAX : Maximum load current [A]
LOR : Ripple current peak-to-peak value of Maximum load current ratio (=0.5)
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]
$\mathrm{V}_{\mathrm{O}}$ : Output setting voltage [V]
fosc : Oscillation frequency [Hz]

An inductor ripple current value limited on the principle of operation is necessary for this device. However, when it uses the high-side FET of the low Ron resistance, the switching ripple voltage become small, and the inductor ripple current value may become insufficient. This should be solved by the oscillation frequency or reducing the inductor value.
Select the one of the inductor value that meets a requirement listed below.

$$
L \leq \frac{V_{I N}-V_{O}}{\Delta V_{R O N}} \times \frac{V_{O}}{V_{\text {IN }} \times f_{\text {OSC }}} \times R_{O N}
$$

| L | : Inductor vaiue $[\mathrm{H}]$ |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{IN}}$ | : Power supply voltage of switching system $[\mathrm{V}]$ |
| $\mathrm{V}_{\mathrm{O}}$ | : Output setting voltage $[\mathrm{V}]$ |
| $\mathrm{f}_{\mathrm{OSC}}$ | : Oscillation frequency $[\mathrm{Hz}]$ |
| $\Delta \mathrm{V}_{\mathrm{RON}}$ | : Ripple voltage $[\mathrm{V}](20 \mathrm{mV}$ or more is recommended $)$ |
| $\mathrm{R}_{\mathrm{ON}}$ | : High-side FET ON resistance $[\Omega]$ |

It is necessary to calculate the maximum current value that flows to the inductor to judge whether the electric current that flows to the inductor is a rated value or less. Calculate the maximum current value of the inductor by the following formula.

$$
\begin{array}{ll}
\mathrm{IL}_{\mathrm{MAX}} \geq \mathrm{Io}_{\mathrm{MAX}} & +\frac{\Delta \mathrm{IL}}{2}, \Delta \mathrm{IL}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}}{\mathrm{~L}} \times \frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}^{\times f} \mathrm{OSC}}} \\
\mathrm{IL}_{\mathrm{MAX}} & : \text { Maximum current value of inductor }[\mathrm{A}] \\
\mathrm{Io}_{\mathrm{MAX}} & : \text { Maximum load current }[\mathrm{A}] \\
\Delta \mathrm{IL} & : \text { Ripple current peak-to-peak value of inductor }[\mathrm{A}] \\
\mathrm{L} & \text { : Inductor value }[\mathrm{H}] \\
\mathrm{V}_{\mathrm{IN}} & \text { : Power supply voltage of switching system }[\mathrm{V}] \\
\mathrm{V}_{\mathrm{O}} & \text { : Output setting voltage }[\mathrm{V}] \\
\mathrm{f}_{\mathrm{OSC}} & \text { : Oscillation frequency }[\mathrm{Hz}]
\end{array}
$$



## Selection of SWFET

The switching ripple voltage generated between drain and sources on high-side FET is necessary for this device operation. Select the one of the SWFET of on-resistance that satisfies the following formula.


Select FET ratings with a margin enough for the input voltage and the load current. Ratings with the over-current detection setting value or more are recommended

Calculate a necessary rated value of high-side FET and low-side FET by the following formula

$$
\begin{aligned}
\mathrm{I}_{\mathrm{D}}>\mathrm{Io}_{\mathrm{MAX}}+ & \frac{\Delta \mathrm{IL}}{2} \\
& \\
\mathrm{I}_{\mathrm{D}} & : \text { Rated drain current }[\mathrm{A}] \\
\mathrm{I}_{\mathrm{MAX}} & \text { : Maximum load current }[\mathrm{A}] \\
\Delta \mathrm{IL} & \text { : Ripple current peak-to-peak value of inductor [A] } \\
\mathrm{V}_{\mathrm{DS}}>\mathrm{V}_{\mathrm{IN}} &
\end{aligned}
$$

$\mathrm{V}_{\mathrm{DS}} \quad$ : Rated voltage between drain and source [V]
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]

$$
V_{G S}>V_{B}
$$

$\mathrm{V}_{\mathrm{GS}} \quad$ : Rated voltage between gate and source [V]
$V_{B} \quad$ : VB voltage [V]

Moreover, it is necessary to calculate the loss of SWFET to judge whether a permissible loss of SWFET is a rated value or less. Calculate the loss on high-side FET by the following formula.

$$
\mathrm{P}_{\text {MainFET }}=\mathrm{P}_{\text {RON_Main }}+\mathrm{P}_{\text {SW_Main }}
$$

| $\mathrm{P}_{\text {MainFET }}$ | : High-side FET loss [W] |
| :--- | :--- |
| $\mathrm{P}_{\text {RON_Main }}$ | $:$ High-side FET conduction loss [W] |
| $\mathrm{P}_{\text {SW_Main }}$ | $:$ High-side FET SW loss [W] |

High-side FET conduction loss

$\mathrm{P}_{\text {RON_Main }}$ : High-side FET conduction loss [W]
IOMAX: Maximum load current [A]
$V_{\text {IN }} \quad:$ Power supply voltage of switching system [V]
$\mathrm{V}_{\mathrm{O}} \quad$ : Output voltage [V]
$\mathrm{R}_{\text {ON_Main }}$ : High-side FET ON resistance $[\Omega]$

High-side FET SW loss

$$
\begin{aligned}
& P_{S W \_ \text {Main }}=\frac{V_{\text {IN }} \times f_{\text {OSC }} \times\left(I_{\text {btm }} \times t_{\mathrm{r}}+I_{\text {top }} \times t_{f}\right)}{2} \\
& P_{\text {SW_Main }} \text { : High-side FET SW loss [W] } \\
& \mathrm{V}_{\mathrm{IN}} \quad \text { : Power supply voltage of switching system [V] } \\
& \mathrm{f}_{\mathrm{OSC}} \quad \text { : Oscillation frequency }[\mathrm{Hz}] \\
& I_{b t m} \quad: \text { Ripple current bottom value of inductor }[A] \\
& I_{\text {top }} \quad: \text { Ripple current top value of inductor [A] } \\
& \text { tr } \quad: \text { Turn-on time on high-side FET [s] } \\
& \text { tf : Turn-off time on high-side FET[s] }
\end{aligned}
$$

Calculate the $I_{b t m}$, the $I_{\text {top }}$, the $t_{r}$ and the $t_{f}$ simply by the following formula.

$$
\begin{aligned}
& \mathrm{I}_{\mathrm{btm}}=\mathrm{I}_{\mathrm{OMAX}}-\frac{\Delta \mathrm{IL}}{2} \\
& \mathrm{I}_{\mathrm{top}}=\mathrm{I}_{\mathrm{OMAX}}+\frac{\Delta \mathrm{IL}}{2} \\
& \mathrm{t}_{\mathrm{r}}=\frac{\mathrm{Q}_{\mathrm{gd}} \times 4}{5-\mathrm{V}_{\mathrm{gs}}(\mathrm{on})} \quad \mathrm{t}_{\mathrm{f}}=\frac{\mathrm{Q}_{\mathrm{gd}} \times 1}{\mathrm{~V}_{\mathrm{gs}}(\mathrm{on})}
\end{aligned}
$$

IOMAX : Maximum load current [A]
$\Delta \mathrm{IL} \quad$ : Ripple current peak-to-peak value of inductor [A]
$Q_{g d} \quad$ : Quantity of charge between gate and drain on high-side FET [C]
$\mathrm{V}_{\mathrm{gs}}(\mathrm{on})$ : Voltage between gate and source in $\mathrm{Q}_{\mathrm{gd}}$ on high-side FET [V]

Calculate the loss on low-side FET by the following formula.

$$
P_{\text {SyncFET }}=P_{\text {Ron_Sync }}{ }^{*}=\operatorname{lo}_{\text {MAX }}{ }^{2} \times\left(1-\frac{V_{O}}{V_{\text {IN }}}\right) \times R_{\text {on_Sync }}
$$

| $\mathrm{P}_{\text {SyncFET }}$ | : Low-side FET loss $[\mathrm{W}]$ |
| :--- | :--- |
| $\mathrm{P}_{\text {Ron_Sync }}$ | : Low-side FET conduction loss $[\mathrm{W}]$ |
| $\mathrm{I}_{\text {OMAX }}$ | : Maximum load current $[\mathrm{A}]$ |
| $\mathrm{V}_{\text {IN }}$ | : Power supply voltage of switching system $[\mathrm{V}]$ |
| $\mathrm{V}_{\mathrm{O}}$ | : Output voltage $[\mathrm{V}]$ |
| $\mathrm{R}_{\text {on Sync }}$ | : Low-side FET on-resistance $[\Omega]$ |

*: The transition voitage of the voltage between drain and source on low-side FET is generally small, and the switching loss is omitted here for the small one as it is possible to disregard it.

The gate drive power of SWFET is supplied by LDO in IC, therefore all SWFET allowable maximum total charge (QgTotalMax) of 2ch is determined by the following formula.


## Selection of fly-back diode

When the conversion efficiency is valued, the improved property of the conversion efficiency is possible by the addition of the fly-back diode. Thought it is usually unnecessary. The effect is achieved in the condition where the oscillation frequency is high or output voltage is lower. Select schottky barrier diode (SBD) that the forward current is as small as possible. In this DC/DC control IC, the period for the electric current flows to fly back diode is limited to synchronous rectification period (60 $n s$ 2) because of using the synchronous rectification method. Therefore, select the one that the electric current of fly back diode doesn't exceed ratings of forward current surge peak (IFSM).Calculate the forward current surge peak ratings of fly back diode by the following formula.

$\mathrm{I}_{\text {FSM }}$ : Forward current surge peak ratings of fly back diode [A]
$\mathrm{Io}_{\text {MAX }}$ : Maximum load current [A]
$\Delta \mathrm{IL} \quad$ : Ripple current peak-to-peak value of inductor $[\mathrm{A}]$

Calculate ratings of the fly-back diode by the following formula:

$$
\mathrm{V}_{\text {R_Fly }}>\mathrm{V}_{\mathrm{IN}}
$$

$\mathrm{V}_{\text {R_Fly }}$ : Reverse voltage of fly-back diode direct current [V]
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]

## Selection of output capacitor

This device supports a small ceramic capacitor of the ESR. The ceramic capacitor that is low ESR is an ideal to reduce the ripple voltage compared with other capacitor. Use the tantalum capacitor and the polymer capacitor of the low ESR when a mass capacitor is needed as the ceramic capacitor can not support. To the output voltage, the ripple voltage by the switching operation of DC/DC is generated. Discuss the lower bound of output capacitor value according to an allowable ripple voltage. Calculate the output ripple voltage from the following formula.

$$
\begin{aligned}
& \Delta \mathrm{V}_{\mathrm{O}}=\left(\frac{1}{2 \pi \times \mathrm{fosc}^{\times} \mathrm{C}_{\mathrm{O}}}+\mathrm{ESR}\right) \times \Delta \mathrm{IL} \\
& \Delta \mathrm{~V}_{\mathrm{O}} \text { : Switching ripple voltage [V] } \\
& \text { ESR : Series resistance component of output capacitor [ } \Omega \text { ] } \\
& \Delta I L \quad \text { : Ripple current peak-to-peak value of inductor [A] } \\
& \mathrm{C}_{\mathrm{O}} \text { : Output capacitor value [F] } \\
& \text { fosc : Oscillation frequency [Hz] }
\end{aligned}
$$

## Notes:

- The ripple voltage can be reduced by raising the oscillation frequency and the inductor value besides capacitor.
- Capacitor has frequency characteristic, the temperature characteristic, and the electrode bias characteristic, etc. The effective capacitor value might become extremely small depending on the condition. Note the effective capacitor value in the condition.

Calculate ratings of the output capacitor by the following formula:


Note: Select the capacitor rating with withstand voltage allowing a margin enough for the output voltage.

In addition, use the allowable ripple current with an enough margin, if it has a rating. Calculate an allowable ripple current of the output capacitor by the following formula:

$$
\text { Irms } \geq \frac{\Delta \mathrm{IL}}{2 \sqrt{3}}
$$

Irms : Allowable ripple current (effective value) [A]
$\Delta I L \quad:$ Ripple current peak-to-peak value of inductor [A]

## Selection of input capacitor

Select the input capacitor whose ESR is as small as possible. The ceramic capacitor is an ideal. Use the tantalum capacitor and the polymer capacitor of the low ESR when a mass capacitor is needed as the ceramic capacitor can not support. To the power supply voltage, the ripple voltage by the switching operation of $D C / D C$ is generated. Discuss the lower bound of input capacitor according to an allowable ripple voltage. Calculate the ripple voltage of the power supply from the following formula.

$$
\begin{array}{ll}
\Delta \mathrm{V}_{\mathrm{IN}}= & \mathrm{I}_{\mathrm{OMAX}} \\
\mathrm{C}_{\mathrm{IN}}
\end{array} \times \frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathbb{I N}} \times \mathrm{f}_{\mathrm{OSC}}}+\mathrm{ESR} \times\left(\mathrm{I}_{\mathrm{OMAX}}+\frac{\Delta \mathrm{IL}}{2}\right)
$$

## Notes:

- The ripple voltage of the power supply can be reduced by raising the oscillation frequency besides capacitor.
- Capacitor has frequency characteristic, the temperature characteristic, and the electrode bias characteristic, etc. The effective capacitor value might become extremely small depending on the condition. Note the effective capacitor value in the condition.

Calculate ratings of the input capacitor by the following formula:
$\mathrm{V}_{\mathrm{CIN}}>\mathrm{V}_{\mathrm{IN}}$
$\mathrm{V}_{\mathrm{CIN}}$ : Withstand voltage of the input capacitor [V]
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]

Note: Select the capacitor rating with withstand voltage with margin enough for the input voltage.

In addition, use the allowable ripple current with an enough margin, if it has a rating.
Calculate an allowable ripple current by the following formula:

| Irms $\geq I_{\text {OMAX }}{ }^{\times}$ | $\sqrt{\mathrm{V}_{0} \times\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{0}\right)}$ |
| :---: | :---: |
|  | VIN |
| Irms | : Allowable ripple current (effective value) [A] |
| Iomax | : Maximum load current value [A] |
| $\mathrm{V}_{\mathrm{IN}}$ | : Power supply voltage of switching system [V] |
| $\mathrm{V}_{\mathrm{O}}$ | : Output voltage [V] |

MB39A136

## Selection of boot strap diode

Select Schottky barrier diode (SBD), that forward current is as small as possible. The electric current that drives the gate of high-side FET flows to SBD of the bootstrap circuit. Calculate the mean current by the following formula. Select it so as not to exceed the electric current ratings.

$$
\begin{array}{ll}
I_{D} \geq Q_{g} \times f_{O S C} \\
& \\
I_{D} & \text { : Forward current }[A] \\
Q_{g} & \text { : Total quantity of charge of gate on high-side FET [C] } \\
f_{\text {OSC }} & \text { : Oscillation frequency }[\mathrm{Hz}]
\end{array}
$$

Calculate ratings of the boot strap diode by the following formula:

$$
V_{R_{-} \text {воот }}>V_{I N}
$$

$\mathrm{V}_{\mathrm{R} \_ \text {BOOT }}$ : Reverse voltage of boot strap diode direct current [ V ]
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]

## Selection of boot strap capacitor

To drive the gate of high-side FET, the bootstrap capacitor must have enough stored charge. Therefore, a minimum value as a target is assumed the capacitor which can store electric charge 10 times that of the Qg on high-side FET. And select the boot strap capacitor.

$$
\begin{aligned}
\mathrm{C}_{\mathrm{BOOT}} \geq 10 \times & \frac{\mathrm{Qg}}{\mathrm{~V}_{\mathrm{B}}} \\
\mathrm{C}_{\text {BOOT }} & : \text { Boot strap capacitor [F] } \\
\mathrm{Qg} & : \text { Amount of gate charge on high-side FET [C] } \\
\mathrm{V}_{\mathrm{B}} & : \text { VB voltage }[\mathrm{V}]
\end{aligned}
$$

Calculate ratings of the boot strap capacitor by the following formula:

$$
\begin{array}{ll}
\mathrm{V}_{\mathrm{CBOOT}}>\mathrm{V}_{\mathrm{B}} \\
\mathrm{~V}_{\text {CBOOT }} & : \text { Withstand voltage of the boot strap capacitor }[\mathrm{V}] \\
\mathrm{V}_{\mathrm{B}} & : \text { VB voltage }[\mathrm{V}]
\end{array}
$$

## Design of phase compensation circuit

Assume the phase compensation circuit of 1 pole-1zero to be a standard in this device.
1pole-1zero phase compensation circuit


As for crossover frequency ( $\mathrm{f}_{\mathrm{CO}}$ ) that shows the band width of the control loop of DC/DC. The higher it is, the more excellent the rapid response becomes, however, the possibility of causing the oscillation due to phase margin shortage increases. Though this crossover frequency ( $\mathrm{f}_{\mathrm{co}}$ ) can be arbitrarily set, make $1 / 10$ of the oscillation frequencies (fosc) a standard, and set it to the upper limit. Moreover, set the phase margin at least to $30^{\circ} \mathrm{C}$, and $45^{\circ} \mathrm{C}$ or more if possible as a reference.

Set the constants of Rc and Cc of the phase compensation circuit using the following formula as a target.

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{C}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}\right) \mathrm{A}_{\mathrm{LVCNV}} \times \mathrm{R}_{\mathrm{ON}} \operatorname{Main} \times \mathrm{f}_{\mathrm{CO}} \times 2 \pi \times \mathrm{C}_{\mathrm{O}} \times \mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\text {IN }} \times \mathrm{f}_{\mathrm{OSC}} \times \mathrm{L} \times \mathrm{I}_{\mathrm{OMAX}}} \times \mathrm{R} 1 \\
& \mathrm{C}_{\mathrm{C}}=\frac{\mathrm{C}_{\mathrm{O}} \times \mathrm{V}_{\mathrm{O}}}{\mathrm{R}_{\mathrm{C}} \times \mathrm{I}_{\text {OMAX }}}
\end{aligned}
$$

$\mathrm{R}_{\mathrm{C}} \quad:$ Phase compensation resistor value [ $\Omega$ ]
$\mathrm{C}_{\mathrm{C}} \quad:$ Phase compensation capacitor value $[\mathrm{F}]$
$\mathrm{V}_{\mathrm{IN}} \quad$ : Power supply voltage of switching system [V]
$\mathrm{V}_{\mathrm{O}} \quad$ : Output setting voltage [V]
$\mathrm{f}_{\mathrm{OSC}} \quad$ : Oscillation frequency $[\mathrm{Hz}]$
IOMAX : Maximum load current value [A]
L : Inductor value [H]
$\mathrm{C}_{\mathrm{O}} \quad$ : Output capacitor value [F]
$\mathrm{R}_{\text {ON_Main }}$ : High-side FET ON resistance[ $\Omega$ ]
R1 : Output setting resistor value $[\Omega]$
ALVCNV : Level converter voltage gain [V/V] On-duty $\leq 50 \% \quad: A_{\text {LVCNV }}=6.8$ On-duty $>50 \% \quad: A_{\text {LVCNV }}=13.6$
$\mathrm{f}_{\mathrm{CO}} \quad:$ Cross-over frequency (arbitrary setting) $[\mathrm{Hz}]$

## VB pin capacitor

$2.2 \mu \mathrm{~F}$ is assumed to be a standard, and when Qg of SWFET used is large, it is necessary to adjust it. To drive the gate of high-side FET, the bootstrap capacitor must have enough stored charge. Therefore, a minimum value as a target is assumed the capacitor, which can store electric charge 100 times that of the Qg of the SWFET. And select it.

```
CVB}\geq100\times\frac{Qg}{\mp@subsup{V}{B}{}
    CVB : VB pin capacitor value [F]
    Qg : Total amount of gate charge of 2 ch respectively: high-side FET and low-side FET [C]
    VB}:VB\mathrm{ voltage [V]
```

Calculate ratings of the VB pin capacitor by the following formula:

```
V
    V
    VB : VB voltage [V]
```


## VB regulator

In the condition for which the potential difference between VCC and VB is insufficient, the decrease in the voltage of VB happens because of power output on-resistance and load current (mean current of all external FET gate driving current and load current of internal IC) of the VB regulator. Stop the switching operation when the voltage of VB decreases and it reaches threshold voltage $\left(\mathrm{V}_{\mathrm{THL} 1}\right)$ of the under voltage lockout protection circuit. Therefore, set oscillation frequency or external FET or I/O potential difference of the VB regulator using the following formula as a target when you use this IC.

```
VCC
VCC : Power supply voltage [V] (VIN}
VB (VTHL1) : Threshold voltage of VB under-voltage lockout protection circuit [V] (3.8 [V] Max )
Qg : Total amount of gate charge of 2 ch respectively: high-side FET and low-side FET [C]
fOSC : Oscillation frequency [Hz]
ICC : Power supply current [A] (4.7\times10-3[A] := Load current of VB (LDO) )
R
```

If the I/O potential difference is small, the problem can be solved by connecting the VB pin and the VCC pin.
The conditions of the input voltage range are as follows:


Note that if the I/O potential difference is not enough when used, use the actual machine to check carefully the operations at the normal operation, start operation, and stop operation. In particular, care is needed when the input voltage range over 6 V .

## Power dissipation and the thermal design

As for this IC, considerations of the power dissipation and thermal design are not necessary in most cases because of its high efficiency. However, they are necessary for the use at the conditions of a high power supply voltage, a high oscillation frequency, high load, and the high temperature.

Calculate IC internal loss $\left(P_{\text {IC }}\right)$ by the following formula.

$$
\begin{aligned}
& P_{I C}=V_{C C} \times\left(I_{C C}+Q g \times f_{O S C}\right) \\
& P_{\text {IC }} \quad \text { : IC internal loss [W] } \\
& \mathrm{V}_{\mathrm{CC}} \quad \text { : Power supply voltage }\left(\mathrm{V}_{\mathrm{IN}}\right)[\mathrm{V}] \\
& I_{\text {CC }} \quad \text { : Power supply current [A] (4.7 [mA] Max) } \\
& \text { Qg : All SWFET totai quantity of charge for ch } 2 \text { [C] (Total with Vgs }=5 \mathrm{~V} \text { ) } \\
& \text { fosc : Oscillation frequency[Hz] }
\end{aligned}
$$

Calculate junction temperature ( $\mathrm{T}_{\mathrm{j}}$ ) by the following formula.

$$
\mathrm{Tj}=\mathrm{Ta}+\theta \mathrm{ja} \times \mathrm{P}_{\mathrm{IC}}
$$

Tj : Junction temperature [ $\left.{ }^{\circ} \mathrm{C}\right]\left(+150\left[{ }^{\circ} \mathrm{C}\right]\right.$ Max)
$\mathrm{Ta} \quad$ : Ambient temperature $\left[{ }^{\circ} \mathrm{C}\right]$
日ja : TSSOP-24 Package thermal resistance $\left(76^{\circ} \mathrm{C} / \mathrm{W}\right)$
$\mathrm{P}_{\text {IC }} \quad$ : IC internal loss [W]

## Handling of the pins when using a single channel

Although this device is a 2 -channel DC/DC converter control IC, it is also able to be used as a 1 -channel DC/DC converter by handling the pins of the unused channel as shown in the following diagram.


Note: $x$ is the unused channel number.

## Board layout

Consider the points listed below and do the layout design.
■ Provide the ground plane as much as possible on the IC mounted face. Connect bypass capacitor connected with the VCC and VB pins, and GND pin of the switching system parts with switching system GND (PGND). Connect other GND connection pins with control system GND (AGND), and separate each GND, and try not to pass the heavy current path through the control system GND (AGND) as much as possible. In that case, connect control system GND (AGND) and switching system GND (PGND) right under IC.

■ Connect the switching system parts as much as possible on the surface. Avoid the connection through the through-hole as much as possible.
■ As for GND pins of the switching system parts, provide the through hole at the proximal place, and connect it with GND of internal layer.

- Pay the most attention to the loop composed of input capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ), SWFET, and fly-back diode (SBD). Consider making the current loop as small as possible.

■ Place the boot strap capacitor ( $\mathrm{C}_{\mathrm{BOOT} 1}, \mathrm{C}_{\mathrm{BOOT} 2}$ ) proximal to CBx and LXX pins of IC as much as possible.
$■$ This device monitors the voltage between drain and source on high-side FET as voltage between VCC and LX pins. Place the input capacitor $\left(\mathrm{C}_{\mathrm{IN}}\right)$ and the high-side FET of each CH proximally as much as possible. Draw out the wiring to VCC pin from the proximal place to the input capacitor of CH 1 and CH 2 . As for the net of the LXx pin, draw it out from the proximal place to the source pin on high-side FET. Moreover, a large electric current flows momentary in the net of the LXx pin. Wire the linewidth of about 0.8 mm to be a standard, as short as possible.

■ Large electric current flows momentary in the net of DRVHx and DRVLx pins connected with the gate of SWFET. Wire the linewidth of about 0.8 mm to be a standard, as short as possible.

- By-pass capacitor ( $\mathrm{C}_{\mathrm{VCC}}, \mathrm{C}_{\mathrm{VREF}}, \mathrm{C}_{\mathrm{VB}}$ ) connected with VREF, VCC, and VB, and the resistor ( $\mathrm{R}_{\mathrm{R}}$ ) connected with the RT pin should be placed close to the pin as much as possible. Also connect the GND pin of the by-pass capacitor with GND of internal layer in the proximal through-hole.

■ Consider the net connected with RT, FBx, and the COMPx pins to keep away from a Switching system parts as much as possible because it is sensitive to the noise. Moreover, place the output voltage setting resistor and the phase compensation circuit element connected with this net close to the IC as much as possible, and try to make the net as short as possible. In addition, for the internal layer right under the installing part, provide the control system GND (AGND) of few ripple and few spike noises, or provide the ground plane of the power supply voltage as much as possible.
Switching system parts : Input capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ), SWFET, Fly-back diode (SBD), Inductor (L), Output capacitor ( $\mathrm{C}_{\mathrm{O}}$ )
Note: x : Each channel number

14. Reference Data

(Continued)

MB39A136
(Continued)


MB39A136

## 15. Usage Precaution

## 1. Do not configure the IC over the maximum ratings.

If the IC is used over the maximum ratings, the LSI may be permanently damaged.
It is preferable for the device to be normally operated within the recommended usage conditions. Usage outside of these conditions can have an adverse effect on the reliability of the LSI.
2. Use the device within the recommended operating conditions.

The recommended values guarantee the normal LSI operation under the recommended operating conditions.
The electrical ratings are guaranteed when the device is used within the recommended operating conditions and under the conditions stated for each item.
3. Printed circuit board ground lines should be set up with consideration for common impedance.
4. Take appropriate measures against static electricity.

- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of $250 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ in series between body and ground.


## 5. Do not apply negative voltages.

The use of negative voltages below $-0.3 \vee$ may make the parasitic transistor activated, and can cause malfunctions.

MB39A136
16. Ordering Information

| Part number | Package | Remarks |
| :---: | :---: | :---: |
| MB39A136PFT | 24-pin plastic TSSOP |  |
|  | (FPT-24P-M09) |  |

16.1 EV Board Ordering Information

| Part number | EV board version No. | Remarks |
| :--- | :---: | :---: |
| MB39A136EVB-01 | MB39A136EVB-01 Rev2.0 | TSSOP-24 |

MB39A136

## 17. RoHS Compliance Information Of Lead (Pb) Free Version

The LSI products of Cypress Semiconductor with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE). A product whose part number has trailing characters "E1" is RoHS compliant.

### 17.1 Marking Format (Lead Free version)



MB39A136
17.2 Labeling Sample (Lead free version)


## 18. MB39A136PFT Recommended Conditions Of Moisture Sensitivity Level

[Cypress Semiconductor Recommended Mounting Conditions]

| Item | Condition |  |
| :--- | :--- | :--- |
| Mounting Method | IR (infrared reflow), Manual soldering (partial heating method) |  |
| Mounting times | 2 times | Please use it within two years after <br> Manufacture. |
| Storage period | Before opening | Less than 8 days |
|  | From opening to the 2nd <br> reflow | Please process within 8 days <br> after baking (125 |
|  | When the storage period after <br> opening was exceeded |  |
| Storage conditions | $5^{\circ} \mathrm{C}$ to $30^{\circ} \mathrm{C}, 70 \% \mathrm{RH}$ or less (the lowest possible humidity) |  |

## [Mounting Conditions]

1. IR (infrared reflow)

" $\mathrm{H}^{\prime}$ level : $260^{\circ} \mathrm{C}$ Max
(a) Temperature increase gradient : Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(b) Preliminary heating
(c) Temperature increase gradient
: Temperature $170^{\circ} \mathrm{C}$ to $190^{\circ} \mathrm{C}, 60 \mathrm{~s}$ to 180 s
(d) Peak temperature

Average $1^{\circ} \mathrm{C} / \mathrm{s}$ to $4^{\circ} \mathrm{C} / \mathrm{s}$
(d') Main heating
: Temperature $260^{\circ} \mathrm{C} \mathrm{Max} ; 255^{\circ} \mathrm{C}$ or more, 10 s or less
: Temperature $230^{\circ} \mathrm{C}$ or more, 40 s or less
or
Temperature $225^{\circ} \mathrm{C}$ or more, 60 s or less
or
Temperature $220^{\circ} \mathrm{C}$ or more, 80 s or less
(e) Cooling : Natural cooling or forced cooling

Note: Temperature : on the top of the package body

## 2. Manual soldering (partial heating method)

Temperature at the tip of an soldering iron: $400^{\circ} \mathrm{C}$ max
Time: Five seconds or below per pin

## 19. Package Dimensions

| 24-pin plastic TSSOP | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
| Package width $\times$ <br> package length | $4.40 \mathrm{~mm} \times 6.50 \mathrm{~mm}$ |  |
|  | Gullwing |  |
|  | Sead shape | Plastic mold |



## 20. Major Changes

Spansion Publication Number: DS04-27262-4E
A change on a page is indicated by a vertical line drawn on the left side of that page.

| Page | Section | Change Results |
| :--- | :--- | :--- |
| 10 | Electrical Characteristics | Revised the minimum value of "Maximum on-duty" in "Output Block [DRV]": <br> $72 \rightarrow 75$ |

NOTE: Please see "Document History" about later revised information.

## Document History

| Document Title: MB39A136 2ch PFM/PWMM DCIDC Converter IC with Synchronous Rectification <br> Document Number: 002-08376 |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| Rev. | ECN No. | Orig. of <br> Change | Submission <br> Date |  |
| ${ }^{* *}$ | - | TAOA | $01 / 10 / 2013$ | Migrated to Cypress and assigned document number 002-08376. <br> No change to document contents or format. |
| *A | 5138039 | TAOA | $02 / 22 / 2016$ | Updated to Cypress template. |
| *B | 6405849 | YOST | $12 / 10 / 2018$ | Obsoleted. |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.


 worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either
 to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum
 is prohibited.
 WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not
 programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify
 products.
Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

