## FEATURES

Ideal for Video Applications
0.02\% Differential Gain
$0.04^{\circ}$ Differential Phase
0.1 dB Bandwidth to $25 \mathrm{MHz}(\mathrm{G}=+2$ )

High Speed
90 MHz Bandwidth (-3 dB)
500 V/us Slew Rate
60 ns Settling Time to $0.1 \%$ ( $\mathrm{V}_{\mathrm{O}}=10 \mathrm{~V}$ Step)
Low Noise
$2.9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Input Voltage Noise
Low Power
6.8 mA Supply Current
2.1 mA Supply Current (Power-Down Mode)

High Performance Disable Function Turn-Off Time of 100 ns
Input to Output Isolation of 54 dB (Off State)

## GENERAL DESCRIPTION

The ADEL2020 is an improved second source to the EL2020. This op amp improves on all the key dynamic specifications while offering lower power and lower cost. The ADEL2020 offers $50 \%$ more bandwidth and gain flatness of 0.1 dB to beyond 25 MHz . In addition, differential gain and phase are less than $0.05 \%$ and $0.05^{\circ}$ while driving one back terminated cable (150 $\Omega$ ).


Figure 1. Fine-Scale Gain (Normalized) vs. Frequency for Various Supply Voltages, $R_{F}=750 \Omega$, Gain $=+2$

REV. A

[^0]
## CONNECTION DIAGRAMS

## 8-Lead PDIP (N)




The ADEL2020 offers other significant improvements. The most important is lower power supply current ( $33 \%$ less than the competition) with higher output drive. Important specifications like voltage noise and offset voltage are less than half of those for the EL2020. The ADEL2020 also provides an improved disable feature. The disable time (to high output impedance) is 100 ns with guaranteed break before make. The ADEL2020 is offered for the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and comes in both PDIP and SOIC packages.


Figure 2. Differential Gain and Phase vs. Supply Voltage

## ADEL2020-SPECIFICATIONS <br> (@ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \mathrm{dc}, \mathrm{R}_{\mathrm{L}}=150 \Omega$, unless otherwise noted.)

| Parameter | Conditions | Temperature | ADEL2020A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| INPUT OFFSET VOLTAGE Offset Voltage Drift |  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | $\begin{aligned} & 1.5 \\ & 2.0 \\ & 7 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 10.0 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| ```COMMON-MODE REJECTION \(V_{\text {OS }}\) \(\pm\) Input Current``` | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 50 | $\begin{aligned} & 64 \\ & 0.1 \end{aligned}$ | 1.0 | $\begin{aligned} & \mathrm{dB} \\ & \mu \mathrm{~A} / \mathrm{V} \end{aligned}$ |
| ```POWER SUPPLY REJECTION VOS #Input Current``` | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $\begin{aligned} & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \hline \end{aligned}$ | 65 | $\begin{aligned} & 72 \\ & 0.05 \end{aligned}$ | 0.5 | $\begin{aligned} & \mathrm{dB} \\ & \mu \mathrm{~A} / \mathrm{V} \end{aligned}$ |
| INPUT BIAS CURRENT | -Input <br> +Input | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | $\begin{aligned} & 0.5 \\ & 1 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> +Input Resistance <br> -Input Resistance <br> +Input Capacitance |  |  |  | $\begin{aligned} & 10 \\ & 40 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \Omega \\ & \mathrm{pF} \end{aligned}$ |
| OPEN-LOOP TRANSRESISTANCE | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega \end{aligned}$ | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 1 | 3.5 |  | $\mathrm{M} \Omega$ |
| OPEN-LOOP DC VOLTAGE GAIN | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 80 \\ & 76 \end{aligned}$ | $\begin{aligned} & 100 \\ & 88 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT VOLTAGE SWING <br> Short-Circuit Current Output Current | $\mathrm{R}_{\mathrm{L}}=400 \Omega$ | $\begin{aligned} & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 12.0 \\ & 30 \end{aligned}$ | $\begin{aligned} & \pm 13.0 \\ & 150 \\ & 60 \end{aligned}$ |  | V <br> mA <br> mA |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power-Down Current <br> Disable Pin Current <br> Min Disable Pin Current to Disable | Disable Pin $=0 \mathrm{~V}$ | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\pm 3.0$ | $\begin{aligned} & 6.8 \\ & 2.1 \\ & 290 \\ & 30 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & 10.0 \\ & 3.0 \\ & 400 \end{aligned}$ | V <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> 3 dB Bandwidth <br> 0.1 dB Bandwidth Full Power Bandwidth <br> Slew Rate <br> Settling Time to $0.1 \%$ <br> Differential Gain Differential Phase | $\begin{aligned} & \mathrm{G}=+1 ; \mathrm{R}_{\mathrm{FB}}=820 \\ & \mathrm{G}=+2 ; \mathrm{R}_{\mathrm{FB}}=750 \\ & \mathrm{G}=+10 ; \mathrm{R}_{\mathrm{FB}}=680 \\ & \mathrm{G}=+2 ; \mathrm{R}_{\mathrm{FB}}=750 \\ & \mathrm{~V}_{\mathrm{O}}=20 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{G}=+1 \\ & 10 \mathrm{~V} \operatorname{Step}, \mathrm{G}=-1 \\ & \mathrm{f}=3.58 \mathrm{MHz} \\ & \mathrm{f}=3.58 \mathrm{MHz} \end{aligned}$ |  |  | $\begin{aligned} & 90 \\ & 70 \\ & 30 \\ & 25 \\ & \\ & 8 \\ & 500 \\ & 60 \\ & 0.02 \\ & 0.04 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> MHz <br> V/ $/$ s <br> ns <br> \% <br> Degree |
| INPUT VOLTAGE NOISE | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 2.9 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| INPUT CURRENT NOISE | $\begin{aligned} & -\mathrm{I}_{\mathrm{IN}}, \mathrm{f}=1 \mathrm{kHz} \\ & +\mathrm{I}_{\mathrm{IN}}, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  | $\begin{aligned} & 13 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{pA} / \sqrt{\mathrm{Hz}} \\ & \mathrm{pA} / \sqrt{\mathrm{Hz}} \end{aligned}$ |
| OUTPUT RESISTANCE | Open Loop (5 MHz) |  |  | 15 |  | $\Omega$ |

[^1]
## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 18$ V
Internal Power Dissipation ${ }^{2}$. . . . . . . Observe Derating Curves
Output Short Circuit Duration .... Observe Derating Curves
Common-Mode Input Voltage . . . . . . . . . . . . . . . . . . . . . . $\pm$ V $_{\text {S }}$
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . $\pm 6$ V
Storage Temperature Range
PDIP and SOIC . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Lead Temperature Range (Soldering 60 sec ) . . . . . . . . $300^{\circ} \mathrm{C}$

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2} 8$-Lead PDIP: $\theta_{\mathrm{JA}}=90^{\circ} \mathrm{C} / \mathrm{W}$
20-Lead SOIC Package: $\theta_{\mathrm{JA}}=150^{\circ} \mathrm{C} / \mathrm{W}$


Figure 3. Offset Null Configuration

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the ADEL2020 is limited by the associated rise in junction temperature. For the plastic packages, the maximum safe junction temperature is $145^{\circ} \mathrm{C}$. If the maximum is exceeded momentarily, proper circuit operation will be restored as soon as the die temperature is reduced. Leaving the device in the overheated condition for an extended period can result in device burnout. To ensure proper operation, it is important to observe the derating curves in figure 4.
While the ADEL2020 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature is not exceeded under all conditions.


Figure 4. Maximum Power Dissipation vs. Temperature

ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| ADEL2020AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead PDIP | $\mathrm{N}-8$ |
| ADEL2020AR-20 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Lead SOIC | $\mathrm{R}-20$ |
| ADEL2020AR-20-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Lead SOIC | R-20 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADEL2020 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## ADEL2020-Typical Performance Characteristics



TPC 1. Closed-Loop Gain and Phase vs. Frequency, $G=+1, R_{L}=150 \Omega, R_{F}=1 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}, 910 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 2. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=+1, R_{L}=150 \Omega$


TPC 3. Closed-Loop Gain and Phase vs. Frequency, $G=-1, R_{L}=150 \Omega, R_{F}=680 \Omega$ for $\pm 15 \mathrm{~V}, 620 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 4. Closed-Loop Gain and Phase vs. Frequency, $G=+1, R_{L}=1 \mathrm{k} \Omega, R_{F}=1 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}, 910 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 5. -3 dB Bandwidth vs. Supply Voltage, Gain $=-1, R_{L}=150 \Omega$


TPC 6. Closed-Loop Gain and Phase vs. Frequency, $G=-1, R_{L}=1 \mathrm{k} \Omega, R_{F}=680 \Omega$ for $V_{S}= \pm 15 \mathrm{~V}, 620 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 7. Closed-Loop Gain and Phase vs. Frequency, $G=+2, R_{L}=150 \Omega, R_{F}=750 \Omega$ for $\pm 15 \mathrm{~V}, 715 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 8. $-3 d B$ Bandwidth vs. Supply Voltage, Gain $=+2, R_{L}=150 \Omega$


TPC 9. Closed-Loop Gain and Phase vs. Frequency, $G=+10, R_{L}=150 \mathrm{k} \Omega$


TPC 10. Closed-Loop Gain and Phase vs. Frequency, $G=+2, R_{L}=1 \mathrm{k} \Omega, R_{F}=750 \Omega$ for $\pm 15 \mathrm{~V}, 715 \Omega$ for $\pm 5 \mathrm{~V}$


TPC 11. -3 dB Bandwidth vs. Supply Voltage, Gain $=+10, R_{L}=150 \Omega$


TPC 12. Closed-Loop Gain and Phase vs. Frequency, $G=+10, R_{L}=1 \mathrm{k} \Omega$


TPC 13. Maximum Undistorted Output Voltage vs. Frequency


TPC 14. Power Supply Rejection vs. Frequency


TPC 15. Input Voltage and Current Noise vs. Frequency


TPC 16. Closed-Loop Output Resistance vs. Frequency


TPC 17. Supply Current vs. Junction Temperature


TPC 18. Slew Rate vs. Supply Voltage


Figure 5. Connection Diagram for $A_{V C L}=+1$


Figure 6. Connection Diagram for $A_{V C L}=-1$


Figure 7. Connection Diagram for $A_{V C L}=+2$


Figure 8. Connection Diagram for $A_{V C L}=+10$

## ADEL2020

## GENERAL DESIGN CONSIDERATIONS

The ADEL2020 is a current feedback amplifier optimized for use in high performance video and data acquisition systems. Since it uses a current feedback architecture, its closed-loop bandwidth depends on the value of the feedback resistor. The -3 dB bandwidth is also somewhat dependent on the power supply voltage. Lowering the supplies increases the values of internal capacitances, reducing the bandwidth. To compensate for this, smaller values of feedback resistors are used at lower supply voltages.

## POWER SUPPLY BYPASSING

Adequate power supply bypassing can be critical when optimizing the performance of a high frequency circuit. Inductance in the power supply leads can contribute to resonant circuits that produce peaking in the amplifier's response. In addition, if large current transients must be delivered to the load, then bypass capacitors (typically greater than $1 \mu \mathrm{~F}$ ) will be required to provide the best settling time and lowest distortion. Although the recommended $0.1 \mu \mathrm{~F}$ power supply bypass capacitors will be sufficient in most applications, more elaborate bypassing (such as using two paralleled capacitors) may be required in some cases.

## CAPACITIVE LOADS

When used with the appropriate feedback resistor, the ADEL2020 can drive capacitive loads exceeding 1000 pF directly without oscillation. Another method of compensating for large load capacitance is to insert a resistor in series with the loop output. In most cases, less than $50 \Omega$ is all that is needed to achieve an extremely flat gain response.

## OFFSET NULLING

A $10 \mathrm{k} \Omega$ pot connected between Pins 1 and 5 , with its wiper connected to $\mathrm{V}+$, can be used to trim out the inverting input current (with about $\pm 20 \mu \mathrm{~A}$ of range). For closed-loop gains above about 5, this may not be sufficient to trim the output offset voltage to zero. Tie the pot's wiper to ground through a large value resistor ( $50 \mathrm{k} \Omega$ for $\pm 5 \mathrm{~V}$ supplies, $150 \mathrm{k} \Omega$ for $\pm 15 \mathrm{~V}$ supplies) to trim the output to zero at high closed-loop gains.

## OPERATION AS A VIDEO LINE DRIVER

The ADEL2020 is designed to offer outstanding performance at closed-loop gains of 1 or greater. At a gain of 2, the ADEL2020 makes an excellent video line driver. The low differential gain and phase errors and wide -0.1 dB bandwidth are nearly independent of supply voltage and load. For applications requiring widest 0.1 dB bandwidth, it is recommended to use $715 \Omega$ feedback and gain resistors. This will result in about 0.05 dB of peaking and a -0.1 dB bandwidth of 30 MHz on $\pm 15 \mathrm{~V}$ supplies.

## DISABLE MODE

By pulling the voltage on Pin 8 to common (0 V), the ADEL2020 can be put into a disabled state. In this condition, the supply current drops to less than 2.8 mA , the output becomes a high impedance, and there is a high level of isolation from input to output. In the case of a line driver, for example, the output impedance will be about the same as that for a $1.5 \mathrm{k} \Omega$ resistor (the feedback plus gain resistors) in parallel with a 13 pF capacitor (due to the output), and the input to output isolation will be better than 50 dB at 10 MHz .

Leaving the disable pin disconnected (floating) will leave the part in the enabled state.

In cases where the amplifier is driving a high impedance load, the input to output isolation will decrease significantly if the input signal is greater than about 1.2 V p-p. The isolation can be restored to the 50 dB level by adding a dummy load (say $150 \Omega$ ) at the amplifier output. This will attenuate the feedthrough signal. (This is not an issue for multiplexer applications where the outputs of multiple ADEL2020s are tied together as long as at least one channel is in the ON state.) The input impedance of the disable pin is about $35 \mathrm{k} \Omega$ in parallel with a few pF . When grounded, about $50 \mu \mathrm{~A}$ flows out of the disable pin for $\pm 5 \mathrm{~V}$ supplies.
Break-before-make operation is guaranteed by design. If driven by standard CMOS logic, the disable time (until the output is high impedance) is about 100 ns and the enable time (to low impedance output) is about 160 ns . Since it has an internal pullup resistor of about $35 \mathrm{k} \Omega$, the ADEL2020 can be used with open drain logic as well. In that case, the enable time increases to about $1 \mu \mathrm{~s}$.
If there is a nonzero voltage present on the amplifier's output at the time it is switched to the disabled state, some additional decay time will be required for the output voltage to relax to zero. The total time for the output to go to zero will normally be about 250 ns ; it is somewhat dependent on the load impedance.

## OUTLINE DIMENSIONS

## 8-Lead Plastic Dual-in-Line Package [PDIP]

(N-8)
Dimensions shown in inches and (millimeters)


## 20-Lead Standared Small Outline Pacakge [SOIC] Wide Body <br> (R-20) <br> Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-013AC
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## Revision History

Location Page1/03—Data Sheet changed from REV. 0 to REV. A.
Format updated Universal
8-Lead PDIP (N) and 20-Lead SOIC (R) updated ..... Universal
OUTLINE DIMENSIONS updated ..... 9

Downloaded from Arrow.com.


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

[^1]:    Specifications subject to change without notice.

