# LTC3868-1



# **FEATURES**

- **n Low Operating I<sub>Q</sub>: 170μA (One Channel On)**<br>**n Wide Output Voltage Range: 0.8V < V<sub>OUT</sub> <**
- Wide Output Voltage Range: 0.8V ≤ V<sub>OUT</sub> ≤ 14V<br>■ Wide V<sub>IN</sub> Range: 4V to 24V
- **Wide V<sub>IN</sub> Range: 4V to 24V**
- **n RSENSE or DCR Current Sensing**<br>**Dut-of-Phase Controllers Reduce**
- Out-of-Phase Controllers Reduce Required Input Capacitance and Power Supply Induced Noise
- **OPTI-LOOP<sup>®</sup> Compensation Minimizes C<sub>OUT</sub><br>Phase-Lockable Frequency (75kHz to 850kH**
- Phase-Lockable Frequency (75kHz to 850kHz)
- **Programmable Fixed Frequency (50kHz to 900kHz)**
- Selectable Continuous, Pulse-Skipping or Burst Mode® Operation at Light Loads
- Very Low Dropout Operation: 99% Duty Cycle
- Adjustable Output Voltage Soft-Start
- Power Good Output Voltage Monitor
- Output Overvoltage Protection
- Output Latchoff Protection During Short Circuit
- **n** Low Shutdown  $I_Q$ : 8μA<br>**n** Internal LDO Powers G
- Internal LDO Powers Gate Drive from V<sub>IN</sub> or EXTV<sub>CC</sub><br>■ No Current Foldback During Start-Up
- No Current Foldback During Start-Up
- Small  $4$ mm  $\times$  5mm QFN and Narrow SSOP Packages

# **APPLICATIONS**

- Notebook and Palmtop Computers
- Portable Instruments
- **Battery Operated Digital Devices**
- Distributed DC Power Systems

# **TYPICAL APPLICATION**



## **DESCRIPTION** Low I<sub>Q</sub>, Dual 2-Phase Synchronous Step-Down Controller

The LTC®3868-1 is a high performance dual step-down switching regulator controller that drives all N-channel synchronous power MOSFET stages. A constant frequency current mode architecture allows a phase-lockable frequency of up to 850kHz. Power loss and noise due to the input capacitor ESR are minimized by operating the two controller outputs out of phase.

The 170μA no-load quiescent current extends operating life in battery powered systems. OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The LTC3868- 1 features a precision 0.8V reference and a power good output indicator. A wide 4V to 24V input supply range encompasses a wide range of intermediate bus voltages and battery chemistries.

Independent soft-start pins for each controller ramp the output voltages during start-up. Current foldback limits MOSFET heat dissipation during short-circuit conditions. The output short-circuit latchoff feature further protects the circuit in short-circuit conditions.

For a leadless 32-pin QFN package with the additional features of adjustable current limit, clock out, phase modulation and two PGOOD outputs, see the LTC3868 data sheet.

LT, LT, LTC, LTM, Burst Mode, OPTI-LOOP, μModule, Linear Technology and the Linear logo are registered trademarks and No RSENSE and UltraFast are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 5705919, 5929620, 6100678, 6144194, 6177787, 6304066, 6580258.



1

# **ABSOLUTE MAXIMUM RATINGS (Note 1)**





# **PIN CONFIGURATION**



# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, V<sub>RUN1,2</sub> = 5V, EXTV<sub>CC</sub> = 0V unless otherwise noted.





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at  $T_A = 25^\circ \text{C}$ . V<sub>IN</sub> = 12V, V<sub>RUN1.2</sub> = 5V, EXTV<sub>CC</sub> = 0V unless otherwise noted.



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Ratings for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3868E-1 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3868I-1 is guaranteed over the full –40°C to 85°C operating temperature range.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

 $T_J = T_A + (P_D \bullet \theta_{JA})$ 

where  $\theta_{JA} = 43^{\circ}\text{C}$  for the QFN package and  $\theta_{JA} = 90^{\circ}\text{C}$  for the SSOP package.

**Note 4:** The LTC3868-1 is tested in a feedback loop that servos V<sub>ITH1.2</sub> to a specified voltage and measures the resultant  $V<sub>FB1,2</sub>$ .

**Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications information.

**Note 6:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels.

**Note 7:** The minimum on-time condition is specified for an inductor peak-to-peak ripple current  $\geq$  40% of  $I_{MAX}$  (See Minimum On-Time Considerations in the Applications Information section).





**Load Step** 

V<sub>OUT</sub><br>100mV/DIV AC-COUPLED

l<sub>L</sub><br>2A/DIV

**(Forced Continuous Mode)**

#### **Efficiency vs Input Voltage**



**Load Step (Pulse-Skipping Mode) Inductor Current at Light Load Soft Start-Up**



**Load Step (Burst Mode Operation)**





WWW



20μs/DIV 38681 G05 VOUT = 3.3V FIGURE 12 CIRCUIT

<u> III III III III III III III II</u>

**MARITAN DI NAMA** 

muliuu mmmm





6 Downloaded from **[Arrow.com.](http://www.arrow.com)** 







38681fd

7



### **PIN FUNCTIONS (QFN/SSOP)**

**SENSE1–, SENSE2– (Pin 2, Pin 8/Pin 4, Pin 10):** The (–) Input to the Differential Current Comparators. When greater than INTV<sub>CC</sub> – 0.5V, the SENSE<sup>-</sup> pin supplies current to the current comparator.

**FREQ (Pin 3/Pin 5):** The Frequency Control Pin for the Internal VCO. Connecting this pin to GND forces the VCO to a fixed low frequency of 350kHz. Connecting this pin to INTV $_{\text{CC}}$  forces the VCO to a fixed high frequency of 535kHz. Other frequencies between 50kHz and 900kHz can be programmed using a resistor between FREQ and GND. An internal 20μA pull-up current develops the voltage to be used by the VCO to control the frequency

**PLLIN/MODE (Pin 4/Pin 6):** External Synchronization Input to Phase Detector and Forced Continuous Mode Input. When an external clock is applied to this pin, the phase-locked loop will force the rising TG1 signal to be synchronized with the rising edge of the external clock. When not synchronizing to an external clock, this input, which acts on both controllers, determines how the LTC3868-1 operates at light loads. Pulling this pin to ground selects Burst Mode operation. An internal 100k resistor to ground also invokes Burst Mode operation when the pin is floated. Tying this pin to  $INTV_{CC}$  forces continuous inductor current operation. Tying this pin to a voltage greater than 1.2V and less than  $INTV_{CC} - 1.3V$ selects pulse-skipping operation.

**SGND (Pin 5, Exposed Pad Pin 29/Pin 7):** Small-signal ground common to both controllers, must be routed separately from high current grounds to the common  $(-)$ terminals of the  $C_{IN}$  capacitors. The exposed pad (QFN only) must be soldered to the PCB for rated thermal performance.

**RUN1, RUN2 (Pin 6, Pin 7/Pin 8, Pin 9):** Digital Run Control Inputs for Each Controller. Forcing either of these pins below 1.26V shuts down that controller. Forcing both of these pins below 0.7V shuts down the entire LTC3868-1, reducing quiescent current to approximately 8μA. Do not float these pins.



### **PIN FUNCTIONS (QFN/SSOP)**

**INTV<sub>CC</sub>** (Pin 17/Pin 19): Output of the Internal Linear Low Dropout Regulator. The driver and control circuits are powered from this voltage source. Must be decoupled to power ground with a minimum of 4.7μF ceramic or other low ESR capacitor. Do not use the  $INTV_{CC}$  pin for any other purpose.

**EXTV<sub>CC</sub>** (Pin 18/Pin 20): External Power Input to an Internal LDO Connected to  $INTV_{CC}$ . This LDO supplies  $INTV_{CC}$  power, bypassing the internal LDO powered from  $V_{IN}$  whenever EXTV<sub>CC</sub> is higher than 4.7V. See EXTV<sub>CC</sub> Connection in the Applications Information section. Do not exceed 14V on this pin.

**PGND (Pin 19/Pin 21):** Driver Power Ground. Connects to the sources of bottom (synchronous) N-channel MOSFETs and the  $(-)$  terminal(s) of  $C_{IN}$ .

V<sub>IN</sub> (Pin 20/Pin 22): Main Supply Pin. A bypass capacitor should be tied between this pin and the signal ground pin.

**BG1, BG2 (Pin 21, Pin 16/Pin 23, Pin 18):** High Current Gate Drives for Bottom (Synchronous) N-Channel MOSFETs. Voltage swing at these pins is from ground to  $INTV_{CC}$ .

**BOOST1, BOOST2 (Pin 22, Pin 15/Pin 24, Pin 17):** Bootstrapped Supplies to the Topside Floating Drivers. Capacitors are connected between the BOOST and SW pins and Schottky diodes are tied between the BOOST and  $INTV_{CC}$ pins. Voltage swing at the BOOST pins is from  $INTV_{CC}$  to  $(V_{IN} + INTV_{CC})$ .

**SW1, SW2 (Pin 23, Pin 14/Pin 25, Pin 16):** Switch Node Connections to Inductors.

**TG1, TG2 (Pin 24, Pin 13/Pin 26, Pin 15):** High Current Gate Drives for Top N-Channel MOSFETs. These are the outputs of floating drivers with a voltage swing equal to  $INTV_{CC}$  – 0.5V superimposed on the switch node voltage SW.

**PGOOD1 (Pin 25/Pin 27):** Open-Drain Logic Output. PGOOD1 is pulled to ground when the voltage on the  $V_{FR1}$ pin is not within  $\pm 10\%$  of its set point.

**SS1, SS2 (Pin 26, Pin 12/Pin 28, Pin 14):** External Soft-Start Input. The LTC3868-1 regulates the  $V_{FA1,2}$  voltage to the smaller of 0.8V or the voltage on the SS1,2 pin. An internal 1μA pull-up current source is connected to this pin. A capacitor to ground at this pin sets the ramp time to final regulated output voltage. This pin is also used as the short-circuit latchoff timer.

**ITH1, ITH2 (Pin 27, Pin 11/Pin 1, Pin 13):** Error Amplifier Outputs and Switching Regulator Compensation Points. Each associated channel's current comparator trip point increases with this control voltage.

**VFB1, VFB2 (Pin 28, Pin 10/Pin 2, Pin 12):** Receives the remotely sensed feedback voltage for each controller from an external resistive divider across the output.

**SENSE1+, SENSE2+ (Pin 1, Pin 9/Pin 3, Pin 11):** The (+) input to the differential current comparators are normally connected to DCR sensing networks or current sensing resistors. The  $I<sub>TH</sub>$  pin voltage and controlled offsets between the SENSE<sup>-</sup> and SENSE<sup>+</sup> pins in conjunction with  $R_{SENSF}$ set the current trip threshold.



# **FUNCTIONAL DIAGRAM**





#### **Main Control Loop**

The LTC3868-1 uses a constant frequency, current mode step-down architecture with the two controller channels operating 180 degrees out of phase. During normal operation, each external top MOSFET is turned on when the clock for that channel sets the RS latch, and is turned off when the main current comparator, ICMP, resets the RS latch. The peak inductor current at which ICMP trips and resets the latch is controlled by the voltage on the  $I<sub>TH</sub>$  pin, which is the output of the error amplifier, EA. The error amplifier compares the output voltage feedback signal at the  $V_{FB}$  pin (which is generated with an external resistor divider connected across the output voltage,  $V_{\text{OUT}}$ , to ground) to the internal 0.800V reference voltage. When the load current increases, it causes a slight decrease in  $V_{FB}$ relative to the reference, which causes the EA to increase the  $I_{TH}$  voltage until the average inductor current matches the new load current.

After the top MOSFET is turned off each cycle, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current comparator IR, or the beginning of the next clock cycle.

### **INTV<sub>CC</sub>/EXTV<sub>CC</sub> Power**

Power for the top and bottom MOSFET drivers and most other internal circuitry is derived from the INTV $_{\text{CC}}$  pin. When the  $\text{EXTV}_{\text{CC}}$  pin is left open or tied to a voltage less than 4.7V, the  $V_{IN}$  LDO (low dropout linear regulator) supplies 5.1V from  $V_{IN}$  to INTV<sub>CC</sub>. If EXTV<sub>CC</sub> is taken above 4.7V, the V<sub>IN</sub> LDO is turned off and an  $\text{EXTV}_{\text{CC}}$  LDO is turned on. Once enabled, the  $EXTV_{CC}$  LDO supplies 5.1V from  $EXTV_{CC}$ to INTV<sub>CC</sub>. Using the EXTV<sub>CC</sub> pin allows the INTV<sub>CC</sub> power to be derived from a high efficiency external source such as one of the LTC3868-1 switching regulator outputs.

Each top MOSFET driver is biased from the floating bootstrap capacitor,  $C_B$ , which normally recharges during each cycle through an external diode when the top MOSFET turns off. If the input voltage  $V_{\text{IN}}$  decreases to a voltage close to  $V_{\text{OUT}}$ , the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector detects this and forces the top MOSFET off for about one-twelfth of the clock period every tenth cycle to allow  $C_B$  to recharge.

#### **Shutdown and Start-Up (RUN1, RUN2 and SS1, SS2 Pins)**

The two channels of the LTC3868-1 can be independently shut down using the RUN1 and RUN2 pins. Pulling either of these pins below 1.26V shuts down the main control loop for that controller. Pulling both pins below 0.7V disables both controllers and most internal circuits, including the INTV<sub>CC</sub> LDOs. In this state, the LTC3868-1 draws only 8 $\mu$ A of quiescent current.

The RUN pin may be externally pulled up or driven directly by logic. When driving the RUN pin with a low impedance source, do not exceed the absolute maximum rating of 8V. The RUN pin has an internal 11V voltage clamp that allows the RUN pin to be connected through a resistor to a higher voltage (for example,  $V_{IN}$ ), so long as the maximum current into the RUN pin does not exceed 100μA.

The start-up of each controller's output voltage  $V_{\text{OUT}}$  is controlled by the voltage on the SS pin for that channel. When the voltage on the SS pin is less than the 0.8V internal reference, the LTC3868-1 regulates the  $V_{FB}$  voltage to the SS pin voltage instead of the 0.8V reference. This allows the SS pin to be used to program a soft-start by connecting an external capacitor from the SS pin to SGND. An internal 1μA pull-up current charges this capacitor creating a voltage ramp on the SS pin. As the SS voltage rises linearly from 0V to 0.8V (and beyond up to the absolute maximum rating of 6V), the output voltage  $V_{\text{OUT}}$  rises smoothly from zero to its final value.

#### **Short-Circuit Latchoff**

After the controller has been started and been given adequate time to ramp up the output voltage, the SS capacitor is used in a short-circuit timeout circuit. Specifically, once the voltage on the SS pin rises above 2V (the arming threshold), the short-circuit timeout circuit is enabled (see Figure 1). If the output voltage falls below 70% of its nominal regulated voltage, the SS capacitor begins discharging with a net 9μA pulldown current on the assumption that the output is in an overcurrent and/or short-circuit condition. If the condition lasts long enough to allow the SS pin voltage to fall below 1.5V (the *latchoff* threshold), the controller will shut down (latch off) until the RUN pin voltage or the  $V_{IN}$  voltage is recycled.







**Figure 1. Latchoff Timing Diagram**

The delay time from when a short-circuit occurs until the controller latches off can be calculated using the following equation

 $t_{LATCH} \sim C_{SS}$  (V<sub>SS</sub> – 1.5V)/9µA

where  $V_{SS}$  is the initial voltage (must be greater than 2V) on the SS pin at the time the short-circuit occurs. Normally the SS pin voltage will have been pulled up to the  $INTV_{CC}$ voltage (5.1V) by the internal 1μA pull-up current.

Note that the two controllers on the LTC3868-1 have separate, independent short-circuit latchoff circuits. Latchoff can be overridden/defeated by connecting a resistor 150k or less from the SS pin to  $INTV_{CC}$ . This resistor provides enough pull-up current to overcome the 9μA pull-down current present during a short-circuit. Note that this resistor also shortens the soft-start period.

#### **Foldback Current**

On the other hand, when the output voltage falls to less than 70% of its nominal level, foldback current limiting is also activated, progressively lowering the peak current limit in proportion to the severity of the overcurrent or short-circuit condition. Even if a short-circuit is present and the short-circuit latchoff is not yet enabled (when SS voltage has not yet reached 2V), a safe, low output current is provided due to internal current foldback and actual power wasted is low due to the efficient nature of the current mode switching regulator. Foldback current limiting is disabled during the soft-start interval (as long as the  $V_{FB}$  voltage is keeping up with the SS voltage).

#### **Light Load Current Operation (Burst Mode Operation, Pulse-Skipping or Forced Continuous Mode) (PLLIN/MODE Pin)**

The LTC3868-1 can be enabled to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode, or forced continuous conduction mode at low load currents. To select Burst Mode operation, tie the PLLIN/ MODE pin to ground. To select forced continuous operation, tie the PLLIN/MODE pin to  $INTV_{CC}$ . To select pulseskipping mode, tie the PLLIN/MODE pin to a DC voltage greater than 1.2V and less than  $INTV_{CC}$  – 1.3V.

When a controller is enabled for Burst Mode operation, the minimum peak current in the inductor is set to approximately 30% of the maximum sense voltage even though the voltage on the  $I<sub>TH</sub>$  pin indicates a lower value. If the average inductor current is higher than the load current, the error amplifier, EA, will decrease the voltage on the  $I<sub>TH</sub>$  pin. When the  $I<sub>TH</sub>$  voltage drops below 0.425V, the internal *sleep* signal goes high (enabling sleep mode) and both external MOSFETs are turned off.

In sleep mode, much of the internal circuitry is turned off, reducing the quiescent current. If one channel is shut down and the other channel is in sleep mode, the LTC3868-1 draws only 170μA of quiescent current. If both channels are in sleep mode, the LTC3868-1 draws only 300μA of quiescent current. In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the  $I_{TH}$  pin is reconnected to the output of the EA, the sleep signal goes low, and the controller resumes normal operation by turning on the top external MOSFET on the next cycle of the internal oscillator.

When a controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse





current comparator, IR, turns off the bottom external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller is in discontinuous operation.

In forced continuous operation or when clocked by an external clock source to use the phase-locked loop (see Frequency Selection and Phase-Locked Loop section), the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the  $I<sub>TH</sub>$  pin, just as in normal operation. In this mode, the efficiency at light loads is lower than in Burst Mode operation. However, continuous operation has the advantages of lower output voltage ripple and less interference to audio circuitry. In forced continuous mode, the output ripple is independent of load current.

When the PLLIN/MODE pin is connected for pulse-skipping mode, the LTC3868-1 operates in PWM pulse-skipping mode at light loads. In this mode, constant frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the current comparator, ICMP, may remain tripped for several cycles and force the external top MOSFET to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference when compared to Burst Mode operation. It provides higher light load efficiency than forced continuous mode, but not nearly as high as Burst Mode operation.

#### **Frequency Selection and Phase-Locked Loop (FREQ and PLLIN/MODE Pins)**

The selection of switching frequency is a trade off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage.

The switching frequency of the LTC3868-1's controllers can be selected using the FREQ pin.

If the PLLIN/MODE pin is not being driven by an external clock source, the FREQ pin can be tied to SGND, tied to  $INTV_{CC}$  or programmed through an external resistor. Tying FREQ to SGND selects 350kHz while tying FREQ to INTV $_{\rm CC}$ selects 535kHz. Placing a resistor between FREQ and SGND allows the frequency to be programmed between 50kHz and 900kHz.

A phase-locked loop (PLL) is available on the LTC3868-1 to synchronize the internal oscillator to an external clock source that is connected to the PLLIN/MODE pin. The phase detector adjusts the voltage (through an internal lowpass filter) of the VCO input to align the turn-on of controller 1's external top MOSFET to the rising edge of the synchronizing signal. Thus, the turn-on of controller 2's external top MOSFET is 180 degrees out of phase to the rising edge of the external clock source.

The VCO input voltage is prebiased to the operating frequency set by the FREQ pin before the external clock is applied. If prebiased near the external clock frequency, the PLL loop only needs to make slight changes to the VCO input in order to synchronize the rising edge of the external clock's to the rising edge of TG1. The ability to prebias the loop filter allows the PLL to lock-in rapidly without deviating far from the desired frequency.

The typical capture range of the phase-locked loop is from approximately 55kHz to 1MHz, with a guarantee over all manufacturing variations to be between 75kHz and 850kHz. In other words, the LTC3868-1's PLL is guaranteed to lock to an external clock source whose frequency is between 75kHz and 850kHz.

The typical input clock thresholds on the PLLIN/MODE pin are 1.6V (rising) and 1.1V (falling).

#### **Output Overvoltage Protection**

An overvoltage comparator guards against transient overshoots as well as other more serious conditions that may overvoltage the output. When the  $V_{FR}$  pin rises by more than 10% above its regulation point of 0.800V, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared.



#### **Power Good (PGOOD) Pin**

The PGOOD1 pin is connected to an open drain of an internal N-channel MOSFET. The MOSFET turns on and pulls the PGOOD1 pin low when the corresponding  $V_{FB1}$  pin voltage is not within  $\pm 10\%$  of the 0.8V reference voltage. The PGOOD1 pin is also pulled low when the RUN1 pin is low (shut down). When the  $V_{FA1}$  pin voltage is within the ±10% requirement, the MOSFET is turned off and the pin is allowed to be pulled up by an external resistor to a source no greater than 6V.

#### **Theory and Benefits of 2-Phase Operation**

Why the need for 2-phase operation? Up until the 2-phase family, constant frequency dual switching regulators operated both channels in phase (i.e., single phase operation). This means that both switches turned on at the same time, causing current pulses of up to twice the amplitude of those for one regulator to be drawn from the input capacitor and battery. These large amplitude current pulses increased the total RMS current flowing from the input capacitor, requiring the use of more expensive input capacitors and increasing both EMI and losses in the input capacitor and battery.

With 2-phase operation, the two channels of the dual switching regulator are operated 180 degrees out of phase. This effectively interleaves the current pulses drawn by the switches, greatly reducing the overlap time where they add together. The result is a significant reduction in total RMS input current, which in turn allows less expensive input capacitors to be used, reduces shielding requirements for EMI and improves real world operating efficiency.

Figure 2 compares the input waveforms for a representative single phase dual switching regulator to the LTC3868-1 2-phase dual switching regulator. An actual measurement of the RMS input current under these conditions shows that 2-phase operation dropped the input current from  $2.53A<sub>RMS</sub>$  to  $1.55A<sub>RMS</sub>$ . While this is an impressive reduction in itself, remember that the power losses are



**Figure 2. Input Waveforms Comparing Single-Phase (a) and 2-Phase (b) Operation for Dual Switching Regulators Converting 12V to 5V and 3.3V at 3A Each. The Reduced Input Ripple with the 2-Phase Regulator Allows**  Less Expensive Input Capacitors, Reduces Shielding Requirements for EMI and Improves Efficiency



proportional to  $I<sub>RMS</sub><sup>2</sup>$ , meaning that the actual power wasted is reduced by a factor of 2.66. The reduced input ripple voltage also means less power is lost in the input power path, which could include batteries, switches, trace/connector resistances and protection circuitry. Improvements in both conducted and radiated EMI also directly accrue as a result of the reduced RMS input current and voltage.

Of course, the improvement afforded by 2-phase operation is a function of the dual switching regulator's relative duty cycles which, in turn, are dependent upon the input voltage V<sub>IN</sub> (Duty Cycle = V<sub>OUT</sub>/V<sub>IN</sub>). Figure 3 shows how the RMS input current varies for single-phase and 2-phase operation for 3.3V and 5V regulators over a wide input voltage range.

It can readily be seen that the advantages of 2-phase operation are not just limited to a narrow operating range, for most applications is that 2-phase operation will reduce the input capacitor requirement to that for just one channel operating at maximum current and 50% duty cycle.



**Figure 3. RMS Input Current Comparison**



The Typical Application on the first page is a basic LTC3868-1 application circuit. LTC3868-1 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice between the two current sensing schemes is largely a design trade off between cost, power consumption and accuracy. DCR sensing is becoming popular because it saves expensive current sensing resistors and is more power efficient, especially in high current applications. However, current sensing resistors provide the most accurate current limits for the controller. Other external component selection is driven by the load requirement, and begins with the selection of RSENSE (if RSENSE is used) and inductor value. Next, the power MOSFETs and Schottky diodes are selected. Finally, input and output capacitors are selected.

#### **SENSE+ and SENSE– Pins**

The SENSE<sup>+</sup> and SENSE<sup>-</sup> pins are the inputs to the current comparators. The common mode voltage range on these pins is 0V to 16V (Absolute Maximum), enabling the LTC3868-1 to regulate output voltages up to a nominal 14V (allowing margin for tolerances and transients).

The SENSE<sup>+</sup> pin is high impedance over the full common mode range, drawing at most ±1µA. This high impedance allows the current comparators to be used in inductor DCR sensing.

The impedance of the SENSE– pin changes depending on the common mode voltage. When SENSE– is less than  $INTV_{CC}$  – 0.5V, a small current of less than 1µA flows out of the pin. When SENSE<sup>-</sup> is above INTV<sub>CC</sub> + 0.5V, a higher current (~550µA) flows into the pin. Between  $INTV_{CC} - 0.5V$ and INTV<sub>CC</sub> + 0.5V, the current transitions from the smaller current to the higher current.

Filter components mutual to the sense lines should be placed close to the LTC3868-1, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in Figure 4). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit unpredictable. If inductor DCR sensing is used (Figure 5b), resistor R1 should be placed close to the switching node, to prevent noise from coupling into sensitive small-signal nodes.











**(5b) Using the Inductor DCR to Sense Current**

**Figure 5. Current Sensing Methods**

#### **Low Value Resistor Current Sensing**

A typical sensing circuit using a discrete resistor is shown in Figure 5a.  $R_{\text{SENSE}}$  is chosen based on the required output current.

The current comparator has a maximum threshold V<sub>SENSE(MAX)</sub> of 50mV. The current comparator threshold voltage sets the peak of the inductor current, yielding a maximum average output current,  $I_{MAX}$ , equal to the peak value less half the peak-to-peak ripple current,  $\Delta I_L$ . To calculate the sense resistor value, use the equation:

$$
R_{\text{SENSE}} = \frac{V_{\text{SENSE}(\text{MAX})}}{I_{\text{MAX}} + \frac{\Delta I_L}{2}}
$$

When using the controller in very low dropout conditions, the maximum output current level will be reduced due to the internal compensation required to meet stability criterion for buck regulators operating at greater than 50% duty factor. A curve is provided in the Typical Performance Characteristics section to estimate this reduction in peak output current depending upon the operating duty factor.

#### **Inductor DCR Sensing**

For applications requiring the highest possible efficiency at high load currents, the LTC3850 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 5b. The DCR of the inductor represents the small amount of DC resistance of the copper wire, which can be less than 1m $\Omega$  for today's low value, high current inductors. In a high current application requiring such an inductor, power loss through a sense resistor would cost several points of efficiency compared to inductor DCR sensing.

If the external R1||R2 • C1 time constant is chosen to be exactly equal to the L/DCR time constant, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by  $R2/(R1 + R2)$ . R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured

using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature; consult the manufacturers' data sheets for detailed information.

Using the inductor ripple current value from the Inductor Value Calculation section, the target sense resistor value is:

$$
R_{\text{SENSE}(EQUIV)} = \frac{V_{\text{SENSE}(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}
$$

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for the maximum current sense threshold voltage  $(V_{\text{SENSE}(\text{MAX})})$  in the Electrical Characteristics table.

Next, determine the DCR of the inductor. When provided, use the manufacturer's maximum value, usually given at 20°C. Increase this value to account for the temperature coefficient of copper resistance, which is approximately 0.4%/°C. A conservative value for  $T_{L(MAX)}$  is 100°C.

To scale the maximum inductor DCR to the desired sense resistor  $(R_D)$  value, use the divider ratio:

$$
R_D = \frac{R_{SENSE(EQUIV)}}{DCR_{MAX}} \text{ at } T_{L(MAX)}
$$

C1 is usually selected to be in the range of 0.1μF to 0.47μF. This forces R1||R2 to around 2k, reducing error that might have been caused by the SENSE<sup>+</sup> pin's  $±1\mu$ A current.

The equivalent resistance R1||R2 is scaled to the room temperature inductance and maximum DCR:

$$
R1 || R2 = \frac{L}{(DCR at 20^{\circ}C) \cdot C1}
$$

The sense resistor values are:

$$
R1 = \frac{R1 || R2}{R_D}; R2 = \frac{R1 \cdot R_D}{1 - R_D}
$$



The maximum power loss in R1 is related to duty cycle, and will occur in continuous mode at the maximum input voltage:

$$
P_{LOSS} \ R1 = \frac{(V_{IN(MAX)} - V_{OUT}) \bullet V_{OUT}}{R1}
$$

Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor, due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reduces conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method.

#### **Inductor Value Calculation**

The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. So why would anyone ever choose to operate at lower frequencies with larger components? The answer is efficiency. A higher frequency generally results in lower efficiency because of MOSFET gate charge losses. In addition to this basic trade-off, the effect of inductor value on ripple current and low current operation must also be considered.

The inductor value has a direct effect on ripple current. The inductor ripple current  $\Delta I_1$  decreases with higher inductance or higher frequency and increases with higher  $V_{\text{IN}}$ :

$$
\Delta I_{L} = \frac{1}{(f)(L)} V_{\text{OUT}} \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right)
$$

Accepting larger values of  $\Delta I_L$  allows the use of low inductances, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is  $\Delta I_L = 0.3(I_{MAX})$ . The maximum  $\Delta I_{\text{I}}$  occurs at the maximum input voltage.

The inductor value also has secondary effects. The transition to Burst Mode operation begins when the average inductor current required results in a peak current below  $30\%$  of the current limit determined by  $R_{\text{SENSF}}$ . Lower inductor values (higher  $\Delta I_L$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to decrease.

#### **Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite or molypermalloy cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance value selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred for high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

#### **Power MOSFET and Schottky Diode (Optional) Selection**

Two external power MOSFETs must be selected for each controller in the LTC3868-1: one N-channel MOSFET for the top (main) switch, and one N-channel MOSFET for the bottom (synchronous) switch.

The peak-to-peak drive levels are set by the  $INTV_{CC}$  voltage. This voltage is typically 5.1V during start-up (see  $EXTV_{CC}$ Pin Connection). Consequently, logic-level threshold MOSFETs must be used in most applications. The only exception is if low input voltage is expected  $(V_{IN} < 4V)$ ; then, sub-logic level threshold MOSFETs ( $V_{GS(TH)} < 3V$ ) should be used. Pay close attention to the  $BV<sub>DSS</sub>$  specification for the MOSFETs as well; many of the logic-level MOSFETs are limited to 30V or less.



Selection criteria for the power MOSFETs include the on-resistance,  $R_{DS(ON)}$ , Miller capacitance,  $C_{MII|IFR}$ , input voltage and maximum output current. Miller capacitance,  $C_{\text{MII} \perp \text{FR}}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet.  $C_{\text{MILLER}}$  is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in  $V_{DS}$ . This result is then multiplied by the ratio of the application applied  $V_{DS}$ to the gate charge curve specified  $V_{DS}$ . When the IC is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Main Switch Duty Cycle =  $\frac{V_{\text{OUT}}}{V}$ VIN Synchronous Switch Duty Cycle =  $\frac{V_{\text{IN}} - V_{\text{OUT}}}{V}$ V<sub>IN</sub>

The MOSFET power dissipations at maximum output current are given by:

$$
P_{MAIN} = \frac{V_{OUT}}{V_{IN}} (I_{MAX})^2 (1+\delta) R_{DS(ON)} +
$$

$$
(V_{IN})^2 \left(\frac{I_{MAX}}{2}\right) (R_{DR}) (C_{MILLER}) \bullet
$$

$$
\left[\frac{1}{V_{INTVCC} - V_{THMIN}} + \frac{1}{V_{THMIN}}\right] (f)
$$

$$
P_{SYNC} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^2 (1+\delta) R_{DS(ON)}
$$

where  $\delta$  is the temperature dependency of  $R_{DS(ON)}$  and  $R_{\text{DR}}$  (approximately 2 $\Omega$ ) is the effective driver resistance at the MOSFET's Miller threshold voltage.  $V_{\text{THMIN}}$  is the typical MOSFET minimum threshold voltage.

Both MOSFETs have I<sup>2</sup>R losses while the topside N-channel equation includes an additional term for transition losses, which are highest at high input voltages. For  $V_{IN}$  < 20V the high current efficiency generally improves with larger MOSFETs, while for  $V_{IN}$  > 20V the transition losses rapidly increase to the point that the use of a higher  $R_{DS(ON)}$  device with lower  $C_{\text{MII}+FB}$  actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period.

The term  $(1 + \delta)$  is generally given for a MOSFET in the form of a normalized  $R_{DS(ON)}$  vs Temperature curve, but  $\delta$  = 0.005/°C can be used as an approximation for low voltage MOSFETs.

The optional Schottky diodes D1 and D2 shown in Figure 10 conduct during the dead-time between the conduction of the two power MOSFETs. This prevents the body diode of the bottom MOSFET from turning on, storing charge during the dead-time and requiring a reverse recovery period that could cost as much as 3% in efficiency at high  $V_{IN}$ . A 1A to 3A Schottky is generally a good compromise for both regions of operation due to the relatively small average current. Larger diodes result in additional transition losses due to their larger junction capacitance.

#### **C<sub>IN</sub>** and C<sub>OUT</sub> Selection

The selection of  $C_{IN}$  is simplified by the 2-phase architecture and its impact on the worst-case RMS current drawn through the input network (battery/fuse/capacitor). It can be shown that the worst-case capacitor RMS current occurs when only one controller is operating. The controller with the highest ( $V_{\text{OUT}}$ )( $I_{\text{OUT}}$ ) product needs to be used in the formula shown in Equation 1 to determine the maximum RMS capacitor current requirement. Increasing the output current drawn from the other controller will actually decrease the input RMS ripple current from its maximum value. The out-of-phase technique typically reduces the input capacitor's RMS ripple current by a factor of 30% to 70% when compared to a single phase power supply solution.

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $(V_{\text{OUT}})/(V_{\text{IN}})$ . To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. The maximum RMS capacitor current is given by:

$$
C_{IN} \text{ Required I}_{RMS} \approx \frac{I_{MAX}}{V_{IN}} \Big[ (V_{OUT}) (V_{IN} - V_{OUT}) \Big]^{1/2} (1)
$$



38681fc

Equation 1 has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS}$  $= I_{\text{OUT}}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Due to the high operating frequency of the LTC3868-1, ceramic capacitors can also be used for  $C_{IN}$ . Always consult the manufacturer if there is any question.

The benefit of the LTC3868-1 2-phase operation can be calculated by using Equation 1 for the higher power controller and then calculating the loss that would have resulted if both controller channels switched on at the same time. The total RMS power lost is lower when both controllers are operating due to the reduced overlap of current pulses required through the input capacitor's ESR. This is why the input capacitor's requirement calculated above for the worst-case controller is adequate for the dual controller design. Also, the input protection fuse resistance, battery resistance, and PC board trace resistance losses are also reduced due to the reduced peak currents in a 2-phase system. The overall benefit of a multiphase design will only be fully realized when the source impedance of the power supply/battery is included in the efficiency testing. The sources of the top MOSFETs should be placed within 1cm of each other and share a common  $C_{IN}(s)$ . Separating the sources and  $C_{\text{IN}}$  may produce undesirable voltage and current resonances at  $V_{IN}$ .

A small (0.1μF to 1μF) bypass capacitor between the chip  $V_{IN}$  pin and ground, placed close to the LTC3868-1, is also suggested. A 10 $\Omega$  resistor placed between C<sub>IN</sub> (C1) and the  $V_{IN}$  pin provides further isolation between the two channels.

The selection of  $C_{\text{OUT}}$  is driven by the effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple ( $\Delta V_{\text{OUT}}$ ) is approximated by:

$$
\Delta V_{\text{OUT}} \approx \Delta I_{L} \left( ESR + \frac{1}{8 \cdot f \cdot C_{\text{OUT}}} \right)
$$

where f is the operating frequency,  $C_{\text{OUT}}$  is the output capacitance and  $\Delta I_L$  is the ripple current in the inductor. The output ripple is highest at maximum input voltage since  $\Delta I_1$  increases with input voltage.

#### **Setting Output Voltage**

The LTC3868-1 output voltages are each set by an external feedback resistor divider carefully placed across the output, as shown in Figure 6. The regulated output voltage is determined by:

$$
V_{\text{OUT}} = 0.8 \text{V} \left( 1 + \frac{\text{R}_{\text{B}}}{\text{R}_{\text{A}}} \right)
$$

To improve the frequency response, a feedforward capacitor,  $C_{FF}$ , may be used. Great care should be taken to route the  $V_{FB}$  line away from noise sources, such as the inductor or the SW line.



**Figure 6. Setting Output Voltage**

#### **Soft-Start (SS Pins)**

The start-up of each  $V_{\text{OUT}}$  is controlled by the voltage on the respective SS pin. When the voltage on the SS pin is less than the internal 0.8V reference, the LTC3868-1 regulates the  $V_{FB}$  pin voltage to the voltage on the SS pin instead of 0.8V. The SS pin can be used to program an external soft-start function.

Soft-start is enabled by simply connecting a capacitor from the SS pin to ground, as shown in Figure 7. An internal 1μA current source charges the capacitor, providing a



**Figure 7. Using the SS Pin to Program Soft-Start**



linear ramping voltage at the SS pin. The LTC3868-1 will regulate the V<sub>FB</sub> pin (and hence V<sub>OUT</sub>) according to the voltage on the SS pin, allowing  $V_{\text{OUT}}$  to rise smoothly from OV to its final regulated value. The total soft-start time will be approximately:

$$
t_{SS} = C_{SS} \cdot \frac{0.8V}{1\mu A}
$$

#### **INTV<sub>CC</sub> Regulators**

The LTC3868-1 features two separate internal P-channel low dropout linear regulators (LDO) that supply power at the INTV<sub>CC</sub> pin from either the V<sub>IN</sub> supply pin or the  $E{\rm XTV}_{\rm CC}$  pin depending on the connection of the  $E{\rm XTV}_{\rm CC}$ pin. INTV<sub>CC</sub> powers the gate drivers and much of the LTC3868-1's internal circuitry. The V<sub>IN</sub> LDO and the EXTV<sub>CC</sub> LDO regulate  $INTV_{CC}$  to 5.1V. Each of these can supply a peak current of 50mA and must be bypassed to ground with a minimum of 4.7μF low ESR capacitor. No matter what type of bulk capacitor is used, an additional 1μF ceramic capacitor placed directly adjacent to the  $\mathsf{INTV}_{\mathsf{CC}}$  and PGND IC pins is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers and to prevent interaction between the channels.

High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC3868-1 to be exceeded. The  $INTV_{CC}$  current, which is dominated by the gate charge current, may be supplied by either the V<sub>IN</sub> LDO or the  $\text{EXTV}_{\text{CC}}$  LDO. When the voltage on the EXTV<sub>CC</sub> pin is less than 4.7V, the V<sub>IN</sub> LDO is enabled. Power dissipation for the IC in this case is highest and is equal to  $V_{IN}$  •  $I_{INTVCC}$ . The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations given in Note 2 of the Electrical Characteristics. For example, the LTC3868-1  $INTV_{CC}$  current is limited to less than 22mA from a 28V supply when not using the  $EXTV_{CC}$  supply at  $70^{\circ}$ C ambient temperature in the SSOP package:

 $T_{J}$  = 70°C + (22mA)(28V)(90°C/W) = 125°C

To prevent the maximum junction temperature from being exceeded, the input supply current must be checked while operating in forced continuous mode (PLLIN/MODE  $=$  INTV<sub>CC</sub>) at maximum V<sub>IN</sub>.

When the voltage applied to  $\text{EXTV}_{\text{CC}}$  rises above 4.7V, the  $V_{IN}$  LDO is turned off and the EXTV<sub>CC</sub> LDO is enabled. The  $EXTV_{CC}$  LDO remains on as long as the voltage applied to  $EXTV_{CC}$  remains above 4.5V. The  $EXTV_{CC}$  LDO attempts to regulate the INTV<sub>CC</sub> voltage to 5.1V, so while  $EXTV_{CC}$ is less than 5.1V, the LDO is in dropout and the  $INTV_{CC}$ voltage is approximately equal to  $EXTV_{CC}$ . When  $EXTV_{CC}$ is greater than 5.1V, up to an absolute maximum of 14V, INTV $_{\text{CC}}$  is regulated to 5.1V.

Using the  $\text{EXTV}_{\text{CC}}$  LDO allows the MOSFET driver and control power to be derived from one of the LTC3868-1's switching regulator outputs (4.7V  $\leq$  V<sub>OUT</sub>  $\leq$  14V) during normal operation and from the  $V_{IN}$  LDO when the output is out of regulation (e.g., start-up, short-circuit). If more current is required through the  $\text{EXTV}_{\text{CC}}$  LDO than is specified, an external Schottky diode can be added between the  $\text{EXTV}_{\text{CC}}$  and  $\text{INTV}_{\text{CC}}$  pins. In this case, do not apply more than 6V to the  $EXTV_{CC}$  pin and make sure that  $EXTV_{CC} \leq V_{IN}$ .

Significant efficiency and thermal gains can be realized by powering INTV<sub>CC</sub> from the output, since the V<sub>IN</sub> current resulting from the driver and control currents will be scaled by a factor of (Duty Cycle)/(Switcher Efficiency). For 5V to 14V regulator outputs, this means connecting the EXTV<sub>CC</sub> pin directly to V<sub>OUT</sub>. Tying the EXTV<sub>CC</sub> pin to a 8.5V supply reduces the junction temperature in the previous example from 125°C to:

 $T_{J} = 70^{\circ}C + (45mA)(8.5V)(90^{\circ}C/W) = 87^{\circ}C$ 

However, for 3.3V and other low voltage outputs, additional circuitry is required to derive  $INTV_{CC}$  power from the output.

The following list summarizes the four possible connections for  $EXTV_{CC}$ :

- 1. EXTV $_{\rm CC}$  Left Open (or Grounded). This will cause INTV $_{\rm CC}$ to be powered from the internal 5.1V regulator resulting in an efficiency penalty of up to 10% at high input voltages.
- 2. EXTV<sub>CC</sub> Connected Directly to V<sub>OUT</sub>. This is the normal connection for a 5V to 14V regulator and provides the highest efficiency.
- 3. EXTV<sub>CC</sub> Connected to an External Supply. If an external supply is available in the 5V to 14V range, it may be used to power EXTV<sub>CC</sub>. Ensure that  $EXTV_{CC}$  < V<sub>IN</sub>.
- 4. EXTV<sub>CC</sub> Connected to an Output-Derived Boost Network. For 3.3V and other low voltage regulators, efficiency gains can still be realized by connecting  $EXTV_{CC}$  to an output-derived voltage that has been boosted to greater than 4.7V. This can be done with the capacitive charge pump shown in Figure 8. Ensure that  $\text{EXTV}_{\text{CC}}$  < V<sub>IN</sub>.



**Figure 8. Capacitive Charge Pump for EXTV<sub>CC</sub>** 

#### **Topside MOSFET Driver Supply (CB, DB)**

External bootstrap capacitors,  $C_B$ , connected to the BOOST pins supply the gate drive voltages for the topside MOSFETs. Capacitor  $C_B$  in the Functional Diagram is charged though external diode  $D_B$  from INTV<sub>CC</sub> when the SW pin is low. When one of the topside MOSFETs is to be turned on, the driver places the  $C_B$  voltage across the gate-source of the desired MOSFET. This enhances the top MOSFET switch and turns it on. The switch node voltage, SW, rises to  $V_{IN}$ 

and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply:  $V_{\text{BOOST}} =$  $V_{IN}$  +  $V_{INTVCC}$ . The value of the boost capacitor,  $C_B$ , needs to be 100 times that of the total input capacitance of the topside MOSFET(s). The reverse breakdown of the external Schottky diode must be greater than  $V_{IN(MAX)}$ .

When adjusting the gate drive level, the final arbiter is the total input current for the regulator. If a change is made and the input current decreases, then the efficiency has improved. If there is no change in input current, then there is no change in efficiency.

#### **Fault Conditions: Current Limit and Current Foldback**

When the output current hits the current limit, the output voltage begins to drop. If the output voltage falls below 70% of its nominal output level, then the maximum sense voltage is progressively lowered to about one-half of its maximum selected value. Under short-circuit conditions with very low duty cycles, the LTC3868-1 will begin cycle skipping in order to limit the short-circuit current. In this situation the bottom MOSFET will be dissipating most of the power but less than in normal operation. The shortcircuit ripple current is determined by the minimum ontime,  $t_{ON(MIN)}$ , of the LTC3868-1 (≈90ns), the input voltage and inductor value:

$$
\Delta I_{L(SC)} = t_{ON(MIN)} \left( \frac{V_{IN}}{L} \right)
$$

The resulting average short-circuit current is:

$$
I_{SC} = \frac{50\% \cdot I_{LIM(MAX)}}{R_{SENSE}} - \frac{1}{2} \Delta I_{L(SC)}
$$

#### **Fault Conditions: Overvoltage Protection (Crowbar)**

The overvoltage crowbar is designed to blow a system input fuse when the output voltage of the regulator rises much higher than nominal levels. The crowbar causes huge currents to flow, that blow the fuse to protect against a shorted top MOSFET if the short occurs while the controller is operating.

A comparator monitors the output for overvoltage conditions. The comparator detects faults greater than 10%



above the nominal output voltage. When this condition is sensed, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared. The bottom MOSFET remains on continuously for as long as the overvoltage condition persists; if  $V_{OIII}$ returns to a safe level, normal operation automatically resumes.

A shorted top MOSFET will result in a high current condition which will open the system fuse. The switching regulator will regulate properly with a leaky top MOSFET by altering the duty cycle to accommodate the leakage.

#### **Phase-Locked Loop and Frequency Synchronization**

The LTC3868-1 has an internal phase-locked loop (PLL) comprised of a phase frequency detector, a lowpass filter, and a voltage-controlled oscillator (VCO). This allows the turn-on of the top MOSFET of controller 1 to be locked to the rising edge of an external clock signal applied to the PLLIN/MODE pin. The turn-on of controller 2's top MOSFET is thus 180 degrees out of phase with the external clock. The phase detector is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock.

If the external clock frequency is greater than the internal oscillator's frequency,  $f_{\rm OSC}$ , then current is sourced continuously from the phase detector output, pulling up the VCO input. When the external clock frequency is less than  $f_{\rm OSC}$ , current is sunk continuously, pulling down the VCO input. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. The voltage at the VCO input is adjusted until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the phase detector output is high impedance and the internal filter capacitor,  $C_{LP}$ , holds the voltage at the VCO input.

Typically, the external clock (on the PLLIN/MODE pin) input high threshold is 1.6V, while the input low threshold is 1.1V.



**Figure 9. Relationship Between Oscillator Frequency and Resistor Value at the FREQ Pin**

Rapid phase locking can be achieved by using the FREQ pin to set a free-running frequency near the desired synchronization frequency. The VCO's input voltage is prebiased at a frequency corresponding to the frequency set by the FREQ pin. Once prebiased, the PLL only needs to adjust the frequency slightly to achieve phase lock and synchronization. Although it is not required that the free-running frequency be near external clock frequency, doing so will prevent the operating frequency from passing through a large range of frequencies as the PLL locks.

Note that the LTC3868-1 can only be synchronized to an external clock whose frequency is within range of the LTC3868-1's internal VCO, which is nominally 55kHz to 1MHz. This is guaranteed to be between 75kHz and 850kHz.

Table 2 summarizes the different states in which the FREQ pin can be used.







#### **Minimum On-Time Considerations**

Minimum on-time,  $t_{ON(MIN)}$ , is the smallest time duration that the LTC3868-1 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$
t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN}(f)}
$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase.

The minimum on-time for the LTC3868-1 is approximately 95ns. However, as the peak sense voltage decreases the minimum on-time gradually increases up to about 130ns. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

#### **Effi ciency Considerations**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

%Efficiency =  $100\% - (L1 + L2 + L3 + ...)$ 

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3868-1 circuits: 1) IC  $V_{IN}$  current, 2)  $INTV_{CC}$  regulator current, 3)  $1^2R$  losses, 4) topside MOSFET transition losses.

- 1. The  $V_{IN}$  current is the DC input supply current given in the Electrical Characteristics table, which excludes MOSFET driver and control currents.  $V_{IN}$  current typically results in a small  $( $0.1\%$ ) loss.$
- 2. INTV $_{\text{CC}}$  current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge, dQ, moves from INTV $_{\text{CC}}$  to ground. The resulting dQ/dt is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current. In continuous mode, I<sub>GATECHG</sub> =  $f(Q_T + Q_B)$ , where  $Q_T$  and  $Q_B$  are the gate charges of the topside and bottom side MOSFETs.

Supplying  $INTV_{CC}$  from an output-derived power source through  $EXTV_{CC}$  will scale the  $V_{IN}$  current required for the driver and control circuits by a factor of (Duty Cycle)/(Efficiency). For example, in a 20V to 5V application, 10mA of  $INTV_{CC}$  current results in approximately 2.5mA of  $V_{IN}$  current. This reduces the midcurrent loss from 10% or more (if the driver was powered directly from  $V_{IN}$ ) to only a few percent.

3. I2R losses are predicted from the DC resistances of the fuse (if used), MOSFET, inductor, current sense resistor, and input and output capacitor ESR. In continuous mode the average output current flows through L and R<sub>SENSE</sub>, but is *chopped* between the topside MOSFET and the synchronous MOSFET. If the two MOSFETs have approximately the same  $R_{DS(ON)}$ , then the resistance of one MOSFET can simply be summed with the resistances of L,  $R_{\text{SENSE}}$  and ESR to obtain  $1^{2}R$  losses. For example, if each  $R_{DS(ON)} = 30 \text{m}\Omega$ ,  $R_L = 50 \text{m}\Omega$ ,  $R_{SENSE}$ = 10mΩ and R<sub>ESR</sub> = 40mΩ (sum of both input and output capacitance losses), then the total resistance is 130mΩ. This results in losses ranging from 3% to 13% as the output current increases from 1A to 5A for a 5V output, or a 4% to 20% loss for a 3.3V output. Efficiency varies as the inverse square of  $V_{\text{OUT}}$  for the same external components and output power level. The combined effects of increasingly lower output voltages and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system!



4. Transition losses apply only to the topside MOSFET(s), and become significant only when operating at high input voltages (typically 15V or greater). Transition losses can be estimated from:

Transition Loss =  $(1.7) \cdot V_{IN} \cdot 2 \cdot I_{O(MAX)} \cdot C_{RSS} \cdot f$ 

Other *hidden* losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these *system* level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that  $C_{IN}$  has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of 20μF to 40μF of capacitance having a maximum of 20m $\Omega$  to 50m $\Omega$  of ESR. The LTC3868-1 2-phase architecture typically halves this input capacitance requirement over competing solutions. Other losses including Schottky conduction losses during dead-time and inductor core losses generally account for less than 2% total additional loss.

#### **Checking Transient Response**

The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs,  $V_{OUT}$  shifts by an amount equal to ∆I<sub>LOAD</sub> (ESR), where ESR is the effective series resistance of C<sub>OUT</sub>.  $\Delta I_{\text{LOAD}}$  also begins to charge or discharge  $C_{OUT}$  generating the feedback error signal that forces the regulator to adapt to the current change and return  $V_{OUT}$  to its steady-state value. During this recovery time  $V_{\text{OUT}}$  can be monitored for excessive overshoot or ringing, which would indicate a stability problem. OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The availability of the  $I_{TH}$  pin not only allows optimization of control loop behavior, but it also provides a DC coupled and AC filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth

can also be estimated by examining the rise time at the pin. The  $I_{TH}$  external components shown in Figure 12 circuit will provide an adequate starting point for most applications.

The  $I_{TH}$  series R<sub>C</sub>-C<sub>C</sub> filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1μs to 10μs will produce output voltage and  $I<sub>TH</sub>$  pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop.

Placing a resistive load and a power MOSFET directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the  $I_{TH}$  pin signal which is in the feedback loop and is the filtered and compensated control loop response.

The gain of the loop will be increased by increasing  $R_C$ and the bandwidth of the loop will be increased by decreasing C<sub>C</sub>. If R<sub>C</sub> is increased by the same factor that C<sub>C</sub> is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance.

A second, more severe transient is caused by switching in loads with large  $(>1\mu$ F) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with  $C_{\text{OUT}}$ , causing a rapid drop in  $V_{\text{OUT}}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of



 $C_{\text{LOAD}}$  to  $C_{\text{OUT}}$  is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25  $\cdot$  C<sub>LOAD</sub>. Thus a 10µF capacitor would require a 250μs rise time, limiting the charging current to about 200mA.

#### **Design Example**

As a design example for one channel, assume  $V_{IN}$  = 12V(nominal),  $V_{IN} = 22V$  (max),  $V_{OUT} = 3.3V$ ,  $I_{MAX} = 6A$ ,  $V_{\text{SENSE}(\text{MAX})}$  = 50mV and f = 350kHz.

The inductance value is chosen first based on a 30% ripple current assumption. The highest value of ripple current occurs at the maximum input voltage. Tie the FREQ pin to GND, generating 350kHz operation. The minimum inductance for 30% ripple current is:

$$
\Delta I_{L(NOM)} = \frac{V_{OUT}}{(f)(L)} \left( 1 - \frac{V_{OUT}}{V_{IN(NOM)}} \right)
$$

A 3.9μH inductor will produce 29% ripple current. The peak inductor current will be the maximum DC value plus one half the ripple current, or 6.88A. Increasing the ripple current will also help ensure that the minimum on-time of 95ns is not violated. The minimum on-time occurs at maximum  $V_{IN}$ :

$$
t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)}(f)} = \frac{3.3V}{22V(350kHz)} = 429ns
$$

The equivalent R<sub>SENSE</sub> resistor value can be calculated by using the minimum value for the maximum current sense threshold (43mV):

$$
R_{SENSE} \leq \frac{43mV}{6.88A} = 0.006\Omega
$$

Choosing 1% resistors:  $R_A = 25k$  and  $R_B = 78.1k$  yields an output voltage of 3.299V.

The power dissipation on the topside MOSFET can be easily estimated. Choosing a Fairchild FDS6982S dual MOSFET results in: R<sub>DS(ON)</sub> = 0.035Ω/0.022Ω, C<sub>MILLER</sub> = 215pF. At maximum input voltage with  $T($ estimated) = 50°C:

$$
P_{\text{MAIN}} = \frac{3.3 \text{V}}{22 \text{V}} (6 \text{A})^2 \left[ 1 + (0.005)(50 \text{°C} - 25 \text{°C}) \right]
$$

$$
(0.035 \Omega) + (22 \text{V})^2 \frac{6 \text{A}}{2} (2.5 \Omega) (215 \text{pF}) \cdot
$$

$$
\left[ \frac{1}{5 \text{V} - 2.3 \text{V}} + \frac{1}{2.3 \text{V}} \right] (350 \text{kHz}) = 433 \text{mW}
$$

A short-circuit to ground will result in a folded back current of:

$$
I_{SC} = \frac{25mV}{0.006\Omega} - \frac{1}{2} \left( \frac{95ns(22V)}{3.9 \mu H} \right) = 3.9 A
$$

with a typical value of  $R_{DS(ON)}$  and  $\delta = (0.005\degree\text{C})(25\degree\text{C})$ = 0.125. The resulting power dissipated in the bottom MOSFET is:

$$
P_{SYNC} = (3.9A)^2 (1.125)(0.022\Omega) = 376mW
$$

which is less than under full-load conditions.

 $C_{IN}$  is chosen for an RMS current rating of at least 3A at temperature assuming only this channel is on.  $C_{\text{OUT}}$  is chosen with an ESR of  $0.02\Omega$  for low output ripple. The output ripple in continuous mode will be highest at the maximum input voltage. The output voltage ripple due to ESR is approximately:

$$
V_{ORIPPLE} = R_{ESR}(\Delta I_L) = 0.02\Omega(1.75A) = 35mV_{P-P}
$$



#### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 10. Figure 11 illustrates the current waveforms present in the various branches of the 2-phase synchronous regulators operating in the continuous mode. Check the following in your layout:

- 1. Are the top N-channel MOSFETs MTOP1 and MTOP2 located within 1cm of each other with a common drain connection at  $C_{IN}$ ? Do not attempt to split the input decoupling for the two channels as it can cause a large resonant loop.
- 2. Are the signal and power grounds kept separate? The combined IC signal ground pin and the ground return of  $C_{INTVCC}$  must return to the combined  $C_{OUT}$  (-) terminals. The path formed by the top N-channel MOSFET, Schottky diode and the  $C_{IN}$  capacitor should have short leads and PC trace lengths. The output capacitor  $(-)$ terminals should be connected as close as possible to the  $(-)$  terminals of the input capacitor by placing the capacitors next to each other and away from the Schottky loop described above.
- 3. Do the LTC3868-1  $V_{FB}$  pins' resistive dividers connect to the  $(+)$  terminals of  $C_{OUT}$ ? The resistive divider must be connected between the  $(+)$  terminal of C<sub>OUT</sub> and signal ground. The feedback resistor connections should not be along the high current input feeds from the input capacitor(s).
- 4. Are the SENSE– and SENSE+ leads routed together with minimum PC trace spacing? The filter capacitor between SENSE+ and SENSE– should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the SENSE resistor.
- 5. Is the  $INTV_{CC}$  decoupling capacitor connected close to the IC, between the  $INTV_{CC}$  and the power ground pins? This capacitor carries the MOSFET drivers' current peaks. An additional 1μF ceramic capacitor placed immediately next to the  $INTV_{CC}$  and PGND pins can help improve noise performance substantially.
- 6. Keep the switching nodes (SW1, SW2), top gate nodes (TG1, TG2), and boost nodes (BOOST1, BOOST2) away from sensitive small-signal nodes, especially from the opposites channel's voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and therefore should be kept on the output side of the LTC3868-1 and occupy minimum PC trace area.
- 7. Use a modified *star ground* technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output capacitors with tie-ins for the bottom of the  $INTV_{CC}$  decoupling capacitor, the bottom of the voltage feedback resistive divider and the SGND pin of the IC.

#### **PC Board Layout Debugging**

Start with one controller on at a time. It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold—typically 10% of the maximum designed current level in Burst Mode operation.

The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Only after each controller is checked for its individual performance should both controllers be turned on at the same time. A particularly difficult region of operation is when one controller channel is nearing its current comparator trip point when the other channel is turning on its top MOSFET. This occurs around 50% duty cycle on either channel due to the phasing of the internal clocks and may cause minor duty cycle jitter.



Reduce  $V_{IN}$  from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering  $V_{IN}$  while monitoring the outputs to verify operation.

Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltavges and low output currents, look for capacitive coupling between the BOOST, SW, TG, and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between  $C_{IN}$ , Schottky and the top MOSFET components to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the SGND pin of the IC.

An embarrassing problem, which can be missed in an otherwise properly working switching regulator, results when the current sensing leads are hooked up backwards. The output voltage under this improper hookup will still be maintained but the advantages of current mode control will not be realized. Compensation of the voltage loop will be much more sensitive to component selection. This behavior can be investigated by temporarily shorting out the current sensing resistor—don't worry, the regulator will still maintain control of the output voltage.



**Figure 10. Recommended Printed Circuit Layout Diagram**





**Figure 11. Branch Current Waveforms**







38681 F12b



30 Downloaded from **[Arrow.com.](http://www.arrow.com)** 

EFFICIENCY (%)

90 100



**High Efficiency Dual 2.5V/3.3V Step-Down Converter** 

C<sub>OUT1</sub>, C<sub>OUT2</sub>: SANYO 10TPD150M<br>L1: SUMIDA CDEP105-2R5 L2: SUMIDA CDEP105-3R2M MTOP1, MTOP2, MBOT1, MBOT2: VISHAY Si7848DP





**High Efficiency Dual 12V/5V Step-Down Converter** 







**High Efficiency Dual 1V/1.2V Step-Down Converter** 





High Efficiency Dual 1V/1.2V Step-Down Converter with Inductor DCR Current Sensing







### **PACKAGE DESCRIPTION**



**UFD Package 28-Lead Plastic QFN (4mm** × **5mm)** (Reference LTC DWG # 05-08-1712 Rev B)

- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
- MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
- ON THE TOP AND BOTTOM OF PACKAGE
- 



# **PACKAGE DESCRIPTION**



**GN Package 28-Lead Plastic SSOP (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1641)





### **REVISION HISTORY (Revision history begins at Rev B)**







**High Efficiency 2-Phase 12V/150W Step-Down Converter** 

# **RELATED PARTS**

