

# Dual Very Low-Noise Precision Operational Amplifier

**OP270** 

### 1.0 SCOPE

This specification documents the detailed requirements for Analog Devices space qualified die including die qualification as described for Class K in MIL-PRF-38534, Appendix C, Table C-II except as modified herein.

The manufacturing flow described in the STANDARD DIE PRODUCTS PROGRAM brochure at <a href="http://www.analog.com/marketSolutions/militaryAerospace/pdf/Die\_Broc.pdf">http://www.analog.com/marketSolutions/militaryAerospace/pdf/Die\_Broc.pdf</a> is to be considered a part of this specification.

This data sheet specifically details the space grade version of this product. A more detailed operational description and a complete data sheet for commercial product grades can be found at <a href="https://www.analog.com/OP270">www.analog.com/OP270</a>

**2.0 Part Number.** The complete part number(s) of this specification follow:

<u>Part Number</u> <u>Description</u>

OP270-000C Dual Very Low-Noise Precision Operational Amplifier

OP270R000C Radiation Tested Dual Very Low-Noise Precision Operational Amplifier

## 3.0 <u>Die Information</u>

## 3.1 <u>Die Dimensions</u>

| Die Size        | Die Thickness  | Bond Pad Metalization |  |  |  |
|-----------------|----------------|-----------------------|--|--|--|
| 94 mil x 92 mil | 19 mil ± 2 mil | Al/Cu                 |  |  |  |

## 3.2 <u>Die Picture</u>



1 OUT A

2 -IN A

3 +IN A

 $4 -V_S$ 

5 +IN B

6 -IN B

7 OUT B

 $8 + V_S$ 

ASD0012818 Rev.H

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2011 Analog Devices, Inc. All rights reserved.

## **OP270**

#### 3.3 **Absolute Maximum Ratings 1/**

| Supply Voltage (V <sub>S</sub> )       | ±18V           |
|----------------------------------------|----------------|
| Differential Input Voltage 2/          | ±1V            |
| Differential Input Current 2/          | ±25mA          |
| Input Voltage (V <sub>IN</sub> )       | Supply Voltage |
| Output Short-Circuit                   | Continuous     |
| Storage Temperature Range              | 65°C to +150°C |
| Junction Temperature (T <sub>J</sub> ) | +150°C         |
| Ambient Operating Temperature Range    |                |

Absolute Maximum Ratings Notes:

1/Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

2/ The inputs are protected by back-to-back diodes. Current limiting resistors are not used in order to achieve low noise performance. If the differential input voltage exceeds ±1.0V, the input current should be limited to ±25mA.

#### 4.0 **Die Qualification**

In accordance with class-K version of MIL-PRF-38534, Appendix C, Table C-II, except as modified herein.

- (a) Qual Sample Size and Qual Acceptance Criteria 10/0
- (b) Qual Sample Package DIP
- (c) Pre-screen electrical test over temperature performed post-assembly prior to die qualification.

| Table I - Dice Electrical Characteristics |                 |                                        |           |       |      |  |  |  |
|-------------------------------------------|-----------------|----------------------------------------|-----------|-------|------|--|--|--|
| Parameter                                 | Symbol          | Conditions<br><u>1/</u>                | Limit Max | Units |      |  |  |  |
| Input Offset Voltage                      | V <sub>IO</sub> |                                        |           | 75    | μV   |  |  |  |
| Input Offset Current                      | I <sub>IO</sub> | $V_{CM} = 0V$                          |           | 10    | nA   |  |  |  |
| Input Bias Current                        | lΒ              | $V_{\text{CM}} = 0V$                   |           | 20    | nA   |  |  |  |
| Large Signal Voltage Gain Output          | Avo             | $V_0 = \pm 10V$ , $R_L = 2k\Omega$     | 750       |       | V/mV |  |  |  |
| Voltage Swing                             | Vo              | $R_L = 2k\Omega$                       | ±12       |       | V    |  |  |  |
| Input Voltage Range                       | IVR             |                                        | ±12       |       | V    |  |  |  |
| Common Mode Rejection                     | CMR             | $V_{CM} = IVR$                         | 106       |       | dB   |  |  |  |
| Power Supply Rejection Ratio              | PSRR            | $V_s = \pm 4.5 V \text{ to } \pm 18 V$ |           | 3.2   | μV/V |  |  |  |
| Supply Current <u>2/</u>                  | I <sub>SY</sub> | No Load                                |           | 6.5   | mA   |  |  |  |

Table I Notes:

 $V_S = \pm 15V$ ,  $R_S = 50 \Omega$ , and  $T_A = +25$ °C, unless otherwise specified.

<u>1/</u> 2/ I<sub>SY</sub> limit equals the total for both amplifiers.

| Table II - Electrical Characteristics for Qual Samples |        |                                     |                       |                |              |              |       |
|--------------------------------------------------------|--------|-------------------------------------|-----------------------|----------------|--------------|--------------|-------|
| Parameter                                              | Symbol | Conditions <u>1/</u>                |                       | Sub-<br>groups | Limit<br>Min | Limit<br>Max | Units |
|                                                        |        |                                     |                       | 1              |              | 75           |       |
| Input Offset Voltage                                   | VIO    |                                     |                       | 2, 3           |              | 175          | μV    |
|                                                        |        |                                     | M, D, L, R <u>3</u> / | 1              |              | 200          |       |
|                                                        |        | VCM                                 | 01/                   | 1              |              | 10           |       |
| Input Offset Current                                   | IIO    | VCIVI                               | = 0V                  | 2, 3           |              | 30           | 1     |
|                                                        |        |                                     | M, D, L, R <u>3</u> / | 1              |              | 100          | ]     |
|                                                        |        | VCN                                 |                       | 1              |              | 20           | nA    |
| Input Bias Current                                     | IB     | VCM                                 | 1 = UV                | 2, 3           |              | 60           |       |
|                                                        |        |                                     | M, D, L, R <u>3</u> / | 1              |              | 1000         |       |
|                                                        | AVO    | VO = ±10V                           | $\pm$ 10V, RL = 2kΩ   | 4              | 750          |              | V/mV  |
| Large Signal Voltage Gain                              |        |                                     |                       | 5, 6           | 400          |              |       |
|                                                        |        |                                     | M, D, L, R <u>3</u> / | 4              | 100          |              |       |
| Output Voltage Swing <u>4</u> /                        | VO     | RL =                                | : 2kΩ                 | 4, 5, 6        | ±12          |              | V     |
| Average Input Offset Voltage Drift 4/                  | TCVOS  |                                     |                       | 2, 3           |              | 1            | μV/°C |
| Input Voltage Range <u>4</u> /                         | IVR    |                                     |                       | 1, 2, 3        | ±12          |              | V     |
| Common Mada Brigation 4/                               | CLUB   | VCM IVD                             |                       | 1              | 106          |              | -ID   |
| Common Mode Rejection <u>4</u> /                       | CMR    | VCIVI                               | VCM = IVR             |                | 100          |              | dB    |
| Davier Comply Daio ation Data 4/                       | DCDD   | $VS = \pm 4.5V \text{ to } \pm 18V$ |                       | 1              |              | 3.2          | μV/V  |
| Power Supply Rejection Ratio <u>4</u> /                | PSRR   |                                     |                       | 2, 3           |              | 5.6          |       |
|                                                        |        |                                     |                       | 1              |              | 6.5          | mA    |
| Supply Current <u>2/</u>                               | ISY    | No I                                | No Load               |                |              | 7.5          |       |
|                                                        |        |                                     | M, D, L, R <u>3</u> / |                |              | 6.5          |       |

### Table II Notes:

- $$\begin{split} &V_S=\pm 15V,\,R_S=50\,\Omega,\,\text{unless otherwise specified.}\\ &I_{SY}\text{limit equals the total for both amplifiers.}\\ &\text{Devices tested at }100\text{Krad irradiation.}\\ &\text{The parameter not tested post irradiation.} \end{split}$$

- 1/ 2/ 3/ 4/

## **OP270**

| Table III - Life Test Endpoint and Delta Parameter (Product is tested in accordance with Table II with the following exceptions) |                 |                |          |            |                           |      |           |       |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|----------|------------|---------------------------|------|-----------|-------|
|                                                                                                                                  |                 | Sub-<br>groups | Post Bur | n In Limit | imit Post Life Test Limit |      | Life Test |       |
| Parameter                                                                                                                        | Symbol          |                | Min      | Max        | Min                       | Max  | Delta     | Units |
| Input Offset Voltage                                                                                                             | V               | 1              |          | ±110       |                           | ±145 | ±35       | V     |
| input Offset voltage                                                                                                             | V <sub>IO</sub> | 2, 3           |          |            |                           | ±250 |           | μV    |
| Innuit Dies Current                                                                                                              |                 | 1              |          | ±30        |                           | ±40  | ±10       |       |
| Input Bias Current                                                                                                               | l <sub>B</sub>  | 2, 3           |          |            |                           | ±80  |           | nA    |
| Input Offset Current                                                                                                             |                 | 1              |          | ±15        |                           | ±20  |           | nA    |
|                                                                                                                                  | lio             | 2, 3           |          |            |                           | ±40  |           |       |

## 5.0 <u>Life Test/Burn-In Information</u>

- 5.1 HTRB is not applicable for this drawing.
- 5.2 Burn-in is per MIL-STD-883 Method 1015 test condition B or C.
- 5.3 Steady state life test is per MIL-STD-883 Method 1005.

| Rev | Description of Change                                                          | Date          |
|-----|--------------------------------------------------------------------------------|---------------|
| Α   | Initiate                                                                       | 15-NOV-01     |
| В   | Delete AVO with 10KΩ load. Update web site address                             | 20-Dec-01     |
| С   | Add Radiation part. Update web address                                         | 10-Feb-03     |
| D   | Update 1.0 Scope description.                                                  | 26-Jul-2007   |
| Е   | Update header/footer and add to 1.0 scope description.                         | Feb. 29,2008  |
| F   | Add Junction Temperature (TJ)+150°C to Absolute Maximum Ratings                | April 3, 2008 |
| G   | Updated Section 4.0c note to indicate pre-screen temp testing being performed. | 6-JUN-2009    |
| Н   | Updated fonts and sizes to ADI standard. Update Die Picture.                   | 3-Oct-2011    |
|     |                                                                                |               |
|     |                                                                                |               |



www.analog.com