TC1041

## BANG-BANG Controller

## feATURES

- Micropower 1.5 W (1 Sample/Second)
- Wide Supply Range 2.8 V to 16 V
- High Accuracy

Guaranteed SET POINT Error $\pm 0.5 \mathrm{mV}$ Max
Guaranteed Deadband $\pm 0.1 \%$ of Value Max

- Wide Input Voltage Range $\mathrm{V}^{+}$to Ground
- TTL Outputs with 5V Supply
- Two Independent Ground-Referred Control Inputs
- Small Size 8-Pin SO


## APPLICATIONS

- Temperature Control (Thermostats)
- Motor Speed Control
- Battery Charger
- Any ON-OFF Control Loop
$\mathbf{\triangle Y}$, LTC and LT are registered trademarks of Linear Technology Corporation. LTCMOS is a trademark of Linear Technology Corporation.


## DESCRIPTIOn

The LTC ${ }^{\circledR 1041 \text { is a monolithic CMOS BANG-BANG }}$ controller manufactured using Linear Technology's enhanced LTCMOS ${ }^{\text {TM }}$ silicon gate process. BANG-BANG loops are characterized by turning the control element fully ON or fully OFF to regulate the average value of the parameter to be controlled. The SET POINT input determines the average control value and the DELTA input sets the deadband. The deadband is always $2 \times$ DELTA and is centered around the SET POINT. Independent control of the SET POINT and deadband, with no interaction, is made possible by the unique sampling input structure of the LTC1041.

An external RC connected to the OSC pin sets the sampling rate. At the start of each sample, internal power to the analog section is switched on for $\approx 80 \mu \mathrm{~s}$. During this time, the analog inputs are sampled and compared. After the comparison is complete, power is switched off. This achieves extremely low average power consumption at low sampling rates. CMOS logic holds the output continuously while consuming virtually no power.
To keep system power at an absolute minimum, a switched power output (VP-p) is provided. External loads, such as bridge networks and resistive dividers, can be driven by this switched output.
The output logic sense (i.e., $\mathrm{ON}=\mathrm{V}^{+}$) can be reversed (i.e., ON = GND) by interchanging the $\mathrm{V}_{\text {IN }}$ and SET POINT inputs. This has no other effect on the operation of the LTC1041.

## TYPICAL APPLICATION

Ultralow Power $50^{\circ} \mathrm{F}$ to $100^{\circ} \mathrm{F}(2.4 \mu \mathrm{~W})$ Thermostat


Supply Current vs Sampling Frequency


## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Total Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) 18 V
Input Voltage ....................... $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)$
Operating Temperature Range LTC1041C ........................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC1041M (OBSOLETE) .................. $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ).................. $300^{\circ} \mathrm{C}$
Output Short Circuit Duration $\qquad$ Continuous

PACKAGE/ORDER INFORMATION

| TOP VIEW | ORDER PART NUMBER |
| :---: | :---: |
|  |  |
|  |  |
| SET POINT 3 3 6 OSC | LTC1041CN8 |
| GND 4 - 5 delta | LTC1041CS8 |
| N8 PACKAGE S8 PACKAGE <br> 8-LEAD PDIP 8-LEAD PDIP |  |
| $\begin{aligned} & \mathrm{T}_{\mathrm{JMAX}}=110^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=150^{\circ} \mathrm{C} \mathrm{~N}(\mathrm{NB}) \\ & \mathrm{T}_{\mathrm{JMAX}}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JAA}}=150^{\circ} \mathrm{C} / \mathrm{S} \text { (S) } \end{aligned}$ |  |
| J8 PACKAGE <br> 8-LEAD CERDIP <br> $T_{J M A X}=150^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=100^{\circ} \mathrm{C} / \mathrm{W}$ | LTC1041MJ8 |
| OBSOLETE PACKAGE <br> Consider the N8 Package as an Alternate Source |  |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Test Conditions: $\mathrm{V}^{+}=5 \mathrm{~V}$, unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS |  | TC1041M/LTC1041C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX |  |
|  | SET POINT Error (Note 3) | $\mathrm{V}^{+}=2.8 \mathrm{~V}$ to 6V (Note 2) | $\bullet$ |  | $\begin{gathered} \pm 0.3 \\ + \\ \pm 0.05 \end{gathered}$ | $\begin{gathered} \pm 0.5 \\ + \\ \pm 0.1 \end{gathered}$ | \% of DELTA |
|  |  | $\mathrm{V}^{+}=6 \mathrm{~V}$ to 15V (Note 2) | $\bullet$ |  | $\begin{gathered} \pm 1 \\ + \\ \pm 0.05 \end{gathered}$ | $\begin{gathered} \pm 3 \\ + \\ \pm 0.1 \end{gathered}$ | mV $\%$ of DELTA |
|  | Deadband Error (Note 4) | $\mathrm{V}^{+}=2.8 \mathrm{~V}$ to 6 V (Note 2) | $\bullet$ |  | $\begin{gathered} \pm 0.6 \\ + \\ \pm 0.1 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ + \\ \pm 0.2 \end{gathered}$ | $\begin{array}{r} \mathrm{mV} \\ \% \text { of DELTA } \\ \hline \end{array}$ |
|  |  | $\mathrm{V}^{+}=6 \mathrm{~V}$ to 15V (Note 2) | $\bullet$ |  | $\begin{gathered} \pm 2 \\ + \\ \pm 0.1 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 6 \\ + \\ \pm 0.2 \\ \hline \end{gathered}$ | \% of DELTA |
| Ios | Input Current | $\begin{aligned} & \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 0 \mathrm{OC}=\mathrm{GND} \\ & \left(\mathrm{~V}_{\text {IN }}, \text { SET POINT and DELTA Inputs }\right) \end{aligned}$ |  |  | $\pm 0.3$ |  | nA |
| R | Equivalent Input Resistance | $\mathrm{f}_{\mathrm{S}}=1 \mathrm{kHz}$ (Note 5) | $\bullet$ | 10 | 15 |  | $\mathrm{M} \Omega$ |
|  | Input Voltage Range |  | $\bullet$ | GND |  | V ${ }^{+}$ | V |
| PSR | Power Supply Range |  | $\bullet$ | 2.8 |  | 16 | V |
| $\mathrm{I}_{\mathrm{S}(\mathrm{ON})}$ | Power Supply ON Current (Note 6) | $\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{P}-\mathrm{P}} 0 \mathrm{~N}$ | $\bullet$ |  | 1.2 | 3 | mA |
| $\mathrm{I}_{\text {S(OFF) }}$ | Power Supply OFF Current (Note 6) | $\begin{array}{ll} V^{+}=5 \mathrm{~V}, \mathrm{~V} \text { V-p } 0 \text { OFF } & \begin{array}{l} \text { LTC1041C } \\ \text { LTC1041M } \end{array} \end{array}$ | $\bullet$ |  | $\begin{aligned} & 0.001 \\ & 0.001 \end{aligned}$ | $\begin{gathered} 0.5 \\ 5 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {D }}$ | Response Time (Note 7) | $\mathrm{V}^{+}=5 \mathrm{~V}$ |  | 60 | 80 | 100 | $\mu \mathrm{S}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \\ & \hline \end{aligned}$ | ON/DFF Output (Note 8) Logical "1" Output Voltage Logical "0" Output Voltage | $\begin{aligned} & \mathrm{V}^{+}=4.75 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-360 \mu \mathrm{~A} \\ & \mathrm{~V}^{+}=4.75 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1.6 \mathrm{~mA} \end{aligned}$ | $\bullet$ | 2.4 | $\begin{array}{r} 4.4 \\ 0.25 \\ \hline \end{array}$ | 0.4 | V |
| REXT | External Timing Resistor | Resistor Connected between $\mathrm{V}^{+}$and OSC Pin | $\bullet$ | 100 |  | 10,000 | k $\Omega$ |
| $\mathrm{f}_{\mathrm{S}}$ | Sampling Frequency | $\begin{aligned} & \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{R}_{\text {EXT }}=1 \mathrm{M}^{2} \mathrm{EXT}^{2}=0.1 \mu \mathrm{~F} \end{aligned}$ |  |  | 5 |  | Hz |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

Note 2: Applies over input voltage range limit and includes gain uncertainty.

## ELECTRICAL CHARACTERISTICS

Note 3: SET POINT error $\equiv\left(\frac{V_{U}+V_{L}}{2}\right)-$ SET POINT
where $\mathrm{V}_{\mathrm{U}}=$ upper band limit and $\mathrm{V}_{\mathrm{L}}=$ lower band limit.
Note 4: Deadband error $\equiv\left(V_{U}-V_{L}\right)-2 \cdot$ DELTA where $V_{U}=$ upper band limit and $\mathrm{V}_{\mathrm{L}}=$ lower band limit.

Note 5: $R_{I N}$ is guaranteed by design and is not tested.
$R_{I N}=1 /\left(f_{S} \times 66 p F\right)$.
Note 6: Average supply current $=t_{D} \bullet I_{S(O N)} \bullet f_{S}+\left(1-t_{D} \bullet f_{S}\right) I_{S_{(O F F)}}$.
Note 7: Response time is set by an internal oscillator and is independent of overdrive voltage. $t_{D}=V_{P-p}$ pulse width.
Note 8: Output also capable of meeting EIA/JEDEC standard B series CMOS drive specifications.

## TYPICAL PERFORMANCE CHARACTERISTICS



LTC1041 •TPC01


LTC1041•TPCO2



TTC1041• •TPC04

Response Time
vs Temperature


## TYPICAL PGRFORMANCE CHARACTERISTICS




LTC1041 •TPC06

## APPLICATIONS INFORMATION

The LTC1041 uses sampled data techniques to achieve its unique characteristics. It consists of two comparators, each of which has two differential inputs (Figure 1a). When the sum of the voltages on a comparator's inputs is positive, the output is high and when the sum is negative, the output is low. The inputs are interconnected such that

(a)
the $R_{S}$ flip-flop is reset (ON/ $\overline{O F F}=$ GND) when $\mathrm{V}_{\text {IN }}>(\mathrm{SET} \mathrm{POINT}+\mathrm{DELTA})$ and is set ( $\mathrm{ON} / \mathrm{OFF}=\mathrm{V}^{+}$) when $V_{\text {IN }}<($ SET POINT - DELTA). This makes a very precise hysteresis loop of $2 \cdot$ DELTA centered around the SET POINT. (See Figure 1b.)

## For $\mathrm{R}_{\mathbf{S}}<10 \mathrm{k} \Omega$

The dual differential input structure is made with CMOS switches and a precision capacitor array. Input impedance characteristics of the LTC1041 can be determined from the equivalent circuit shown in Figure 2. The input capacitance will charge with a time constant of

(b)

Figure 1. LTC1041 Block Diagram

## APPLICATIONS INFORMATION



Figure 2. Equivalent Input Circuit
$\mathrm{R}_{S} \bullet \mathrm{C}_{\text {IN }}$. The ability to fully charge $\mathrm{C}_{\text {IN }}$ from the signal source during the controller's active time is critical in determining errors caused by the input charging current. For source resistances less than $10 \mathrm{k} \Omega, \mathrm{C}_{\text {IN }}$ fully charges and no error is caused by the charging current.

## For $\mathrm{R}_{\mathrm{S}}>10 \mathrm{k} \Omega$

For source resistances greater than $10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{IN}}$ cannot fully charge, causing voltage errors. To minimize these errors, an input bypass capacitor, $\mathrm{C}_{\mathrm{s}}$, should be used. Charge is shared between $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{S}$, causing a small voltage error. The magnitude of this error is $A_{V}=V_{I N} \bullet C_{I N}\left(C_{I N}+C_{S}\right)$. This error can be made arbitrarily small by increasing $C_{S}$.
The averaging effect of the bypass capacitor, $\mathrm{C}_{S}$, causes another error term. Each time the input switches cycle between the plus and minus inputs, $\mathrm{C}_{\mathrm{IN}}$ is charged and discharged. The average input current due to this is $I_{\text {AVG }}=V_{I N} \bullet C_{I N} \bullet f_{S}$, where $f_{S}$ is the sampling frequency. Because the input current is directly proportional to the differential input voltage, the LTC1041 can be said to have an average input resistance of $\mathrm{R}_{\text {IN }}=\mathrm{V}_{\text {IN }} \mathrm{I}_{\text {AVG }}=\mathrm{I} /\left(\mathrm{f}_{\mathrm{S}} \bullet \mathrm{C}_{\text {IN }}\right)$.
Since two comparator inputs are connected in parallel, $R_{I N}$ is one half of this value (see typical curve of $R_{I N}$ versus Sampling Frequency). This finite input resistance causes an error due to the voltage divider between $R_{S}$ and $R_{I N}$.
The input voltage error caused by both of these effects is $V_{\text {ERROR }}=V_{\text {IN }}\left[2 \mathrm{C}_{\text {IN }} /\left(2 \mathrm{C}_{\text {IN }}+\mathrm{C}_{S}\right)+\mathrm{R}_{\mathrm{S}} /\left(\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\text {IN }}\right)\right]$.
Example: assume $\mathrm{f}_{\mathrm{S}}=10 \mathrm{~Hz}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{M}, \mathrm{C}_{S}=1 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{~V}$, $V_{\text {ERROR }}=1 \mathrm{~V}(66 \mu \mathrm{~V}+660 \mu \mathrm{~V})=726 \mu \mathrm{~V}$. Notice that most of the error is caused by $\mathrm{R}_{\text {IN }}$. If the sampling frequency is reduced to 1 Hz , the voltage error from the input impedance effects is reduced to $136 \mu \mathrm{~V}$.

## Input Voltage Range

The input switches of the LTC1041 are capable of switching eitherto the $\mathrm{V}^{+}$supply or ground. Consequently, the input voltage range includes both supply rails. This is a further benefit of the sampling input structure.

## Error Specifications

The only measurable errors on the LTC1041 are the deviations from "ideal" of the upper and lower switching levels (Figure 1b). From a control standpoint, the error in the SET POINT and deadband is critical. These errors may be defined in terms of $V_{U}$ and $V_{L}$.

$$
\begin{aligned}
& \text { SET POINT error } \equiv\left(\frac{V_{U}+V_{L}}{2}\right)-\text { SET POINT } \\
& \text { deadband error } \equiv\left(V_{U}-V_{L}\right)-2 \cdot \text { DELTA }
\end{aligned}
$$

The specified error limits (see electrical characteristics) include error due to offset, power supply variation, gain, time and temperature.

## Pulsed Power (Vp-p) Output

It is often desirable to use the LTC1041 with resistive networks such as bridges and voltage dividers. The power consumed by these resistive networks can far exceed that of the LTC1041 itself.

At low sample rates the LTC1041 spends most of its time off. A switched power output, $\mathrm{V}_{\mathrm{P}-\mathrm{p}}$, is provided to drive the input network, reducing its average power as well. $V_{P-p}$ is switched to $\mathrm{V}^{+}$during the controller's active time ( $\approx 80 \mu \mathrm{~s}$ ) and to a high impedance (open circuit) when internal power is switched off.
Figure 3 shows the $V_{\text {P-p }}$ output circuit. The $V_{P-p}$ output voltage is not precisely controlled when driving a load (see typical curve of VP-p Output Voltage vs Load Current). In spite of this, high precision can be achieved in two ways: (1) driving ratiometric networks and (2) driving fast settling references.

In ratiometric networks all the inputs are proportional to VP-P (Figure 4). Consequently, the absolute value of VP-P does not affect accuracy.

## APPLICATIONS INFORMATION



Figure 3. Vp-p Output Switch


Figure 4. Ratiometric Network Driven by $\mathrm{V}_{\mathrm{P}-\mathrm{P}}$


Figure 5. Driving Reference with Vp-p Output

If the best possible performance is needed, the inputs to the LTC1041 must completely settle within $4 \mu$ s of the start of the comparison cycle (Vp-p high impedance to $\mathrm{V}^{+}$ transition). Also, it is critical that the input voltages do not change during the $80 \mu \mathrm{~s}$ active time. When driving resistive input networks with Vp-p, capacitive loading should be minimized to meet the $4 \mu \mathrm{~s}$ settling time requirement. Further, care should be exercised in layout when driving networks with source impedances, as seen by the LTC1041, of greater than $10 \mathrm{k} \Omega$ (see For $\mathrm{R}_{\mathrm{S}}>10 \mathrm{k} \Omega$ ).

In applications where an absolute reference is required, the $V_{\text {P-p }}$ output can be used to drive a fast settling reference. The LTC1009 2.5 V reference settles in $\approx 2 \mu \mathrm{~s}$ and is ideal for this application (Figure 5). The current through R1 must be large enough to supply the LT1009 minimum bias current $(\approx 1 \mathrm{~mA})$ and the load current, $\mathrm{I}_{\mathrm{L}}$.

## Internal Oscillator

An internal oscillator allows the LTC1041 to strobe itself. The frequency of the oscillation, and hence the sampling rate, is set with an external RC network (see typical curve, Sampling Rate $\mathrm{R}_{\mathrm{EXT}}, \mathrm{C}_{\mathrm{EXT}}$ ). $\mathrm{R}_{\text {EXT }}$ and $\mathrm{C}_{\mathrm{EXT}}$ are connected as shown in Figure 1. To assure oscillation, $\mathrm{R}_{\mathrm{EXT}}$ must be between $100 \mathrm{k} \Omega$ and $10 \mathrm{M} \Omega$. There is no limit to the size of $\mathrm{C}_{\mathrm{EXT}}$.
At low sampling rates, $\mathrm{R}_{\mathrm{EXT}}$ is very important in determining the power consumption. $\mathrm{R}_{\mathrm{EXT}}$ consumes power continuously. The average voltage at the OSC pin is approximately $\mathrm{V}^{+} / 2$, giving a power dissipation of $P_{\text {REXT }}=\left(V^{+} / 2\right)^{2} / R_{\text {EXT }}$.
Example: assume $\mathrm{R}_{\mathrm{EXT}}=1 \mathrm{M} \Omega, \mathrm{V}^{+}=5 \mathrm{~V}$, $\mathrm{P}_{\mathrm{REXT}}=$ $(2.5)^{2} / 10^{6}=6.25 / \mu \mathrm{W}$. This is approximately four times the power consumed by the LTC1041 at $\mathrm{V}^{+}=5 \mathrm{~V}$ and $\mathrm{f}_{\mathrm{S}}=1$ sample/second. Where power is a premium, $\mathrm{R}_{\mathrm{EXT}}$ should be made as large as possible. Note that the power dissipated by $\mathrm{R}_{\mathrm{EXT}}$ is not a function of $\mathrm{f}_{\mathrm{S}}$ or $\mathrm{C}_{\mathrm{EXT}}$.
If high sampling rates are needed and power consumption is of secondary importance, a convenient way to get the maximum possible sampling rate is to make $\mathrm{R}_{\mathrm{EXT}}=100 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{EXT}}=0$. The sampling rate, set by the controller's active time, will nominally be $\approx 10 \mathrm{kHz}$.

To synchronize the Sampling of the LTC1041 to an external frequency source, the OSC pin can be driven by a CMOS gate. A CMOS gate is necessary because the input trip points of the oscillator are close to the supply rails and TTL does not have enough output swing. Externally driven, there will be a delay from the rising edge of the OSC input and the start of the sampling cycle of approximately $5 \mu \mathrm{~s}$.

## TYPICAL APPLICATIONS

Motor Speed Controller


Battery Charger


## PACKAGE DESCRIPTION

## J8 Package

8-Lead CERDIP (Narrow . 300 Inch, Hermetic)
(Reference LTC DWG \# 05-08-1110)


## OBSOLETE PACKAGE

N8 Package
8-Lead PDIP (Narrow . 300 Inch)
(Reference LTC DWG \# 05-08-1510)


NOTE:

1. DIMENSIONS ARE $\frac{\text { INCHES }}{\text { MILLIMETERS }}$
*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED . 010 INCH ( 0.254 mm )

## S8 Package

8-Lead Plastic Small Outline (Narrow . 150 Inch)
(Reference LTC DWG \# 05-08-1610)


