## FEATURES

Next generation of the AD820/AD822/AD824
Wide gain bandwidth product: $8 \mathbf{M H z}$ typical
High slew rate
$23 \mathrm{~V} / \mu \mathrm{s}$ typical (low to high)
$-18 \mathrm{~V} / \mu \mathrm{s}$ typical (high to low)
Low input bias current: $\pm 10 \mathrm{pA}$ maximum at $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$
Low offset voltage
A grade: $\pm 0.8 \mathrm{mV}$ maximum at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
$B$ grade: $\pm 0.35 \mathrm{mV}$ maximum at $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$
Low offset voltage drift
A grade: $\pm 2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typical, $\pm 15 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
B grade: $\pm 2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typical, $\pm 5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
Input voltage range includes Pin $V$ -
Rail-to-rail output
Electromagnetic interference rejection ratio (EMIRR)
$\mathbf{9 0} \mathbf{~ d B}$ typical at $\mathrm{f}=\mathbf{1 0 0 0} \mathbf{~ M H z}$ and $\mathrm{f}=\mathbf{2 4 0 0} \mathbf{~ M H z}$
Industry-standard package and pinouts

## APPLICATIONS

High output impedance sensor interfaces
Photodiode sensor interfaces
Transimpedance amplifiers
ADC drivers
Precision filters and signal conditioning

## GENERAL DESCRIPTION

The ADA4622-1/ADA4622-2/ADA4622-4 are the next generation of the AD820/AD822/AD824 single-supply, rail-to-rail output (RRO), precision junction field effect transistors (JFET) input op amps. The ADA4622-1/ADA4622-2/ADA4622-4 include many improvements that make them desirable as upgrades without compromising the flexibility and ease of use that makes the AD820/AD822/AD824 useful for a wide variety of applications.

The input voltage range includes the negative supply and the output swings rail-to-rail. Input EMI filters increase the signal robustness in the face of closely located switching noise sources.
The speed, in terms of bandwidth and slew rate, increases along with a strong output drive to improve settling time performance and enables the devices to drive the inputs of modern singleended, successive approximation register (SAR) analog-todigital converters (ADCs).

Rev. E

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015-2019 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

Features .....  1
Applications. .....
Pin Configuration .....  1
General Description .....  1
Revision History .....  2
Specifications ..... 4
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}= \pm 15 \mathrm{~V}$. ..... 4
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}= \pm 5 \mathrm{~V}$ ..... 6
Electrical Characteristics, $\mathrm{V}_{\mathrm{SY}}=5 \mathrm{~V}$ ..... 8
Absolute Maximum Ratings ..... 10
Thermal Resistance ..... 10
ESD Caution ..... 10
Pin Configurations and Function Descriptions ..... 11
Typical Performance Characteristics ..... 15
REVISION HISTORY
1/2019—Rev. D to Rev. E
Changed 8-Lead SOIC to 8-Lead SOIC_N ..... Throughout
Changed 12-Lead SOIC to 14-Lead SOIC_N ..... Throughout
Changed pA/ $\sqrt{ } \mathrm{Hz}$ to $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ in Table 2 ..... 7
Changed pA/ $\sqrt{ } \mathrm{Hz}$ to $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ in Table 3 .....  9
Changes to Table 5 ..... 10
4/2018-Rev. C to Rev. D
Changes to Figure 69 Caption to Figure 71 Caption ..... 24
Updated Outline Dimensions, CP-16-20 ..... 36
Changes to Ordering Guide ..... 36
7/2017—Rev. B to Rev. C
Added ADA4622-4Throughout
Changes to Features Section, General Description Section, and
Figure 2 Caption .....  1
Deleted Figure 1; Renumbered Sequentially .....  1
Changes to Table 1 ..... 3
Changes to Table 2 .....  5
Changes to Table 3 .....  7
Changes to Table 5 ..... 9
Added Figure 7 and Table 10; Renumbered Sequentially ..... 12
Added Figure 8 and Table 11 ..... 13
Changes to Figure 12 Caption ..... 14
Changes to Figure 25 and Figure 26. ..... 16
Changes to Figure 28, Figure 29, Figure 30 Caption, Figure 31Caption, and Figure 32 Caption17
Changes to Figure 33 Caption ..... 18
Changes to Figure 53 and Figure 54 ..... 21
Changes to Figure 80 ..... 26
Changes to Figure 84 and Figure 85 ..... 27
Changes to Figure 92 and Figure 94 ..... 29
Changes to Figure 97 ..... 31
Theory Of Operation ..... 27
Input Characteristics ..... 27
Output Characteristics ..... 28
Shutdown Operation ..... 29
Applications Information ..... 30
Recommended Power Solution ..... 30
Maximum Power Dissipation ..... 30
Second-Order Low-Pass Filter ..... 30
Wideband Photodiode Preamplifier ..... 30
Peak Detector. ..... 33
Multiplexing Inputs ..... 33
Full Wave Rectifier ..... 34
Outline Dimensions ..... 35
Ordering Guide ..... 37
Changes to Figure 99 and Peak Detector Section ..... 32
Updated Outline Dimensions. ..... 34
Changes to Ordering Guide ..... 37
2/2017—Rev. A to Rev. B
Added ADA4622-1 Throughout
Changed AD822 to AD820/AD822 ..... Throughout
Changed ADA4622-2 to ADA4622-1/ADA4622-2 .. ThroughoutChanged 7.5 MHz to 8 MHz in Product Title .1
Added Figure 1; Renumbered Sequentially .....  1
Changes to Table 1 ..... 3
Changes to Table 2 ..... 5
Changes to Table 3 .....  7
Changes to Table 5 .....  9
Added Figure 3, Table 6, Figure 4, and Table 7; Renumbered Sequentially ..... 10
Changes to Figure 11 and Figure 12 ..... 12
Added Figure 13 ..... 12
Added Figure 78 ..... 23
Added Shutdown Operation and Figure 86 to Figure 89 ..... 26
Added Multiplexing Inputs Section, Figure 99, and Figure 100..... 30
Added Full Wave Rectifier Section, Figure 101, and Figure 102 .... 31 ..... 31
Updated Outline Dimensions
Change to Ordering Guide ..... 34
2/2016-Rev. 0 to Rev. AAdded 8-Lead LFCSP.Universal
Changes to General Description Section ..... 1
Changes to Settling Time to 0.1\% Parameter and Settling Time to $0.01 \%$ Parameter, Table 1 ..... 4
Changes to Table 5 ..... 9

Added Pin Configurations and Function Descriptions Section, Figure 2, Figure 3, Table 6, Figure 4, and Table 7; Renumbered Sequentially. .10

Changes to Input Characteristics Section.................................. 23
Changes to Recommended Power Solution Section ................. 25
Changes to Wideband Photodiode Preamplifier Section .......... 26

Change to Figure 85.................................................................... 26
Change to Figure 86................................................................................................................. 27
Updated Outline Dimensions.................................................... 29
Changes to Ordering Guide....................................................... 30
10/2015-Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS, $\mathbf{V}_{\mathrm{sy}}= \pm 15 \mathrm{~V}$

Supply voltage $\left(\mathrm{V}_{\text {SY }}\right)= \pm 15 \mathrm{~V}$, common-mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)=$ output voltage $\left(\mathrm{V}_{\text {OUT }}\right)=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos |  |  |  |  |  |
| A Grade |  |  |  | $+0.04$ | $\pm 0.8$ | mV |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 2$ | mV |
| B Grade |  |  |  | +0.04 | $\pm 0.35$ | mV |
| ADA4622-1 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 1$ | mV |
| ADA4622-2 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.8$ | mV |
| Offset Voltage Match |  |  |  |  | $\pm 1$ | mV |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\text {os }} / \Delta \mathrm{T}$ |  |  |  |  |  |
| A Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 15$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| B Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  |  | +2 | $\pm 10$ | pA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 1.5$ | nA |
|  |  | $\mathrm{V}_{\text {CM }}=-15 \mathrm{~V}$ |  | -15 |  | pA |
| Input Offset Current | los |  |  |  | $\pm 10$ | pA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.5$ | nA |
| Input Voltage Range | IVR |  | -15.2 |  | +14 | V |
| Common-Mode Rejection Ratio A Grade | CMRR |  |  |  |  |  |
|  |  | $\mathrm{V}_{\text {CM }}=-15 \mathrm{~V}$ to +12 V | 84 | 100 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 81 |  |  | dB |
| B Grade |  | $\mathrm{V}_{\text {СM }}=-15 \mathrm{~V}$ to +12 V | 87 | 100 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 85 |  |  | dB |
| Open-Loop Voltage Gain | Avo | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{\text {out }}=-14.5 \mathrm{~V}$ to +14.5 V | 117 | 122 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 109 |  |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, V Out $=-14 \mathrm{~V}$ to +14 V | 102 | 110 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 93 |  |  | dB |
| Input Capacitance | CINDM | Differential mode |  | 0.4 |  | pF |
|  | Cincm | Common mode |  | 3.6 |  | pF |
| Input Resistance | RDiff | Differential mode |  | $10^{13}$ |  | $\Omega$ |
|  | Rcm | Common mode |  | $10^{13}$ |  | $\Omega$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |  |
| High | Vor | ISOURCE $=1 \mathrm{~mA}$ | 14.95 | 14.97 |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 14.9 |  |  | V |
|  |  | ISOURCE $=15 \mathrm{~mA}$ | 14.3 | 14.5 |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 14.1 |  |  | V |
| Low | Vol | ISIINK $=1 \mathrm{~mA}$ |  | -14.955 | -14.935 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -14.88 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=15 \mathrm{~mA}$ |  | -14.685 | -14.55 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -14.25 | V |
| Output Current | lout | $\mathrm{V}_{\text {dropout }}<1 \mathrm{~V}$ |  | 20 |  | mA |
| Short-Circuit Current | ISC | Sourcing |  | 42 |  | mA |
|  |  | Sinking |  | -51 |  | mA |
| Closed-Loop Output Impedance | $\mathrm{Z}_{\text {out }}$ | $\mathrm{f}=1 \mathrm{kHz}$, gain $\left(\mathrm{A}_{\mathrm{v}}\right)=1$ |  | 0.1 |  | $\Omega$ |
|  |  | $\mathrm{A}_{\mathrm{v}}=10$ |  | 0.4 |  | $\Omega$ |
|  |  | $\mathrm{A}_{\mathrm{v}}=100$ |  | 3 |  | $\Omega$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier ADA4622-1/ADA4622-4 <br> ADA4622-2 <br> Shutdown Current | $\begin{aligned} & \text { PSRR } \\ & \mathrm{I}_{\mathrm{SY}} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SY}}= \pm 4 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ <br> ADA4622-1 only | $\begin{aligned} & 87 \\ & 81 \end{aligned}$ | 103 <br> 715 <br> 665 <br> 60 | $\begin{aligned} & 750 \\ & 775 \\ & 700 \\ & 725 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product <br> Unity-Gain Crossover <br> -3 dB Bandwidth <br> Phase Margin <br> Settling Time <br> To 0.1\% <br> To 0.01\% | SR <br> GBP <br> UGC <br> $-3 \mathrm{~dB}$ <br> ФМ <br> ts | $\mathrm{V}_{\text {out }}= \pm 12.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, load capacitor $\left(\mathrm{C}_{\mathrm{L}}\right)=100 \mathrm{pF}, \mathrm{A}_{\mathrm{v}}=1$ <br> Low to high transition <br> High to low transition $\begin{aligned} & A_{V}=100, C_{L}=35 \mathrm{pF} \\ & A_{v}=1 \\ & A_{v}=1 \end{aligned}$ <br> Input voltage $\left(\mathrm{V}_{\mathbb{I}}\right)=10 \mathrm{~V}$ step, $\mathrm{RL}_{\mathrm{L}}=2 \mathrm{k} \Omega$, $C_{L}=15 \mathrm{pF}, \mathrm{A}_{\mathrm{v}}=-1$ |  | $\begin{aligned} & 23 \\ & -18 \\ & 8 \\ & 7 \\ & 15.5 \\ & 53 \\ & \\ & 1.5 \\ & 2 \end{aligned}$ |  | $\mathrm{V} / \mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> MHz <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| EMI REJECTION RATIO $\begin{aligned} & f=1000 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | EMIRR | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ p-p |  | $\begin{aligned} & 90 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| ```NOISE PERFORMANCE Voltage Noise Voltage Noise Density Current Noise Density Total Harmonic Distortion + Noise Bandwidth \((B W)=80 \mathrm{kHz}\) BW \(=500 \mathrm{kHz}\)``` | ек $p-p$ <br> $\mathrm{e}_{\mathrm{N}}$ <br> $\mathrm{i}_{\mathrm{N}}$ $\mathrm{THD}+\mathrm{N}$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~A}_{\mathrm{v}}=1, \mathrm{f}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \\ & \mathrm{~V} \text { IN }=7 \mathrm{~V} \mathrm{rms} \text { at } 1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.75 \\ & 30 \\ & 15 \\ & 12.5 \\ & 12 \\ & 0.8 \\ & \\ & 0.0003 \\ & 0.00035 \end{aligned}$ |  | $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% |
| MATCHING SPECIFICATIONS <br> Maximum Offset Voltage over Temperature Offset Voltage Temperature Drift Input Bias Current |  |  |  | $\begin{aligned} & 0.5 \\ & 2.5 \\ & 0.5 \end{aligned}$ | 5 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA |
| $\begin{aligned} & \text { CROSSTALK } \\ & \text { ADA4622-1/ADA4622-2 } \\ & \text { ADA4622-4 } \end{aligned}$ | $\mathrm{C}_{5}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{~V}_{\mathbb{I N}}=20 \mathrm{Vp-p} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -112 \\ & -72 \\ & -106 \\ & -66 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |

## ELECTRICAL CHARACTERISTICS, $\mathbf{V}_{\mathrm{sy}}= \pm 5 \mathrm{~V}$

$\mathrm{V}_{\mathrm{SY}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\text {out }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos |  |  |  |  |  |
| A Grade |  |  |  | +0.04 | $\pm 0.8$ | mV |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 2$ | mV |
| B Grade |  |  |  | +0.04 | $\pm 0.35$ | mV |
| ADA4622-1 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 1$ | mV |
| ADA4622-2 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.8$ | mV |
| Offset Voltage Match |  |  |  |  | $\pm 1$ | mV |
| Offset Voltage Drift | $\Delta \mathrm{Vos} / \Delta \mathrm{T}$ |  |  |  |  |  |
| A Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 15$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| B Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  |  | +2 | $\pm 10$ | pA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 1.5$ | nA |
|  |  | $V_{C M}=V-$ |  | -5 |  | pA |
| Input Offset Current | los | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 10$ | pA |
|  |  |  |  |  | $\pm 0.5$ | nA |
| Input Voltage Range | IVR |  | -5.2 |  | +4 | V |
| Common-Mode Rejection Ratio | CMRR |  |  |  |  |  |
| A Grade |  | $\mathrm{V}_{\text {CM }}=-5 \mathrm{~V}$ to +2 V | 75 | 91 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 73 |  |  | dB |
| B Grade |  | $\mathrm{V}_{\text {CM }}=-5 \mathrm{~V}$ to +2 V | 78 | 91 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 75 |  |  | dB |
| Open-Loop Voltage Gain | Avo | $\mathrm{RL}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{\text {out }}=-4.4 \mathrm{~V}$ to +4.4 V | 113 | 118 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 105 |  |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {Out }}=-4.4 \mathrm{~V}$ to +4.4 V | 100 | 105 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 91 |  |  | dB |
| Input Capacitance | CINDM | Differential mode |  | 0.4 |  |  |
|  | CIncm | Common mode |  | 3.6 |  | $\mathrm{pF}$ |
| Input Resistance | RDIFF | Differential mode |  | $10^{13}$ |  | $\Omega$ |
|  | Rcm | Common mode |  | $10^{13}$ |  |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |  |
| High | Voh | $\mathrm{I}_{\text {SOURCE }}=1 \mathrm{~mA}$ | 4.95 |  |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.9 | 4.97 |  | V |
|  |  | $\mathrm{I}_{\text {SOURCE }}=15 \mathrm{~mA}$ | 4.3 | 4.51 |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.1 |  |  | V |
| Low | Vol | $\mathrm{Isink}^{\prime}=1 \mathrm{~mA}$ |  | -4.955 | -4.935 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -4.88 | V |
|  |  | $\mathrm{I}_{\text {SIINK }}=15 \mathrm{~mA}$ |  | -4.685 | -4.55 | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | -4.25 | V |
| Output Current | lout | $\mathrm{V}_{\text {dropout }}<1 \mathrm{~V}$ |  | 20 |  | mA |
| Short-Circuit Current | Isc | Sourcing |  | 31 |  | mA |
|  |  | Sinking |  | -40 |  | mA |
| Closed-Loop Output Impedance | Zout | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{v}=1$ |  | 0.1 |  | $\Omega$ |
|  |  | $A_{v}=10$ |  | 0.4 |  | $\Omega$ |
|  |  | $A_{V}=100$ |  | 4 |  | $\Omega$ |


| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY <br> Power Supply Rejection Ratio <br> Supply Current per Amplifier ADA4622-1/ADA4622-4 <br> ADA4622-2 <br> Shutdown Current | PSRR <br> $\mathrm{I}_{\mathrm{SY}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SY}}= \pm 4 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ <br> ADA4622-1 only | $\begin{aligned} & 87 \\ & 81 \end{aligned}$ | 103 <br> 660 <br> 610 <br> 50 | $\begin{aligned} & 725 \\ & 750 \\ & 675 \\ & 700 \end{aligned}$ | dB <br> dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate <br> Gain Bandwidth Product <br> Unity-Gain Crossover -3 dB Bandwidth <br> Phase Margin Settling Time <br> To 0.1\% <br> To 0.01\% | SR <br> GBP <br> UGC <br> $-3 \mathrm{~dB}$ <br> ФM <br> ts | $V_{\text {OUT }}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF},$ $A_{v}=1$ <br> Low to high transition <br> High to low transition $\begin{aligned} & A_{v}=100, C_{L}=35 \mathrm{pF} \\ & A_{v}=1 \\ & A_{v}=1 \end{aligned}$ $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=8 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{~A}_{\mathrm{V}}=-1 \end{aligned}$ |  | $\begin{aligned} & 21 \\ & -16 \\ & 7.8 \\ & 6.5 \\ & 10 \\ & 50 \\ & \\ & 1.5 \\ & 2 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> V/us <br> MHz <br> MHz <br> MHz <br> Degrees <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| EMI REJECTION RATIO $\begin{aligned} & f=1000 \mathrm{MHz} \\ & \mathrm{f}=2400 \mathrm{MHz} \end{aligned}$ | EMIRR | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ p-p |  | $\begin{aligned} & 90 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density <br> Current Noise Density Total Harmonic Distortion + Noise $\begin{aligned} & \mathrm{BW}=80 \mathrm{kHz} \\ & \mathrm{BW}=500 \mathrm{kHz} \end{aligned}$ | ел $p-p$ <br> $\mathrm{e}_{\mathrm{N}}$ <br> $\mathrm{i}_{\mathrm{N}}$ <br> THD + N | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=10 \mathrm{~Hz} \\ & \mathrm{f}=100 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~A}_{\mathrm{V}}=1, \mathrm{f}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \\ & \mathrm{~V} \text { IN }=1.5 \mathrm{~V} \text { rms at } 1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.75 \\ & 30 \\ & 15 \\ & 12.5 \\ & 12 \\ & 0.8 \\ & \\ & \\ & 0.0005 \\ & 0.0008 \end{aligned}$ |  | $\mu \mathrm{V}$ p-p <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% |
| MATCHING SPECIFICATIONS <br> Maximum Offset Voltage over Temperature <br> Offset Voltage Temperature Drift Input Bias Current |  |  |  | $\begin{aligned} & 0.5 \\ & 2.5 \\ & 0.5 \\ & \hline \end{aligned}$ | 5 | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> pA |
| $\begin{aligned} & \hline \text { CROSSTALK } \\ & \text { ADA4622-1/ADA4622-2 } \\ & \text { ADA4622-4 } \end{aligned}$ | Cs | $\begin{aligned} & R_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{~V}_{\mathbb{N}}=6 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & -112 \\ & -72 \\ & -106 \\ & -66 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## ELECTRICAL CHARACTERISTICS, $\mathrm{V}_{\mathrm{sy}}=5 \mathbf{V}$

$\mathrm{V}_{\text {SY }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{SY}} / 2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Symbol | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage | Vos |  |  |  |  |  |
| A Grade |  |  |  | +0.04 | $\pm 0.8$ | mV |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 2$ | mV |
| B Grade |  |  |  | +0.04 | $\pm 0.35$ | mV |
| ADA4622-1 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 1$ | mV |
| ADA4622-2 |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.8$ | mV |
| Offset Voltage Match |  |  |  |  | $\pm 1$ | mV |
| Offset Voltage Drift | $\Delta \mathrm{Vos} / \Delta \mathrm{T}$ |  |  |  |  |  |
| A Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 15$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| B Grade |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\pm 2$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | 2 | $\pm 10$ | pA |
|  |  |  |  |  | $\pm 1.5$ | nA |
| Input Offset Current | los |  |  |  | $\pm 10$ | pA |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.5$ | nA |
| Common-Mode Rejection Ratio | IVR |  | -0.2 |  | +4 | V |
|  | CMRR |  |  |  |  |  |
| A Grade |  | V СM $=0 \mathrm{~V}$ to 2 V | 70 | 87 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 67 |  |  | dB |
| B Grade |  | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ to 2 V | 73 | 87 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 70 |  |  | dB |
| Open-Loop Voltage Gain | Avo | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}-, \mathrm{V}_{\text {out }}=0.2 \mathrm{~V}$ to 4.6 V | 110 | 115 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 99 |  |  | dB |
|  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}-\mathrm{V}_{\text {Out }}=0.2 \mathrm{~V}$ to 4.6 V | 96 | 104 |  | dB |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 87 |  |  | dB |
| Input Capacitance | Cindm | Differential mode |  | 0.4 |  | pF |
|  | Cincm | Common mode |  | 3.6 |  | pF |
| Input Resistance | R DifF | Differential mode |  | $10^{13}$ |  | $\Omega$ |
|  | Rcm | Common mode |  | $10^{13}$ |  | $\Omega$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |  |
| High | Vor | $I_{\text {SOURCE }}=1 \mathrm{~mA}$ | 4.95 | 4.97 |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.9 |  |  | V |
|  |  | $\mathrm{I}_{\text {SOURCE }}=15 \mathrm{~mA}$ | 4.3 | 4.5 |  | V |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ | 4.1 |  |  | V |
| Low | VoL | $\mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ |  | 45 | 65 | mV |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 120 | mV |
|  |  | $\mathrm{I}_{\text {SINK }}=15 \mathrm{~mA}$ |  | 310 | 450 | mV |
|  |  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | 750 | mV |
| Output Current | lout | $\mathrm{V}_{\text {dropout }}<1 \mathrm{~V}$ |  | 20 |  | mA |
| Short-Circuit Current | Isc | Sourcing |  | 27 |  | mA |
|  |  | Sinking |  | -35 |  | mA |
| Closed-Loop Output Impedance | Zout | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{\mathrm{v}}=1$ |  | 0.1 |  | $\Omega$ |
|  |  | $\mathrm{A}_{\mathrm{v}}=10$ |  | 0.6 |  | $\Omega$ |
|  |  | $A_{V}=100$ |  | 5 |  | $\Omega$ |

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
POWER SUPPLY \\
Power Supply Rejection Ratio \\
Supply Current per Amplifier ADA4622-1/ADA4622-4 \\
ADA4622-2 \\
Shutdown Current
\end{tabular} \& \begin{tabular}{l}
PSRR \\
\(\mathrm{I}_{\mathrm{SY}}\)
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& \mathrm{V}_{\mathrm{SY}}=4 \mathrm{~V} \text { to } 15 \mathrm{~V} \\
\& -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}
\end{aligned}
\]
\[
-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}
\]
\[
-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}
\] \\
ADA4622-1 only
\end{tabular} \& \[
\begin{aligned}
\& 80 \\
\& 74
\end{aligned}
\] \& \begin{tabular}{l}
95 \\
650 \\
600 \\
50
\end{tabular} \& \[
\begin{aligned}
\& 700 \\
\& 725 \\
\& 650 \\
\& 675
\end{aligned}
\] \& \begin{tabular}{l}
dB \\
dB \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \begin{tabular}{l}
DYNAMIC PERFORMANCE \\
Slew Rate \\
Gain Bandwidth Product \\
Unity-Gain Crossover -3 dB Bandwidth \\
Phase Margin Settling Time \\
To 0.1\% \\
To 0.01\%
\end{tabular} \& \begin{tabular}{l}
SR \\
GBP \\
UGC \\
\(-3 \mathrm{~dB}\) \\
ФM \\
ts
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& \text { Vout }=0.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text {, } \\
\& \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{~A}_{\mathrm{V}}=1
\end{aligned}
\] \\
Low to high transition \\
High to low transition
\[
\begin{aligned}
\& A_{V}=100, C_{L}=35 \mathrm{pF} \\
\& A_{V}=1 \\
\& A_{V}=1
\end{aligned}
\]
\[
\begin{aligned}
\& \mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\
\& \mathrm{~A}_{\mathrm{V}}=-1
\end{aligned}
\]
\end{tabular} \& \& \[
\begin{aligned}
\& 20 \\
\& -15 \\
\& 7.2 \\
\& 6 \\
\& 9 \\
\& 50 \\
\& \\
\& 1.5 \\
\& 2.0
\end{aligned}
\] \& \& \begin{tabular}{l}
\(\mathrm{V} / \mu \mathrm{s}\) \\
\(\mathrm{V} / \mu \mathrm{s}\) \\
MHz \\
MHz \\
MHz \\
Degrees \\
\(\mu \mathrm{s}\) \\
\(\mu \mathrm{s}\)
\end{tabular} \\
\hline \[
\begin{aligned}
\& \text { EMI REJECTION RATIO } \\
\& \mathrm{f}=1000 \mathrm{MHz} \\
\& \mathrm{f}=2400 \mathrm{MHz}
\end{aligned}
\] \& EMIRR \& \(\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}\) p-p \& \& \[
\begin{aligned}
\& 90 \\
\& 90
\end{aligned}
\] \& \& \[
\begin{aligned}
\& \mathrm{dB} \\
\& \mathrm{~dB}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
NOISE PERFORMANCE \\
Voltage Noise Voltage Noise Density \\
Current Noise Density Total Harmonic Distortion + Noise
\[
\begin{aligned}
\& \mathrm{BW}=80 \mathrm{kHz} \\
\& \mathrm{BW}=500 \mathrm{kHz}
\end{aligned}
\]
\end{tabular} \& \begin{tabular}{l}
ек \(p-p\) \\
\(\mathrm{e}_{\mathrm{N}}\) \\
\(\mathrm{i}_{\mathrm{N}}\) \\
THD + N
\end{tabular} \& \[
\begin{aligned}
\& 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\
\& \mathrm{f}=10 \mathrm{~Hz} \\
\& \mathrm{f}=100 \mathrm{~Hz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& \mathrm{f}=10 \mathrm{kHz} \\
\& \mathrm{f}=1 \mathrm{kHz} \\
\& \mathrm{~A}_{\mathrm{v}}=1, \mathrm{f}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \\
\& \mathrm{~V} \text { IN }=0.5 \mathrm{~V} \text { rms at } 1 \mathrm{kHz}
\end{aligned}
\] \& \& 0.75
30
15
12.5
12
0.8

0.0025

0.0025 \& \& | $\mu \mathrm{V}$ p-p |
| :--- |
| $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{fA} / \sqrt{ } \mathrm{Hz}$ |
| \% |
| \% | <br>

\hline | MATCHING SPECIFICATIONS |
| :--- |
| Maximum Offset Voltage over Temperature Offset Voltage Temperature Drift Input Bias Current | \& \& \& \& \[

$$
\begin{aligned}
& 0.5 \\
& 2.5 \\
& 0.5
\end{aligned}
$$

\] \& \& | mV |
| :--- |
| $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| pA | <br>

\hline $$
\begin{aligned}
& \text { CROSSTALK } \\
& \text { ADA4622-1/ADA4622-2 } \\
& \text { ADA4622-4 }
\end{aligned}
$$ \& $\mathrm{C}_{5}$ \& \[

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{~V}_{\mathbb{I N}}=3 \mathrm{~V}-\mathrm{p} \\
& \mathrm{f}=1 \mathrm{kHz} \\
& \mathrm{f}=100 \mathrm{kHz} \\
& \mathrm{f}=1 \mathrm{kHz} \\
& \mathrm{f}=100 \mathrm{kHz}
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& -112 \\
& -72 \\
& -106 \\
& -66
\end{aligned}
$$

\] \& \& | dB |
| :--- |
| dB |
| dB |
| dB | <br>

\hline
\end{tabular}

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 36 V |
| Input Voltage | $(\mathrm{V}-)-0.3 \mathrm{~V}$ to |
|  | $(\mathrm{V}+)+0.2 \mathrm{~V}$ |
| Differential Input Voltage | 36 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature, Soldering (10 sec) | $300^{\circ} \mathrm{C}$ |
| ESD Rating, Human Body Model (HBM) | 4 kV |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

Table 5. Thermal Resistance ${ }^{1,2}$

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}{ }^{3}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead SOIC_N |  |  |  |
| 1-Layer JEDEC Board | $\mathrm{N} / \mathrm{A}$ | 63 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 120 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead MSOP |  |  |  |
| 1-Layer JEDEC Board | $\mathrm{N} / \mathrm{A}$ | 115 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 185 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead LFCSP |  |  |  |
| 1-Layer JEDEC Board | $\mathrm{N} / \mathrm{A}$ | 63 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 145 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board with $2 \times 2$ Vias | 55 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 5-Lead SOT-23 |  |  |  |
| 1-Layer JEDEC Board | $\mathrm{N} / \mathrm{A}$ | 82 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 339 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 14-Lead SOIC_N |  |  |  |
| 1-Layer JEDEC Board | $\mathrm{N} / \mathrm{A}$ | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 72 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead, 4 $\times 4$ mm LFCSP |  |  |  |
| 1-Layer JEDEC Board | N/A | 2.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2-Layer JEDEC Board | 48 | $\mathrm{~N} / \mathrm{A}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Thermal impedance simulated values are based on a JEDEC thermal test board. See JEDEC JESD51.
${ }^{2}$ N/A means not applicable.
${ }^{3}$ For $\theta_{\mathrm{Jc}}$ test, $100 \mu \mathrm{~m}$ thermal interface material (TIM) is used. TIM is assumed to have $3.6 \mathrm{~W} / \mathrm{mK}$.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. 5-Lead SOT-23 Pin Configuration, ADA4622-1

Table 6. 5-Lead SOT-23 Pin Function Descriptions, ADA4622-1

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT | Output. |
| 2 | V- | Negative Supply Voltage. |
| 3 | + IN | Noninverting Input. |
| 4 | - IN | Inverting Input. |
| 5 | V+ | Positive Supply Voltage. |



NOTES

1. NIC = NOT INTERNALLY CONNECTED.

Figure 3. 8-Lead SOIC_N Pin Configuration, ADA4622-1

Table 7. 8-Lead SOIC_N Pin Function Descriptions, ADA4622-1

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1,5 | NIC | Not Internally Connected. |
| 2 | - IN | Inverting Input. |
| 3 | + IN | Noninverting Input. |
| 4 | V- | Negative Supply Voltage. |
| 6 | OUT | Output. |
| 7 | V+ | Positive Supply Voltage. |
| 8 | DISABLE | Disable Input (Active Low). |



Figure 4. 8-Lead MSOP Pin Configuration, ADA4622-2


Figure 5. 8-Lead SOIC_N Pin Configuration, ADA4622-2

Table 8. 8-Lead MSOP and 8-Lead SOIC_N Pin Function Descriptions, ADA4622-2

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output, Channel A. |
| 2 | - IN A | Inverting Input, Channel A. |
| 3 | + IN A | Noninverting Input, Channel A. |
| 4 | V- | Negative Supply Voltage. |
| 5 | + IN B | Noninverting Input, Channel B. |
| 6 | - IN B | Inverting Input, Channel B. |
| 7 | OUT B | Output, Channel B. |
| 8 | V+ | Positive Supply Voltage. |



1. IT IS RECOMMENDED TO CONNECT THE

EXPOSED PAD TO THE V+ PIN.
Figure 6. 8-Lead LFCSP Pin Configuration, ADA4622-2

Table 9. 8-Lead LFCSP Pin Function Descriptions, ADA4622-2

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output, Channel A. |
| 2 | -IN A | Inverting Input, Channel A. |
| 3 | + IN A | Noninverting Input, Channel A. |
| 4 | V- | Negative Supply Voltage. |
| 5 | + IN B | Noninverting Input, Channel B. |
| 6 | IN B | Inverting Input, Channel B. |
| 7 | OUT B | Output, Channel B. |
| 8 | V+ | Positive Supply Voltage. |
|  | EPAD | Exposed Pad. It is recommended to connect the exposed pad to the V+ pin. |



NOTES

1. NIC = NOT INTERNALLY CONNECTED.
2. THE EXPOSED PAD MUST BE CONNECTED TO V+. 商
Figure 7. 16-Lead LFCSP Pin Configuration, ADA4622-4
Table 10. 16-Lead LFCSP Pin Function Descriptions, ADA4622-4

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | IN A | Inverting Input, Channel A. |
| 2 | +IN A | Noninverting Input, Channel A. |
| 3 | V+ | Positive Supply Voltage. |
| 4 | +IN B | Noninverting Input, Channel B. |
| 5 | -IN B | Inverting Input, Channel B. |
| 6 | OUT B | Output, Channel B. |
| 7 | OUT C | Output, Channel C. |
| 8 | -IN C | Inverting Input, Channel C. |
| 9 | +IN C | Noninverting Input, Channel C. |
| 10 | V- | Negative Supply Voltage. |
| 11 | +IN D | Noninverting Input, Channel D. |
| 12 | IN D | Inverting Input, Channel D. |
| 13,16 | NIC | Not Internally Connected. |
| 14 | OUT D | Output, Channel D. |
| 15 | OUT A | Output, Channel A. |
|  | EPAD | Exposed Pad. The exposed pad must be connected to the V+ pin. |



Figure 8. 14-Lead SOIC_N Pin Configuration, ADA4622-4
Table 11. 14-Lead SOIC_N Pin Function Descriptions, ADA4622-4

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | OUT A | Output, Channel A. |
| 2 | -IN A | Inverting Input, Channel A. |
| 3 | + IN A | Noninverting Input, Channel A. |
| 4 | V+ | Positive Supply Voltage. |
| 5 | +IN B | Noninverting Input, Channel B. |
| 6 | -IN B | Inverting Input, Channel B. |
| 7 | OUT B | Output, Channel B. |
| 8 | OUT C | Output, Channel C. |
| 9 | -IN C | Inverting Input, Channel C. |
| 10 | +IN C | Noninverting Input, Channel C. |
| 11 | V- | Negative Supply Voltage. |
| 12 | +IN D | Noninverting Input, Channel D. |
| 13 | -IN D | Inverting Input, Channel D. |
| 14 | OUT D | Output, Channel D. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 9. Input Offset Voltage (Vos) Distribution, $V_{s y}= \pm 15$ V


Figure 10. Input Offset Voltage (Vos) Distribution, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 11. Input Offset Voltage (Vos) Distribution, $V_{s Y}=5 \mathrm{~V}$


Figure 12. Input Offset Voltage Drift (TCVos) Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 13. Input Offset Voltage Drift (TCVos) Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 14. Input Offset Voltage Drift (TCVos) Distribution $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, $V_{S Y}=5 \mathrm{~V}$


Figure 15. Input Offset Voltage (Vos) vs. Common-Mode Voltage (VCM), $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 16. Input Offset Voltage (Vos) vs. Common-Mode Voltage (Vсм), $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 17. Input Offset Voltage (Vos) vs. Common-Mode Voltage $\left(V_{c M}\right), V_{S Y}=5 \mathrm{~V}$


Figure 18. Input Bias Current ( $I_{B}$ ) Distribution, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 19. Input Bias Current $\left(I_{B}\right)$ Distribution, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 20. Input Bias Current ( $I_{B}$ ) Distribution, $V_{S Y}=5 \mathrm{~V}$


Figure 21. Input Bias Current $\left(I_{B}\right)$ vs. Input Common-Mode Voltage (VCM),
$V_{S Y}= \pm 15 \mathrm{~V}$


Figure 22. Input Bias Current (IB) vs. Input Common-Mode Voltage (VCM), $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 23. Input Bias Current $\left(I_{B}\right)$ vs. Input Common-Mode Voltage ( $V_{C M}$ ), $V_{s Y}=5 \mathrm{~V}$


Figure 24. Output Voltage Low (VoL) to Supply Rail vs. Load Current (ILOAD) over Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 25. Output Voltage Low (VOL) to Supply Rail vs. Load Current (ILOAD) over Temperature, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 26. Output Voltage Low (VoL) to Supply Rail vs. Load Current (lload) over Temperature, $V_{S Y}=5 \mathrm{~V}$


Figure 27. Output Voltage High ( $V_{\text {OH }}$ ) to Supply Rail vs. Load Current (ILOAD) over Temperature, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 28. Output Voltage High $\left(V_{O H}\right)$ to Supply Rail vs. Load Current (ILOAD) over Temperature, Vsy $= \pm 5 \mathrm{~V}$


Figure 29. Output Voltage High (Vон) to Supply Rail vs. Load Current (ILOAD) over Temperature, $V_{S Y}=5 \mathrm{~V}$


Figure 30. Open-Loop Voltage Gain (Avo) vs. Load Resistance


Figure 31. Open-Loop Voltage Gain (Avo) and Phase vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 32. Open-Loop Voltage Gain (Avo) and Phase vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 33. Open-Loop Voltage Gain (Avo) and Phase vs. Frequency, $V_{s Y}=5 \mathrm{~V}$


Figure 34. Closed-Loop Gain (Av) vs. Frequency, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 35. Closed-Loop Gain $\left(A_{V}\right)$ vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 36. Closed-Loop Gain (Av) vs. Frequency, $V_{s y}=5 \mathrm{~V}$


Figure 37. Output Impedance vs. Frequency, $V_{s y}= \pm 15 \mathrm{~V}$


Figure 38. Output Impedance vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 39. Output Impedance vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 40. CMRR vs. Frequency, $V_{s Y}= \pm 15 \mathrm{~V}$


Figure 41. CMRR vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 42. CMRR vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 43. PSRR vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 44. $P S R R$ vs. Frequency, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 45. PSRR vs. Frequency, $V_{s Y}=5 \mathrm{~V}$


Figure 46. Small Signal Overshoot (OS) vs. Load Capacitance, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 47. Small Signal Overshoot (OS) vs. Load Capacitance, $V_{s Y}= \pm 5 \mathrm{~V}$


Figure 48. Small Signal Overshoot (OS) vs. Load Capacitance, VsY $=5$ V


Figure 49. Large Signal Transient Response, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 50. Large Signal Transient Response, $V_{s y}= \pm 5 \mathrm{~V}$


Figure 51. Large Signal Transient Response, $V_{s y}=5 \mathrm{~V}$


Figure 52. Large Signal Transient Response, $V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 53. Small Signal Transient Response, $V_{s Y}= \pm 15 \mathrm{~V}$


Figure 54. Small Signal Transient Response, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 55. Small Signal Transient Response, $V_{s Y}=5 \mathrm{~V}$


Figure 56. Negative Overload Recovery, $A_{v}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 57. Negative Overload Recovery, $A_{v}=-10, V_{s y}= \pm 5 \mathrm{~V}$


Figure 58. Negative Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 59. Positive Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 60. Positive Overload Recovery, $A_{v}=-10, V_{s y}= \pm 5 \mathrm{~V}$


Figure 61. Positive Overload Recovery, $A_{V}=-10, V_{S Y}= \pm 2.5 \mathrm{~V}$


Figure 62. Positive Settling Time, $A_{v}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 63. Positive Settling Time, $A_{v}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 64. Positive Settling Time, $A_{V}=-10, V_{S Y}=5 \mathrm{~V}$


Figure 65. Negative Setting Time, $A_{V}=-10, V_{S Y}= \pm 15 \mathrm{~V}$


Figure 66. Negative Setting Time, $A_{V}=-10, V_{S Y}= \pm 5 \mathrm{~V}$


Figure 67. Negative Setting Time, $A_{v}=-10, V_{s Y}=5 \mathrm{~V}$


Figure 68. Voltage Noise Density, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 69. 0.1 Hz to 10 Hz Noise, $\mathrm{V}_{s y}= \pm 15 \mathrm{~V}$, Gain = 1 Million


Figure 70. Supply Current (Isy) vs. Supply Voltage (Vsy) for Various Temperatures (ADA4622-2)


Figure 71. Supply Current (Isy) vs. Temperature for Various Supply Voltages (ADA4622-2)


Figure 72. Channel Separation vs. Frequency, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 73. $T H D+N$ vs. Amplitude, $V_{S Y}= \pm 15 \mathrm{~V}$


Figure 74. $T H D+N$ vs. Amplitude, $V_{S Y}= \pm 5 \mathrm{~V}$


Figure 75. $T H D+N$ vs. Amplitude, $V_{S Y}=5 \mathrm{~V}$


Figure 76. $T H D+N$ vs. Frequency, $V_{s Y}= \pm 15 \mathrm{~V}$


Figure 77. $T H D+N$ vs. Frequency, $V_{s y}= \pm 5 \mathrm{~V}$


Figure 78. $T H D+N$ vs. Frequency, $V_{S Y}=5 \mathrm{~V}$


Figure 79. Shutdown Current vs. Temperature

THEORY OF OPERATION


Figure 80. Simplified Circuit Diagram

## INPUT CHARACTERISTICS

The ADA4622-1/ADA4622-2/ADA4622-4 input stage consists of N-channel JFETs that provide low offset, low noise, and high impedance. The minimum input common-mode voltage extends from -0.2 mV below $\mathrm{V}-$ to 1 V less than $\mathrm{V}+$. Driving the input closer to the positive rail causes loss of amplifier bandwidth and increased common-mode voltage error. Figure 81 shows the rounding of the output due to the loss of bandwidth. The input and output are superimposed.


CH1 1.00V CH2 $1.00 \mathrm{~V} \quad$ M2.00 $\mathrm{s} \quad$ A CH1 23.00 V
Figure 81. Bandwidth Limiting due to Headroom Requirements
The ADA4622-1/ADA4622-2/ADA4622-4 do not exhibit phase reversal for input voltages up to $\mathrm{V}+$. For input voltages greater than $\mathrm{V}+$, a $10 \mathrm{k} \Omega$ resistor in series with the noninverting input prevents phase reversal at the expense of higher noise (see Figure 82).


Because the input stage uses N -channel JFETs, the input current during normal operation is negative. However, the input bias current changes direction as the input voltage approaches $\mathrm{V}+$ due to internal junctions becoming forward-biased (see Figure 83).


Figure 83. Input Bias Current vs. Common-Mode Voltage with $\pm 5$ V Supply

The ADA4622-1/ADA4622-2/ADA4622-4 are designed for $12 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ wideband input voltage noise density and maintain low noise performance at low frequencies (see Figure 84). This noise performance, along with the low input current as well as low current noise, means that the ADA4622-1/ADA4622-2/ ADA4622-4 contribute negligible noise for applications with a source resistance greater than $10 \mathrm{k} \Omega$ and at signal bandwidths greater than 1 kHz .


Figure 84. Total Noise vs. Source Resistance and Frequency

## Input Overvoltage Protection

The ADA4622-1/ADA4622-2/ADA4622-4 have internal protective circuitry that allows voltages as high as 0.3 V beyond the supplies applied at the input of either terminal without causing damage. Use a current-limiting resistor in series with the input of the ADA4622-1/ADA4622-2/ADA4622-4 if the input voltage exceeds 0.3 V beyond the supply rails of the amplifiers. If the overvoltage condition persists for more than a few seconds, damage to the amplifiers can result.
For higher input voltages, determine the resistor value by

$$
\frac{V_{I N}-V_{S Y}}{R_{S}} \leq 10 \mathrm{~mA}
$$

where:
$V_{I N}$ is the input voltage.
$V_{S Y}$ is the voltage of either the $\mathrm{V}+$ pin or the $\mathrm{V}-$ pin.
$R_{S}$ is the series resistor.
With a very low input bias current of $\pm 1.5 \mathrm{nA}$ maximum up to $125^{\circ} \mathrm{C}$, higher resistor values can be used in series with the inputs without introducing large offset errors. A $1 \mathrm{k} \Omega$ series resistor allows the ADA4622-1/ADA4622-2/ADA4622-4 to withstand 10 V of continuous overvoltage and increases the noise by a negligible amount. A $5 \mathrm{k} \Omega$ resistor protects the inputs from voltages as high as 25 V beyond the supplies and adds less than $10 \mu \mathrm{~V}$ to the offset voltage of the amplifiers.

## EMI Rejection Ratio

Figure 85 shows the EMI rejection ratio (EMIRR) vs. the frequency for the ADA4622-1/ADA4622-2/ADA4622-4.


Figure 85. EMIRR vs. Frequency

## OUTPUT CHARACTERISTICS

The ADA4622-1/ADA4622-2/ADA4622-4 unique bipolar rail-to-rail output stage swings within 10 mV of the supplies with no external resistive load.
The approximate output saturation resistance of the ADA4622-1/ ADA4622-2/ADA4622-4 is $24 \Omega$, sourcing or sinking. Use the output impedance to estimate the output saturation voltage when driving heavier loads. As an example, when driving 5 mA , the saturation voltage from either rail is approximately 120 mV .
If the ADA4622-1/ADA4622-2/ADA4622-4 output drives hard against the output saturation voltage, it recovers within $1.2 \mu \mathrm{~s}$ of the input, returning to the linear operating region of the amplifier (see Figure 56 and Figure 59).

## Capacitive Load Drive Capability

Direct capacitive loads interact with the effective output impedance of the ADA4622-1/ADA4622-2/ADA4622-4 to form an additional pole in the feedback loop of the amplifiers, which causes excessive peaking on the pulse response or loss of stability. The worst case condition is when the devices use a single 5 V supply in a unity-gain configuration. Figure 86 shows the pulse response of the ADA4622-1/ADA4622-2/ADA4622-4 when driving 500 pF directly.


## SHUTDOWN OPERATION

Use the active low DISABLE input to put the ADA4622-1 into shutdown mode. When the voltage on the $\overline{\text { DISABLE }}$ input is less than 1.4 V above the negative supply voltage ( $\mathrm{V}-$ ), the ADA4622-1 shuts down and consumes only $50 \mu \mathrm{~A}$ to $60 \mu \mathrm{~A}$ (typical). When the voltage on the $\overline{\text { DISABLE input is more than }}$ 1.4 V above the negative supply voltage ( $\mathrm{V}-$ ), or if the $\overline{\text { DISABLE }}$ input is left floating, the ADA4622-1 powers up. For best performance, it is recommended that the input voltage level on the DISABLE input be $V$ - or that the input be left floating. The ADA4622-1 is still a drop-in replacement for devices with standard single channel op amp pinouts because the ADA4622-1 enables when the $\overline{\text { DISABLE }}$ input is left floating. Figure 87 shows a simplified circuit for the $\overline{\text { DISABLE }}$ input.


Figure 87. Simplified Circuit for the $\overline{\text { DISABLE }}$ Input
Figure 88 and Figure 89 show the start-up and shutdown response when toggling the $\overline{\text { DISABLE }}$ input.


Figure 88. Start-Up Response when Toggling the $\overline{\text { DISABLE }}$ Input


Figure 89. Shutdown Response when Toggling the $\overline{D I S A B L E}$ Input
Figure 90 shows the $\overline{\text { DISABLE }}$ input current vs. the $\overline{\text { DISABLE }}$ input voltage relative to the negative supply voltage ( $\mathrm{V}-$ ).


Figure 90. $\bar{D} I S A B L E ~ I n p u t ~ C u r r e n t ~ v s . ~ \overline{D I S A B L E ~ I n p u t ~ V o l t a g e ~ R e l a t i v e ~ t o ~} V$ -

## APPLICATIONS INFORMATION

## RECOMMENDED POWER SOLUTION

The ADA4622-1/ADA4622-2/ADA4622-4 can operate from a $\pm 2.5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ dual supply or a 5 V to 30 V single supply. The ADP7118 and the ADP7182 are recommended to generate the clean positive and negative rails for the ADA4622-1/ADA4622-2/ ADA4622-4. Both low dropout (LDO) regulators are available in fixed output voltage or adjustable output voltage versions. To generate the input voltages for the LDOs, the ADP5070 dc-to-dc switching regulator is recommended. Figure 91 shows the recommended power solution configuration for the ADA4622-1/ ADA4622-2/ADA4622-4.


Figure 91. Power Solution Configuration for the ADA4622-1/ADA4622-2/ADA4622-4

Table 12. Recommended Power Management Devices

| Product | Description |
| :--- | :--- |
| ADP5070 | DC-to-DC switching regulator with independent <br> positive and negative outputs |
| ADP7118 | $20 \mathrm{~V}, 200 \mathrm{~mA}$, low noise, CMOS LDO regulator |
| ADP7182 | $-28 \mathrm{~V},-200 \mathrm{~mA}$, low noise, linear regulator |

## MAXIMUM POWER DISSIPATION

The maximum power the ADA4622-1/ADA4622-2/ADA4622-4 can safely dissipate is limited by the associated rise in junction temperature. For plastic packages, the maximum safe junction temperature is $150^{\circ} \mathrm{C}$. If this maximum temperature is exceeded, reduce the die temperature to restore proper circuit operation. Leaving the device in the overheated condition for an extended period of time can result in device burnout. To ensure proper operation, it is important to observe the specifications shown in the Absolute Maximum Ratings and Thermal Resistance sections.

## SECOND-ORDER LOW-PASS FILTER

Figure 92 shows the ADA4622-1/ADA4622-2/ADA4622-4 configured as a second-order, Butterworth, low-pass filter. With the values as shown, the corner frequency equals 200 kHz . The following equations show the component selection:

$$
\begin{aligned}
& R 1=R 2=\text { User Selected }(\text { Typical Values: } 10 \mathrm{k} \Omega \text { to } 100 \mathrm{k} \Omega) \\
& C 1=\frac{1.414}{2 \pi f_{\text {CUTOFF }} \times R 1} \\
& C 2=\frac{0.707}{2 \pi f_{\text {CUTOFF }} \times R 1}
\end{aligned}
$$



Figure 92. Second-Order, Butterworth, Low-Pass Filter
Figure 93 shows a plot of the filter; greater than 35 dB of high frequency rejection is achieved.


Figure 93. Frequency Response of the Filter
WIDEBAND PHOTODIODE PREAMPLIFIER
The ADA4622-1/ADA4622-2/ADA4622-4 are an excellent choice for photodiode preamplifier applications. The low input bias current minimizes the dc error at the output of the preamplifier. In addition, the high gain bandwidth product and low input capacitance maximizes the signal bandwidth of the photodiode preamplifier. Figure 94 shows the ADA4622-1/ ADA4622-2/ADA4622-4 as a current to voltage (I to V) converter with an electrical model of a photodiode.


Figure 94. Wideband Photodiode Preamplifier

The following basic transfer function describes the transimpedance gain of the photodiode preamplifier:

$$
V_{\text {OUT }}=\frac{I_{\text {РНото }} \times R_{F}}{1+s C_{F} R_{F}}
$$

where:
$I_{\text {Pното }}$ is the output current of the photodiode.
The parallel combination of $R_{F}$ and $C_{F}$ sets the signal bandwidth (see the I to V gain trace in Figure 96).
$s$ refers to the s-plane.
Note that $\mathrm{R}_{\mathrm{F}}$ must be set so the maximum attainable output voltage corresponds to the maximum diode output current, Ipното, which allows use of the full output swing. The attainable signal bandwidth with this photodiode preamplifier is a function of $\mathrm{R}_{\mathrm{F}}$, the gain bandwidth product ( $\mathrm{f}_{\mathrm{GBP}}$ ) of the amplifier, and the total capacitance at the amplifier summing junction, including $C_{S}$ and the amplifier input capacitance, $C_{D}$ and $C_{M} . R_{F}$ and the total capacitance produce a pole with loop frequency ( $\mathrm{f}_{\mathrm{p}}$ ).

$$
f_{P}=\frac{1}{2 \pi R_{F} C_{S}}
$$

With the additional pole from the amplifier open-loop response, the two-pole system results in peaking and instability due to an insufficient phase margin (see Figure 95).


Figure 95. Gain and Phase Plot of the Transimpedance Amplifier Design, Without Compensation


Figure 96. Gain and Phase Plot of the Transimpedance Amplifier Design with Compensation
Adding $C_{F}$ creates a zero in the loop transmission that compensates for the effect of the input pole, which stabilizes the photodiode preamplifier design because of the increased phase margin. Adding $\mathrm{C}_{\mathrm{F}}$ also sets the signal bandwidth (see Figure 96). The signal bandwidth and the zero frequency are determined by

$$
f_{Z}=\frac{1}{2 \pi R_{F} C_{F}}
$$

where $f_{z}$ is the zero frequency.
Setting the zero at the $\mathrm{f}_{\mathrm{x}}$ frequency maximizes the signal bandwidth with a $45^{\circ}$ phase margin. Because $f_{X}$ is the geometric mean of $f_{p}$ and $\mathrm{f}_{\mathrm{GBP}}$, it can be calculated by

$$
f_{X}=\sqrt{f_{P} \times f_{G B P}}
$$

Combining these equations, the $C_{F}$ value that produces $f_{X}$ is

$$
C_{F}=\sqrt{\frac{C_{S}}{2 \pi \times R_{F} \times f_{G B P}}}
$$

The frequency response in this case shows approximately 2 dB of peaking and $15 \%$ overshoot. Doubling CF and halving the bandwidth results in a flat frequency response with approximately $5 \%$ transient overshoot.

The dominant sources of output noise in the wideband photodiode preamp design are the input voltage noise of the amplifier, $\mathrm{V}_{\text {NoIse }}$, and the resistor noise due to $\mathrm{R}_{\mathrm{F}}$. The gray trace in Figure 96 shows the noise gain over frequencies for the photodiode preamp.
Calculate the noise bandwidth at the $\mathrm{f}_{\mathrm{N}}$ frequency by

$$
f_{N}=\frac{f_{G B P}}{\left(C_{S}+C_{F}\right) / C_{F}}
$$

Figure 97 shows the ADA4622-1/ADA4622-2/ADA4622-4 configured as a transimpedance photodiode amplifier. The amplifiers are used in conjunction with a photodiode detector with an input capacitance of 5 pF . Figure 98 shows the transimpedance response of the ADA4622-1/ADA4622-2/ADA4622-4 when $\mathrm{I}_{\text {рното }}$ is $1 \mu \mathrm{~A} \mathrm{p-p}$. The amplifiers have a bandwidth of 2 MHz when they are maximized for a $45^{\circ}$ phase margin with $\mathrm{C}_{\mathrm{F}}=2 \mathrm{pF}$. Note that with the PCB parasitics added to $\mathrm{C}_{\mathrm{F}}$, the peaking is only 0.5 dB , and the bandwidth is reduced slightly.
Increasing $C_{F}$ to 3 pF completely eliminates the peaking; however, increasing $\mathrm{C}_{\mathrm{F}}$ to 3 pF reduces the bandwidth to 1 MHz .
Table 13 shows the noise sources and total output noise for the photodiode preamp, where the preamp is configured to have a $45^{\circ}$ phase margin for maximum bandwidth and $f_{z}=f_{X}=f_{N}$ in this case.


Figure 97. Transimpedance Photodiode Preamplifier


Figure 98. Transimpedance Photodiode Preamplifier Frequency Response

Table 13. RMS Noise Contributions of the Photodiode Preamplifier

| Contributor | Expression | RMS Noise $(\boldsymbol{\mu} \mathbf{V})^{\mathbf{1}}$ |
| :--- | :--- | :--- |
| $\mathrm{R}_{\mathrm{F}}$ | $\sqrt{4 k T \times R_{F} \times f_{N} \times \frac{\pi}{2}}$ | 50.8 |
| V NOISE | $\sqrt{C_{F}} \times \sqrt{\frac{\left(C_{S}+C_{M}+C_{F}+C_{D}\right)}{C_{F}} \times \sqrt{\frac{\pi}{2} \times f_{N}}}$ | 131.6 |
| Root Sum Square (RSS) Total | $\sqrt{{R_{F}{ }^{2} \times V_{\text {NOISE }}{ }^{2}}}$ |  |

[^0]
## PEAK DETECTOR

A peak detector captures the peak value of a signal and produces an output equal to it. By taking advantage of the dc precision and super low input bias current of the JFET input amplifiers, such as the ADA4622-1/ADA4622-2/ADA4622-4, a highly accurate peak detector can be built, as shown in Figure 99.


Figure 99. Positive Peak Detector
In this application, D3 and D4 act as unidirectional current switches that open when the output is kept constant in hold mode.
To detect a positive peak, U1 drives C3 through D3 and drives D4 until C3 is charged to a voltage equal to the input peak value.
Feedback from the output of the U2 (positive peak) through R6 limits the output voltage of U1. After detecting the peak, the output of U1 swings low but is clamped by D2. D3 reverses bias and the common node of D3, D4, and R7 is held to a voltage equal to positive peak by R7. The voltage across D4 is 0 V ; therefore, the leakage is small. The bias current of U2 is also small. With almost no leakage, C3 has a long hold time.

The ADA4622-1/ADA4622-2/ADA4622-4, shown in Figure 99, are a perfect fit for building a peak detector because U1 requires dc precision and high output current during fast peaks, and U2 requires low input bias current $\left(\mathrm{I}_{\mathrm{B}}\right)$ to minimize capacitance discharge between peaks. A low leakage and low dielectric absorption capacitor, such as polystyrene or polypropylene, is required for C3. Reversing the diode directions causes the circuit to detect negative peaks.

## MULTIPLEXING INPUTS

By using the ADA4622-1 $\overline{\text { DISABLE }}$ input, it is possible to multiplex two inputs to a single output by using the circuit shown in Figure 100. If the gain configuration or filter configuration of the two amplifiers is different, and a common single input to both amplifiers is used, this configuration can control selectable gain or selectable frequency response at the output.


Figure 101 shows the output response when multiplexing two input signals. The input to the first amplifier is a 4 V p-p, 200 kHz sine wave; the input to the second amplifier is an 8 V p-p, 100 kHz sine wave.


Figure 101. Multiplexed Output

## FULL WAVE RECTIFIER

Figure 102 shows the circuit of a full wave rectifier using two ADA4622-1 op amps in single-supply operation. The circuit is composed of a voltage follower (U1) and a second stage amplifier (U2) that combine the output of the first stage amplifier and the inverted version of the input signal. U1 follows the input during the positive half cycle and clamps the negative going input signal to ground, producing a half wave signal at $\mathrm{V}_{\mathrm{Hw}}$. The following equation defines the circuit transfer function:

$$
V_{F W}=(1+R 3 / R 2) V_{H W}-(R 3 / R 2) \times V_{I N}
$$

where:
$V_{F W}$ is the full wave output from U1.
$R 3$ and $R 2$ are the feedback resistors shown in Figure 102.
$V_{H W}$ is the half wave output from U1.
$V_{I N}$ is the input voltage.


Figure 102. Full Wave Rectifier Circuit

During the input positive half cycle, U 1 follows the input so that $\mathrm{V}_{\mathrm{HW}}=\mathrm{V}_{\mathrm{IN}}$; therefore, $\mathrm{V}_{\mathrm{FW}}=\mathrm{V}_{\mathrm{IN}}$. During the negative half cycle, U1 clamps the signal to ground so that $\mathrm{V}_{\mathrm{Hw}}=0 \mathrm{~V}$; therefore, $\mathrm{V}_{\mathrm{FW}}=-(\mathrm{R} 3 / \mathrm{R} 2) \times \mathrm{V}_{\mathrm{IN}}=-\mathrm{V}_{\mathrm{IN}}$ because $\mathrm{R} 3 / \mathrm{R} 2=1$. Figure 103 shows the input and outputs waveforms from the circuit. The input is a 2 V p-p, 1 kHz sine wave while the circuit is running on a 5 V single supply.


Figure 103. Full Wave and Half Wave Rectifier Input and Output Waveforms

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-178-AA
Figure 104. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 105. 8-Lead Standard Small Outline Package [SOIC N] Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)


Figure 106. 8-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-13)
Dimensions shown in millimeters


Figure 107. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


Figure 108. 16-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-20)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 109. 14-Lead Standard Small Outline Package [SOIC_N] ( $R$-14)
Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Marking Code |
| :--- | :--- | :--- | :--- | :--- |
| ADA4622-1ARJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead Small Outline Transistor Package [SOT-23] | RJ-5 | A3J |
| ADA4622-1ARJZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead Small Outline Transistor Package [SOT-23] | RJ-5 | A3J |
| ADA4622-1ARJZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead Small Outline Transistor Package [SOT-23] | RJ-5 | A3J |
| ADA4622-1ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-1ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-1ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-1BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-1BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-1BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |


| Model $^{1}$ | Temperature Range | Package Description | Package Option | Marking Code |
| :--- | :--- | :--- | :--- | :--- |
| ADA4622-2ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13 | A3D |
| ADA4622-2ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13 | A3D |
| ADA4622-2ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3D |
| ADA4622-2ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3D |
| ADA4622-2ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A3D |
| ADA4622-2ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-2ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-2ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-2BRZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-2BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-2BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package [SOIC_N] | R-8 |  |
| ADA4622-4ACPZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 |  |
| ADA4622-4ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 |  |
| ADA4622-4ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 |  |
| ADA4622-4ARZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| ADA4622-4ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |
| ADA4622-4ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Lead Standard Small Outline Package [SOIC_N] | R-14 |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1} \mathrm{RMS}$ noise with $\mathrm{R}_{\mathrm{F}}=50 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{S}}=5 \mathrm{pF}, \mathrm{C}_{\mathrm{F}}=2 \mathrm{pF}, \mathrm{C}_{\mathrm{M}}=3.7 \mathrm{pF}$, and $\mathrm{C}_{\mathrm{D}}=0.4 \mathrm{pF}$.

