## FEATURES

```
Ultralow Power
    400 \muA Power Supply Current (4 mW on m5 V S
        Specified for Single Supply Operation
High Speed
        270 MHz, -3 dB Bandwidth (G = +1)
        170 MHz, -3 dB Bandwidth (G = +2)
        280 V/\mus Slew Rate (G = +2)
        28 ns Settling Time to 0.1%, 2 V Step (G = +2)
Low Distortion/Noise
        -63 dBc @ 1 MHz, Vo= 2 V p-p
        -50 dBc@ @ 10 MHz, Vo=2 V p-p
        4.0 nV/\sqrt{}{Hz}\mathrm{ Input Voltage Noise @ 10 MHz}
Good Video Specifications ( }\mp@subsup{R}{L}{}=1\textrm{k}\Omega,\textrm{G}=+2
    Gain Flatness 0.1 dB to 30 MHz
    0.11% Differential Gain Error
    0.4}\mp@subsup{}{}{\circ}\mathrm{ Differential Phase Error
```

APPLICATIONS
Signal Conditioning
A/D Buffer
Power-Sensitive, High-Speed Systems
Battery Powered Equipment
Loop/Remote Power Systems
Communication or Video Test Systems
Portable Medical Instruments

## PRODUCT DESCRIPTION

The AD8005 is an ultralow power, high-speed amplifier with a wide signal bandwidth of 170 MHz and slew rate of $280 \mathrm{~V} / \mu \mathrm{s}$. This performance is achieved while consuming only $400 \mu \mathrm{~A}$ of quiescent supply current. These features increase the operating time of high-speed battery-powered systems without reducing dynamic performance.


Figure 1. Frequency Response; $G=+2, V_{S}=+5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$
REV. A

[^0]FUNCTIONAL BLOCK DIAGRAM
8-Lead Plastic DIP and SOIC


5-Lead SOT-23


The current feedback design results in gain flatness of 0.1 dB to 30 MHz while offering differential gain and phase errors of $0.11 \%$ and $0.4^{\circ}$. Harmonic distortion is low over a wide bandwidth with THDs of -63 dBc at 1 MHz and -50 dBc at 10 MHz . Ideal features for a signal conditioning amplifier or buffer to a high-speed A-to-D converter in portable video medical or communication systems.

The AD8005 is characterized for +5 V and $\pm 5 \mathrm{~V}$ supplies and will operate over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The amplifier is supplied in 8 -lead plastic DIP, 8 -lead SOIC and 5-lead SOT-23 packages.


Figure 2. Distortion vs. Frequency; $V_{S}= \pm 5$ V

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 1999


[^1]+5 V SUPPLY $\mathrm{M}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to 2.5 V unless otherwise noted)

|  | Conditions | AD8005A <br> Typ | Max |
| :--- | :--- | :--- | :--- | Units

Specifications subject to change without notice.

| ABSOLUTE MAXIMUM RATINGS ${ }^{1}$ |
| :---: |
| Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12.6 V |
| Internal Power Dissipation ${ }^{2}$ |
| Plastic DIP Package (N) . . . . . . . . . . . . . . . . . . . 1.3 Watts |
| Small Outline Package (R) . . . . . . . . . . . . . . . . . 0.75 Watts |
| SOT-23-5 Package (RT) . . . . . . . . . . . . . . . . . . 0.5 Watts |
| Input Voltage (Common Mode) . . . . . . . . . . . . $\pm \mathrm{V}_{\text {S }} \pm 1 \mathrm{~V}$ |
| Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . $\pm 3.5 \mathrm{~V}$ |
| Output Short Circuit Duration |
| Observe Power Derating Curves |
| Storage Temperature Range |
| N, R \& RT Package . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range (A Grade) ... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature Range (Soldering 10 sec ) . . . . . . $+300^{\circ} \mathrm{C}$ |
| NOTES |
| ${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. |
| ${ }^{2}$ Specification is for device in free air: |
| 8-Lead Plastic DIP Package: $\theta_{\mathrm{JA}}=90^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8 -Lead SOIC Package: $\theta_{\text {JA }}=155^{\circ} \mathrm{C} / \mathrm{W}$ |
| 5-Lead SOT-23 Package: $\theta_{\mathrm{JA}}=240^{\circ} \mathrm{C} / \mathrm{W}$ |

ABSOLUTE MAXIMUM RATINGS ${ }^{1}$
Supply Voltage . . . . . . . . .
Internal Power Dissipation
Plastic DIP Package (N) . . . . . . . . . . . . . . . . . . . . 1.3 Watts
Small Outline Package (R) . . . . . . . . . . . . . . . . . 0. 75 Watts
SOT-23-5 Package (RT) . . . . . . . . . . . . . . . . . . . 0.5 Watts
Input Voltage (Common Mode) ................. $\pm \mathrm{V}_{\mathrm{S}} \pm 1 \mathrm{~V}$
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . $\pm 3.5 \mathrm{~V}$
Output Short Circuit Duration

## Storage Temperature Range

N, R \& RT Package . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature Range (A Grade) ... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ead Temperature Range (Soldering 10 sec )

NOTES
${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
device in free air:
8 -Lead SOIC Package: $\theta_{\mathrm{JA}}=155^{\circ} \mathrm{C} / \mathrm{W}$
5-Lead SOT-23 Package: $\theta_{\mathrm{JA}}=240^{\circ} \mathrm{C} / \mathrm{W}$

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8005 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately $+150^{\circ} \mathrm{C}$. Exceeding this limit temporarily may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of $+175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8005 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(+150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves shown in Figure 3.


Figure 3. Maximum Power Dissipation vs. Temperature

## ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option | Brand <br> Code |
| :--- | :--- | :--- | :--- | :--- |
| AD8005AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic DIP | N-8 |  |
| AD8005AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Plastic SOIC | SO-8 |  |
| AD8005AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 13" Tape and Reel | SO-8 | H1A |
| AD8005ART-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 13" Tape and Reel | RT-5 | H1A |
| AD8005AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 7" Tape and Reel | SO-8 | H1A |
| AD8005ART-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $7^{\prime \prime}$ Tape and Reel | RT-5 | H1A |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8005 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 4. Frequency Response; $G=+1,+2,+10 ; V_{S}= \pm 5 \mathrm{~V}$


Figure 5. Gain Flatness; $G=+2 ; V_{S}= \pm 5 \mathrm{~V}$ or +5 V


Figure 6. Large Signal Frequency Response; $G=+2, R_{L}=1 \mathrm{k} \Omega$


Figure 7. Frequency Response; $G=-1,-10 ; V_{S}= \pm 5 V$


Figure 8. Transimpedance Gain and Phase vs. Frequency


Figure 9. Output Swing vs. Frequency; $V_{S}= \pm 5 \mathrm{~V}$

## AD8005-Typical Characteristics



Figure 10. Distortion vs. Frequency; $V_{S}= \pm 5 \mathrm{~V}$


Figure 11. Differential Gain and Phase, $V_{S}= \pm 5 \mathrm{~V}$


Figure 12. Output Voltage Swing vs. Load


Figure 13. Distortion vs. Frequency $V_{s}=+5 \mathrm{~V}$


Figure 14. Differential Gain and Phase, $V_{S}=+5 \mathrm{~V}$


Figure 15. Output Swing vs. Supply


Figure 16. CMRR vs. Frequency; $V_{S}=+5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 17. Output Resistance vs. Frequency; $V_{S}= \pm 5 \mathrm{~V}$ and +5 V


Figure 18. PSRR vs. Frequency; $V_{S}=+5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 19. Noise vs. Frequency; $V_{S}=+5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 20. Noise vs. Frequency; $V_{S}=+5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 21. $\pm$ Overdrive Recovery, $V_{S}= \pm 5 V, V_{I N}=2 V$ Step

## AD8005-Typical Characteristics



Figure 22. Test Circuit; $G=+2 ; R_{F}=R_{G}=3.01 \mathrm{k} \Omega$ for $N$ Package; $R_{F}=R_{G}=2.49 \mathrm{k} \Omega$ for $R$ and $R T$ Packages


Figure 23. 200 mV Step Response; $G=+2, V_{s}= \pm 2.5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 24. Step Response; $G=+2, V_{S}= \pm 5 \mathrm{~V}$


Figure 25. Test Circuit; $G=-1, R_{F}=R_{G}=1.5 \mathrm{k} \Omega$ for $N, R$ and RT Packages


Figure 26. 200 mV Step Response; $G=-1, V_{S}= \pm 2.5 \mathrm{~V}$ or $\pm 5 \mathrm{~V}$


Figure 27. Step Response; $G=-1, V_{S}= \pm 5 \mathrm{~V}$

## APPLICATIONS

## Driving Capacitive Loads

Capacitive loads interact with an op amp's output impedance to create an extra delay in the feedback path. This reduces circuit stability, and can cause unwanted ringing and oscillation. A given value of capacitance causes much less ringing when the amplifier is used with a higher noise gain.
The capacitive load drive of the AD8005 can be increased by adding a low valued resistor in series with the capacitive load. Introducing a series resistor tends to isolate the capacitive load from the feedback loop thereby diminishing its influence. Figure 29 shows the effects of a series resistor on capacitive drive for varying voltage gains. As the closed-loop gain is increased, the larger phase margin allows for larger capacitive loads with less overshoot. Adding a series resistor at lower closed-loop gains accomplishes the same effect. For large capacitive loads, the frequency response of the amplifier will be dominated by the roll-off of the series resistor and capacitive load.


Figure 28. Driving Capacitive Loads


Figure 29. Capacitive Load Drive vs. Closed-Loop Gain

## Single-Supply Level Shifter

In addition to providing buffering, many systems require that an op amp provide level shifting. A common example is the level shifting that is required to move a bipolar signal into the unipolar range of many modern analog-to-digital converters (ADCs). In general, single supply ADCs have input ranges that are referenced neither to ground nor supply. Instead the reference level is some point in between, usually halfway between ground and supply ( +2.5 V for a single supply 5 V ADC). Because highspeed ADCs typically have input voltage ranges of 1 V to 2 V , the op amp driving it must be single supply but not necessarily rail-to-rail.


Figure 30. Bipolar to Unipolar Level Shifter
Figure 30 shows a level shifter circuit that can move a bipolar signal into a unipolar range. A positive reference voltage, derived from the +5 V supply, sets a bias level of +1.25 V at the noninverting terminal of the op amp. In ac applications, the accuracy of this voltage level is not important. Noise is however a serious consideration. A $0.1 \mu \mathrm{~F}$ capacitor provides useful decoupling of this noise.
The bias level on the noninverting terminal sets the input commonmode voltage to +1.25 V . Because the output will always be positive, the op amp may therefore be powered with a single +5 V power supply.
The overall gain function is given by the equation:

$$
V_{\text {OUT }}=-\left(\frac{R 2}{R 1}\right) V_{I N}+\left(\frac{R 4}{R 3+R 4}\right)\left(1+\frac{R 2}{R 1}\right) V_{R E F}
$$

In the above example, the equation simplifies to

$$
V_{\text {OUT }}=-V_{I N}+2.5 \mathrm{~V}
$$

## AD8005

## Single-Ended-to-Differential Conversion

Many single supply ADCs have differential inputs. In such cases, the ideal common-mode operating point is usually halfway between supply and ground. Figure 31 shows how to convert a single-ended bipolar signal into a differential signal with a common-mode level of 2.5 V .


Figure 31. Single-Ended-to-Differential Converter
Amp 1 has its +input driven with the ac-coupled input signal while the +input of Amp 2 is connected to a bias level of +2.5 V . Thus the -input of Amp 2 is driven to virtual +2.5 V by its output. Therefore, Amp 1 is configured for a noninverting gain of five, $\left(1+\mathrm{R}_{\mathrm{Fl}} / \mathrm{R}_{\mathrm{G}}\right)$, because RG is connected to the virtual +2.5 V of Amp 2's -input.
When the +input of Amp 1 is driven with a signal, the same signal appears at the -input of Amp 1. This signal serves as an input to Amp 2 configured for a gain of $-5,\left(-\mathrm{R}_{\mathrm{F} 2} / \mathrm{R}_{\mathrm{G}}\right)$. Thus the two outputs move in opposite directions with the same gain and create a balanced differential signal.
This circuit can be simplified to create a bipolar in/bipolar out single-ended to differential converter. Obviously, a single supply is no longer adequate and the $-\mathrm{V}_{S}$ pins must now be powered with -5 V . The +input to Amp 2 is tied to ground. The ac coupling on the +input of Amp 1 is removed and the signal can be fed directly into Amp 1.

## Layout Considerations

In order to achieve the specified high-speed performance of the AD8005 you must be attentive to board layout and component selection. Proper $\mathrm{R}_{\mathrm{F}}$ design techniques and selection of components with low parasitics are necessary.
The PCB should have a ground plane that covers all unused portions of the component side of the board. This will provide a low impedance path for signals flowing to ground. The ground plane should be removed from the area under and around the chip (leave about 2 mm between the pin contacts and the ground plane). This helps to reduce stray capacitance. If both signal tracks and the ground plane are on the same side of the PCB, also leave a 2 mm gap between ground plane and track.


INVERTING CONFIGURATION


NONINVERTING CONFIGURATION
Figure 32. Inverting and Noninverting Configurations
Chip capacitors have low parasitic resistance and inductance and are suitable for supply bypassing (see Figure 32). Make sure that one end of the capacitor is within $1 / 8$ inch of each power pin with the other end connected to the ground plane. An additional large ( $0.47 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ ) tantalum electrolytic capacitor should also be connected in parallel. This capacitor supplies current for fast, large signal changes at the output. It must not necessarily be as close to the power pin as the smaller capacitor.
Locate the feedback resistor close to the inverting input pin in order to keep the stray capacitance at this node to a minimum. Capacitance variations of less than 1.5 pF at the inverting input will significantly affect high-speed performance.
Use stripline design techniques for long signal traces (i.e., greater than about 1 inch). Striplines should have a characteristic impedance of either $50 \Omega$ or $75 \Omega$. For the Stripline to be effective, correct termination at both ends of the line is necessary.

Table I. Typical Bandwidth vs. Gain Setting Resistors

|  |  |  |  | Small Signal -3 dB <br> $\mathbf{B W}(\mathbf{M H z})$, <br> $\mathbf{V}_{\mathbf{S}}=\mathbf{5} \mathbf{~ V}$ |
| :--- | :--- | :--- | :--- | :--- |
| -1 | $1.49 \mathrm{k} \Omega$ | $1.49 \mathrm{k} \Omega$ | 52.3 | 120 MHz |
| -10 | $1 \mathrm{k} \Omega$ | $100 \Omega$ | $100 \Omega$ | 60 MHz |
| +1 | $2.49 \mathrm{k} \Omega$ | $\infty$ | $49.9 \Omega$ | 270 MHz |
| +2 | $2.49 \mathrm{k} \Omega$ | $2.49 \mathrm{k} \Omega$ | $49.9 \Omega$ | 170 MHz |
| +10 | $499 \Omega$ | $56.2 \Omega$ | $49.9 \Omega$ | 40 MHz |

## Increasing Feedback Resistors

Unlike conventional voltage feedback op amps, the choice of feedback resistor has a direct impact on the closed-loop bandwidth and stability of a current feedback op amp circuit. Reducing the resistance below the recommended value makes the amplifier more unstable. Increasing the size of the feedback resistor reduces the closed-loop bandwidth.


Figure 33. Saving Power by Increasing Feedback Resistor Network

In power-critical applications where some bandwidth can be sacrificed, increasing the size of the feedback resistor will yield significant power savings. A good example of this is the gain of +10 case. Operating from a bipolar supply ( $\pm 5 \mathrm{~V}$ ), the quiescent current is $475 \mu \mathrm{~A}$ (excluding the feedback network). The recommended feedback and gain resistors are $499 \Omega$ and $56.2 \Omega$ respectively. In order to drive an rms output voltage of 2 V , the output must deliver a current of 3.6 mA to the feedback network. Increasing the size of the resistor network by a factor of 10 as shown in Figure 33 will reduce this current to $360 \mu \mathrm{~A}$. The closed loop bandwidth will however decrease to 20 MHz .

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

## 8-Lead Plastic DIP <br> (N-8)



8-Lead Plastic SOIC
(SO-8)


5-Lead Plastic SOT-23
(RT-5)



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

[^1]:    Specifications subject to change without notice.

