# Quad, Parallel Input, Voltage Output, 12-/10-Bit Digital-to-Analog Converters 

FEATURES<br>12-Bit Linearity and Monotonic AD5582<br>10-Bit Linearity and Monotonic AD5583<br>Wide Operating Range: Single 5 V to 15 V or Dual $\pm 5$ V Supply<br>Unipolar or Bipolar Operation<br>Double Buffered Registers Enable Independent or Simultaneous Multichannel Update<br>4 Independent Rail-to-Rail Reference Inputs<br>20 mA High Current Output Drive<br>Parallel Interface<br>Data Readback Capability<br>$5 \mu \mathrm{~s}$ Settling Time<br>Built-In Matching Resistor Simplifies Negative Reference<br>Unconditionally Stable Under Any Capacitive Loading<br>Compact Footprint: TSSOP-48<br>Extended Temperature Range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

APPLICATIONS
Process Control Equipment
Closed-Loop Servo Control
Data Acquisition Systems
Digitally Controlled Calibration
Optical Network Control Loops
4 m to 20 mA Current Transmitter

## GENERAL DESCRIPTION

The AD5582/AD5583 family of quad, 12-/10-bit, voltage output digital-to-analog converters is designed to operate from a single 5 V to 15 V or dual $\pm 5 \mathrm{~V}$ supply. It offers the user ease of use in single- or dual-supply systems. Built using an advance BiCMOS process, this high performance DAC is dynamically stable, capable of high current drive, and in small form factor.
The applied external reference $V_{\text {REF }}$ determines the full-scale output voltage ranges from $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$, resulting in a wide selection of full-scale outputs. For multiplying and wide dynamic applications, ac reference inputs can be as high as $\left|\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right|$. Two built-in precision trimmed resistors are available and can be configured easily to provide four-quadrant multiplications.
A doubled-buffered parallel interface offers a fast settling time. A common level sensitive load DAC strobe ( $\overline{\mathrm{LDAC}}$ ) input allows additional simultaneous update of all DAC outputs. An external asynchronous reset $(\overline{\mathrm{RS}})$ forces all registers to the zero code state when the MSB $=0$ or to midscale when the MSB $=1$.
Both parts are offered in the same pinout and package to allow users to select the appropriate resolution for a given application without PCB layout changes.

REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.


Figure 1. Using Built-In Matching Resistors to Generate a Negative Voltage Reference

The AD5582 is well suited for DAC8412 replacement in medium voltage applications in new designs, as well as any other general purpose multichannel 10- to 12-bit applications.
The AD5582/AD5583 are specified over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ temperature range and offered in a thin and compact 1.1 mm TSSOP-48 package.

[^0]
## AD5582/AD5583-SPECIFICATIONS



\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Condition \& Min \& Typ \({ }^{1}\) \& Max \& Unit \\
\hline \begin{tabular}{l}
STATIC PERFORMANCE \\
Resolution \({ }^{2}\) \\
Relative Accuracy \({ }^{3}\) Differential Nonlinearity \({ }^{3}\) Zero-Scale Error \\
Gain Error \\
Gain Error Full-Scale Tempco \({ }^{4}\)
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{N} \\
\& \mathrm{INL} \\
\& \mathrm{DNL} \\
\& \mathrm{~V}_{\mathrm{ZSE}} \\
\& \mathrm{~V}_{\mathrm{GE}} \\
\& \mathrm{~V}_{\mathrm{GE}} \\
\& \mathrm{~V}_{\mathrm{GE}} \\
\& \mathrm{TCV}
\end{aligned}
\] \& \begin{tabular}{l}
AD5582 \\
AD5583 \\
Monotonic \\
Data \(=000_{\mathrm{H}}\) for AD5582 \\
and AD5583 \\
Data \(=0 x^{2} F F_{\mathrm{H}}\) for AD5582 \\
Data \(=0 \times 3 F_{H}\) for AD5583 \\
\(\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}\) to 4.5 V
\end{tabular} \& \[
\begin{aligned}
\& -1 \\
\& -1 \\
\& -2 \\
\& -2 \\
\& -4 \\
\& -4
\end{aligned}
\] \& 12
10

1.5 \& $$
\begin{aligned}
& +1 \\
& +2 \\
& +2 \\
& +4 \\
& +4
\end{aligned}
$$ \& \[

$$
\begin{aligned}
& \text { Bits } \\
& \text { Bits } \\
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \\
& \text { LSB } \\
& \text { LSB } \\
& \text { LSB } \\
& \mathrm{ppm} /{ }^{\circ} \mathrm{C}
\end{aligned}
$$
\] <br>

\hline | REFERENCE INPUT |
| :--- |
| $\mathrm{V}_{\text {REFH }}$ Input Range |
| $\mathrm{V}_{\text {REFL }}$ Input Range ${ }^{5}$ |
| Input Resistance |
| Input Capacitance ${ }^{4}$ |
| REF Input Current REF Multiplying Bandwidth R1-R2 Matching | \& | $\mathrm{V}_{\text {REFH }}$ |
| :--- |
| $\mathrm{V}_{\text {REFL }}$ |
| $\mathrm{R}_{\text {REF }}$ |
| $\mathrm{C}_{\text {REF }}$ |
| $\mathrm{I}_{\text {REF }}$ |
| $\mathrm{BW}_{\text {REF }}$ |
| R1/R2 | \& | Data $=555_{\mathrm{H}}\left(\right.$ Minimum $\left.\mathrm{R}_{\text {REF }}\right)$ for AD5582 and $155_{\mathrm{H}}$ for AD5583 |
| :--- |
| Data $=555_{\mathrm{H}}$ for AD5582 |
| Code $=$ Full Scale |
| AD5582 |
| AD5583 | \& \[

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{REFL}}+0.5 \\
& \mathrm{~V}_{\mathrm{SS}} \\
& 12
\end{aligned}
$$
\] \& 20

80 \& \[
$$
\begin{aligned}
& \mathrm{V}_{\mathrm{DD}} \\
& \mathrm{~V}_{\mathrm{REFH}}-0.5 \\
& \\
& \\
& 500 \\
& 1.3 \\
& \pm 0.025 \\
& \pm 0.100
\end{aligned}
$$

\] \& | V |
| :--- |
| V |
| $\mathrm{k} \Omega^{1}$ |
| pF |
| $\mu \mathrm{A}$ |
| MHz |
| \% |
| \% | <br>


\hline | ANALOG OUTPUT |
| :--- |
| Output Current ${ }^{6}$ |
| Output Current ${ }^{6}$ |
| Capacitive Load ${ }^{4,7}$ | \& | $\mathrm{I}_{\text {OUT }}$ |
| :--- |
| $\mathrm{I}_{\text {OUT }}$ $\mathrm{C}_{\mathrm{L}}$ | \& | Data $=800_{\mathrm{H}}$ for AD5582 and $200_{\mathrm{H}}$ for $\mathrm{AD} 5583, \Delta \mathrm{~V}_{\text {OUT }} \leq 2 \mathrm{mV}$ |
| :--- |
| Data $=800_{\mathrm{H}}$ for AD5582 and $200_{\mathrm{H}}$ for $\mathrm{AD} 5583, \Delta \mathrm{~V}_{\text {OUT }} \leq\|-8 \mathrm{mV}\|$ |
| $\Delta \mathrm{V}_{\text {OUT }} \leq \pm 15 \mathrm{mV}$ |
| No Oscillation | \& \& Note 7 \& \[

$$
\begin{aligned}
& \pm 2 \\
& +20 \\
& -20
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA} \\
& \mathrm{~mA} \\
& \mathrm{pF}
\end{aligned}
$$
\] <br>

\hline | LOGIC INPUTS |
| :--- |
| Logic Input Low Voltage |
| Logic Input High Voltage |
| Input Leakage Current |
| Input Capacitance ${ }^{4}$ Output Voltage High Output Voltage Low | \& | $V_{\text {IL }}$ |
| :--- |
| $\mathrm{V}_{\mathrm{IH}}$ |
| $\mathrm{I}_{\mathrm{IL}}$ |
| $\mathrm{C}_{\mathrm{IL}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | \& \[

$$
\begin{aligned}
& \mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \\
& \mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \% \\
& \mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \\
& \mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \% \\
& \\
& \mathrm{I}_{\mathrm{OH}}=-0.8 \mathrm{~mA} \\
& \mathrm{I}_{\mathrm{OL}}=1.2 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\
& \mathrm{I}_{\mathrm{OL}}=0.6 \mathrm{~mA}, \mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V} \\
& \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C} \\
& \mathrm{I}_{\mathrm{OL}}=0.5 \mathrm{~mA}, \mathrm{DV} \\
& \mathrm{DD}
\end{aligned}
$$=3 \mathrm{~V} .

\] \& \[

$$
\begin{aligned}
& 2.4 \\
& 2.1 \\
& \\
& 2.4
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 0.01 \\
& 5
\end{aligned}
$$

\] \& | 0.8 |
| :--- |
| 0.4 |
| 1 |
| 0.4 |
| 0.4 | \& \[

$$
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mu \mathrm{~A} \\
& \mathrm{pF} \\
& \mathrm{~V} \\
& \mathrm{~V} \\
& \mathrm{~V}
\end{aligned}
$$
\] <br>

\hline | AC CHARACTERISTICS |
| :--- |
| Output Slew Rate |
| Settling Time ${ }^{8}$ |
| DAC Glitch |
| Digital Feedthrough |
| Analog Crosstalk |
| Output Noise | \& | SR |
| :--- |
| $\mathrm{t}_{\mathrm{s}}$ Q |
| $\mathrm{V}_{\text {OUT }} / \mathrm{t}_{\mathrm{CS}}$ |
| $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {REF }}$ |
| $e_{N}$ | \& | Data $=$ Zero Scale to Full Scale to Zero Scale |
| :--- |
| To $\pm 0.1 \%$ of Full Scale Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ for AD 5582 and $1 \mathrm{FF}_{\mathrm{H}}$ to $200_{\mathrm{H}}$ to $1 \mathrm{FF}_{\mathrm{H}}$ for AD5583 |
| Data $=$ Midscale, $\overline{\mathrm{CS}}$ Toggles at $\mathrm{f}=16 \mathrm{MHz}$ |
| $\mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}$ dc $+1 \mathrm{~V} \mathrm{p}-\mathrm{p}$, |
| Data $=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz}$ $\mathrm{f}=1 \mathrm{kHz}$ | \& \& \[

$$
\begin{aligned}
& 2 \\
& 5 \\
& 100 \\
& 5 \\
& -80 \\
& 33
\end{aligned}
$$

\] \& \& | $\mathrm{V} / \mu \mathrm{s}$ |
| :--- |
| $\mu \mathrm{s}$ |
| nV-s |
| nV-s |
| dB |
| $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | <br>

\hline
\end{tabular}

| Parameter | Symbol | Condition | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Single-Supply Voltage Range | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}=0 \mathrm{~V}$ | 3 |  | 18 | V |
| Dual-Supply Voltage Range | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V} \text { to }+6.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-6.5 \mathrm{~V} \text { to }-2.7 \mathrm{~V} \end{aligned}$ | -9 |  | +9 | V |
| Digital Logic Supply | DV ${ }_{\text {DD }}$ |  | 2.7 |  | 8 | V |
| Positive Supply Current ${ }^{6}$ | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$, No Load |  | 1.7 | 3 | mA |
| Negative Supply Current | $\mathrm{I}_{\text {SS }}$ | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$, No Load |  | 1.5 | 3 | mA |
| Power Dissipation | $\mathrm{P}_{\text {DISS }}$ | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$, No Load |  | 16 | 30 | mW |
| Power Supply Sensitivity | $\mathrm{P}_{\text {SS }}$ | $\Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \%$ |  | 30 |  | ppm/V |

## NOTES

${ }^{1}$ Typical specifications represent average readings measured at $25^{\circ} \mathrm{C}$.
${ }^{2}$ DAC Output Equation: $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REFL }}+\left[\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) \times \mathrm{D} / 2^{\mathrm{N}}\right]$, where $\mathrm{D}=$ data loaded in corresponding DAC Register A, B, C, D , and N equals the number of bits; AD5582 $=12$ bits, $A D 5583=10$ bits. One LSB step voltage $=\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) / 4096 \mathrm{~V}$ and $\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) / 1024 \mathrm{~V}$ for AD 5582 and AD 5583 , respectively.
${ }^{3}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ of the AD5583 and the first four codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}, 002_{\mathrm{H}}, 003_{\mathrm{H}}\right)$ of the AD5582 are excluded from the linearity error measurement in single-supply operation.
${ }^{4}$ These parameters are guaranteed by design and not subject to production testing.
${ }^{5}$ Dual-supply operation, $\mathrm{V}_{\text {REFL }}=\mathrm{V}_{\text {SS }}$, exclude the lowest eight codes for the AD5582 and two codes for the AD5583 for INL and DNL errors.
${ }^{6}$ Short circuit output and supply currents are 24 mA and 25 mA , respectively.
${ }^{7}$ Part is stable under any capacitive loading conditions.
${ }^{8}$ The settling time specification does not apply for negative-going transitions within the last 3 LSBs of ground in single-supply operation. Specifications subject to change without notice.

ELECTRICAL CHARACTERISTICS $\begin{aligned} & \left(V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{DV} \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {REFH }}=10 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=0 \mathrm{~V},\right. \\ & \left.-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \text {, unless otherwise noted. }\right)\end{aligned}$


## ELECTRICAL CHARACTERISTICS (continued)

| Parameter | Symbol | Condition | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC INPUTS/OUTPUTS <br> Logic Input Low Voltage <br> Logic Input High Voltage <br> Input Leakage Current <br> Input Capacitance ${ }^{4}$ <br> Output Voltage High <br> Output Voltage Low | $\mathrm{V}_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{IH}}$ <br> IIL <br> $\mathrm{C}_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\text {OL }}$ <br> $\mathrm{V}_{\mathrm{OL}}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \% \\ & \mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-0.8 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=1.2 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{OL}}=0.6 \mathrm{~mA}, \mathrm{DV} \\ & \mathrm{I}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=0.5 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C}, \\ & \mathrm{DA}, \mathrm{DV} \\ & \mathrm{DD} \end{aligned}=3 \mathrm{~V} .$ | $\begin{aligned} & 2.4 \\ & 2.1 \end{aligned}$ $2.4$ |  | 0.8 <br> 0.4 <br> 0.4 <br> 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| AC CHARACTERISTICS <br> Output Slew Rate <br> Settling Time ${ }^{8}$ <br> DAC Glitch <br> Digital Feedthrough <br> Analog Crosstalk <br> Output Noise | SR <br> $\stackrel{\mathrm{t}_{\mathrm{s}}}{\mathrm{Q}}$ <br> $\mathrm{V}_{\text {OUT }} / \mathrm{t}_{\mathrm{CS}}$ <br> $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {REF }}$ <br> $\mathrm{e}_{\mathrm{N}}$ | Data $=$ Zero Scale to Full Scale to Zero Scale <br> To $\pm 0.1 \%$ of Full Scale Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ for AD 5582 and $1 \mathrm{FF}_{\mathrm{H}}$ to $200_{\mathrm{H}}$ to $1 \mathrm{FF}_{\mathrm{H}}$ for AD5583 <br> Data $=$ Midscale, $\overline{\mathrm{CS}}$ Toggles at $\mathrm{f}=16 \mathrm{MHz}$ <br> $\mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V} \mathrm{dc}+1 \mathrm{~V} \mathrm{p}-\mathrm{p}$, <br> Data $=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz}$ $\mathrm{f}=1 \mathrm{kHz}$ |  | 2 <br> 14 <br> 100 <br> 5 <br> -80 <br> 33 |  | $\mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> nV-s <br> nV-s <br> dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| SUPPLY CHARACTERISTICS <br> Single-Supply Voltage Range Dual-Supply Voltage Range <br> Digital Logic Supply <br> Positive Supply Current ${ }^{6}$ <br> Power Dissipation Power Supply Sensitivity | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}} \\ & \\ & \mathrm{DV} \\ & \mathrm{I}_{\mathrm{DD}} \\ & \mathrm{P}_{\mathrm{DISS}} \\ & \mathrm{PSS} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+2.7 \mathrm{~V} \text { to }+6.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=-6.5 \mathrm{~V} \text { to }-2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \% \end{aligned}$ | $\begin{aligned} & 3 \\ & -6.5 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 34.5 \\ & 30 \end{aligned}$ | $\begin{aligned} & 16.5 \\ & +6.5 \\ & \\ & 6.5 \\ & 3.5 \\ & 52.5 \end{aligned}$ | V <br> V <br> V <br> mA <br> mW <br> ppm/V |

## NOTES

${ }^{1}$ Typical specifications represent average readings measured at $25^{\circ} \mathrm{C}$.
${ }^{2}$ DAC Output Equation: $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REFL }}+\left[\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) \times \mathrm{D} / 2^{\mathrm{N}}\right]$, where $\mathrm{D}=$ data in decimal loaded in corresponding DAC Register $\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}$, and N equals the number of bits; AD5582 $=12$ bits, $A D 5583=10$ bits. One LSB step voltage $=\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) / 4096 \mathrm{~V}$ and $=\left(\mathrm{V}_{\text {REFH }}-\mathrm{V}_{\text {REFL }}\right) / 1024 \mathrm{~V}$ for AD 5582 and AD 5583 , respectively.
${ }^{3}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ of the AD 5583 and the first four codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}, 002_{\mathrm{H}}, 003_{\mathrm{H}}\right)$ of the AD 5582 are excluded from the linearity error measurement in single-supply operation.
${ }^{4}$ These parameters are guaranteed by design and not subject to production testing.
${ }^{5}$ Dual-supply operation, $\mathrm{V}_{\text {REFL }}=\mathrm{V}_{\text {SS }}$, exclude the lowest eight codes for the AD5582 and two codes for the AD5583 for INL and DNL errors.
${ }^{6}$ Short circuit output and supply currents are 24 mA and 25 mA , respectively.
${ }^{7}$ Part is stable under any capacitive loading conditions.
${ }^{8}$ The settling time specification does not apply for negative-going transitions within the last 3 LSBs of ground in single-supply operation.
Specifications subject to change without notice.
 unless otherwise noted.)

| Parameter | Symbol | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING* |  |  |  |  |  |  |
| Chip Select Write Pulse Width | $\mathrm{t}_{\mathrm{WCS}}$ |  | 20 |  |  | ns |
| Chip Select Read Pulse Width | $\mathrm{t}_{\text {RCS }}$ |  | 130 |  |  | ns |
| Write Setup | $\mathrm{t}_{\mathrm{ws}}$ |  | 35 |  |  | ns |
| Write Hold | $\mathrm{t}_{\mathrm{WH}}$ |  | 0 |  |  | ns |
| Address Setup | $\mathrm{t}_{\text {AS }}$ |  | 35 |  |  | ns |
| Address Hold | $\mathrm{t}_{\text {AH }}$ |  | 0 |  |  | ns |
| Load Setup | $\mathrm{t}_{\mathrm{LS}}$ |  | 0 |  |  | ns |
| Load Hold | $\mathrm{t}_{\text {LH }}$ |  | 0 |  |  | ns |
| Write Data Setup | $\mathrm{t}_{\text {WDS }}$ |  | 35 |  |  | ns |
| Write Data Hold | $\mathrm{t}_{\text {WDH }}$ |  | 0 |  |  | ns |
| Load Data Pulse Width | $\mathrm{t}_{\text {LDW }}$ |  | 20 |  |  | ns |
| Reset Pulse Width | $\mathrm{t}_{\text {RESET }}$ |  | 20 |  |  | ns |
| Read Data Hold | $\mathrm{t}_{\text {RDH }}$ |  | 0 |  |  | ns |
| Read Data Setup | $\mathrm{t}_{\text {RDS }}$ |  | 0 |  |  | ns |
| Data to Hi-Z | $\mathrm{t}_{\mathrm{DZ}}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 100 | ns |
| Chip Select to Data | $\mathrm{t}_{\text {CSD }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 100 | ns |
| Chip Select Repetitive Pulse Width | $\mathrm{t}_{\text {CSP }}$ |  | 10 |  |  | ns |
| Load Setup in Double Buffer Mode | $\mathrm{t}_{\text {LDS }}$ |  | 20 |  |  | ns |
| Load Data Hold | $\mathrm{t}_{\text {LDH }}$ |  | 0 |  |  | ns |

*All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V .
Specifications subject to change without notice.


| Parameter | Symbol | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING* |  |  |  |  |  |  |
| Chip Select Write Pulse Width | twes |  | 35 |  |  | ns |
| Chip Select Read Pulse Width | $\mathrm{t}_{\text {RCS }}$ |  | 130 |  |  | ns |
| Write Setup | $\mathrm{t}_{\mathrm{ws}}$ |  | 50 |  |  | ns |
| Write Hold | $\mathrm{t}_{\mathrm{WW}}$ |  | 0 |  |  | ns |
| Address Setup | $\mathrm{t}_{\text {AS }}$ |  | 50 |  |  | ns |
| Address Hold | $\mathrm{t}_{\text {AH }}$ |  | 0 |  |  | ns |
| Load Setup | $\mathrm{t}_{\mathrm{LS}}$ |  | 0 |  |  | ns |
| Load Hold | $\mathrm{t}_{\mathrm{LH}}$ |  | 0 |  |  | ns |
| Write Data Setup | $\mathrm{t}_{\text {wDS }}$ |  | 50 |  |  | ns |
| Write Data Hold | $\mathrm{t}_{\text {WDH }}$ |  | 0 |  |  | ns |
| Load Data Pulse Width | $\mathrm{t}_{\text {LDW }}$ |  | 35 |  |  | ns |
| Reset Pulse Width | $\mathrm{t}_{\text {RESET }}$ |  | 35 |  |  | ns |
| Read Data Hold | $\mathrm{t}_{\text {RDH }}$ |  | 0 |  |  | ns |
| Read Data Setup | $\mathrm{t}_{\text {RDS }}$ |  | 0 |  |  | ns |
| Data to Hi-Z | $\mathrm{t}_{\mathrm{DZ}}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | 80 |  | 100 | ns |
| Chip Select to Data | $\mathrm{t}_{\text {CSD }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | 80 |  | 100 | ns |
| Chip Select Repetitive Pulse Width | $\mathrm{t}_{\text {CSP }}$ |  | 20 |  |  | ns |
| Load Setup in Double Buffer Mode | $\mathrm{t}_{\text {LDS }}$ |  | 35 |  |  | ns |
| Load Data Hold | $\mathrm{t}_{\text {LDH }}$ |  | 0 |  |  | ns |

[^1]Specifications subject to change without notice.

## AD5582/AD5583



## ABSOLUTE MAXIMUM RATINGS*

$\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\text {SS }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +18 V
$\mathrm{V}_{\mathrm{DD}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +18 V
+0.3 V to -9 V
$\mathrm{V}_{\text {REFH }}$ to $\mathrm{V}_{\text {REFL }}$. . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +18 V
DV ${ }_{\text {DD }}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 V
Logic Inputs to GND $\quad \mathrm{V}_{\text {SS }}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$

I IUT Short Circuit to GND . . . . . . . . . . . . . . . . . . . . . . 24 mA
Thermal Resistance Junction to Ambient, $\theta_{\mathrm{JA}} \ldots \ldots . .115^{\circ} \mathrm{C} / \mathrm{W}$

Thermal Resistance Junction to Case, $\theta_{\text {JC }}$. . . . . . . . . . $42^{\circ} \mathrm{C} / \mathrm{W}$
Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ Max) . . . . . . . . . . $150^{\circ} \mathrm{C}$
Package Power Dissipation $=\left(\mathrm{T}_{\mathrm{J}} \mathrm{Max}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$
Operating Temperature Range . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature
RV-48 (Soldering, 60 secs) . . . . . . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ORDERING GUIDE ${ }^{1}$

| Model | Resolution <br> (Bits) | Temperature <br> Range | Package <br> Description | Package <br> Option | Container <br> Quantity | Top <br> Marking $^{2}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5582YRV-REEL $^{1}$ | 12 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-48 | RV-48 | 2500 | AD55882Y |
| AD5583YRV-REEL $^{\text {AD5582YRV }}$ 1 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-48 | RV-48 | 2500 | AD5583YY |
| AD5583YRV $^{12}$ | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TSSOP-48 | RV-48 | 39 | AD5582Y |

## NOTES

${ }^{1}$ The AD5582 contains 4116 transistors. The die size measures $108 \mathrm{mil} \times 144 \mathrm{mil}$
${ }^{2}$ First row marking is shown in the table above. Second row marking contains date code in YYWW format. Third row marking contains the lot number

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5582/AD5583 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## AD5582 PIN CONFIGURATION



AD5582 PIN FUNCTION DESCRIPTIONS*

| Pin <br> No. | Mnemonic | Description | Pin <br> No. | Mnemonic | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | AGND1 | Analog Ground for DAC A and B | 25 | DB6 | Data Bit 6 |
| 2 | VOB | DAC B Output | 26 | DB7 | Data Bit 7 |
| 3 | $\mathrm{V}_{\mathrm{DD} 1}$ | Positive Power Supply for DAC A and B | 27 | DGND2 | Digital Ground 2 |
| 4 | $\mathrm{V}_{\text {SS } 1}$ | Negative Power Supply for DAC A and B | 28 | DB8 | Data Bit 8 |
| 5 | VOA | DAC A Output | 29 | DB9 | Data Bit 9 |
| 6 | NC | No Connect | 30 | DB10 | Data Bit 10 |
| 7 | $\mathrm{V}_{\text {REFLB }}$ | DAC B Voltage Reference Low Terminal | 31 | DB11 | Data Bit 11 |
| 8 | $\mathrm{V}_{\text {REFHB }}$ | DAC B Voltage Reference High Terminal | 32 | A0 | Address Input 0 |
| 9 | $\mathrm{V}_{\text {REFHA }}$ | DAC A Voltage Reference High Terminal | 33 | A1 | Address Input 1 |
| 10 | $\mathrm{V}_{\text {REFLA }}$ | DAC A Voltage Reference Low Terminal | 34 | $\overline{\mathrm{CS}}$ | Chip Select, Active Low |
| 11 | R1 | R1 Terminal (for Negative Reference) | 35 | $\mathrm{R} / \overline{\mathrm{W}}$ | Read/Write Mode Select |
| 12 | RCT | Center Tap Terminal (for Negative Reference) | 36 | DGND3 | Digital Ground 3 |
| 13 | R2 | R2 Terminal (for Negative Reference) | 37 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply for Analog Switches |
| 14 | $\mathrm{DV}_{\mathrm{DD}}$ | Power Supply for Digital Circuits | 38 | $\mathrm{V}_{\text {DD3 }}$ | Positive Power Supply for Analog Switches |
| 15 | $\overline{\text { LDAC }}$ | DAC Register Load, Active Low Level Sensitive | 39 | $\mathrm{V}_{\text {REFLD }}$ | DAC D Voltage Reference Low Terminal |
| 16 | $\overline{\mathrm{RS}}$ | Reset Strobe | 40 | $\mathrm{V}_{\text {REFHD }}$ | DAC D Voltage Reference High Terminal |
| 17 | MSB | $\begin{aligned} & \text { MSB }=0, \text { Reset to } 000_{\mathrm{H}} . \\ & \mathrm{MSB}=1, \text { Reset to } 800_{\mathrm{H}} . \end{aligned}$ | 41 42 | $\mathrm{V}_{\text {REFHC }}$ <br> $\mathrm{V}_{\text {REFLC }}$ | DAC C Voltage Reference High Terminal DAC C Voltage Reference Low Terminal |
| 18 | DB0 | Data Bit 0 | 43 | NC | No Connect |
| 19 | DB1 | Data Bit 1 | 44 | VOD | DAC D Output |
| 20 | DB2 | Data Bit 2 | 45 | $\mathrm{V}_{\text {SS2 }}$ | Negative Power Supply for DAC C and D |
| 21 | DB3 | Data Bit 3 | 46 | $\mathrm{V}_{\mathrm{DD} 2}$ | Positive Power Supply for DAC C and D |
| 22 | DGND1 | Digital Ground 1 | 47 | VOC | DAC C Output |
| 23 | DB4 | Data Bit 4 | 48 | AGND2 | Analog Ground for DAC C and D |
| 24 | DB5 | Data Bit 5 |  |  |  |

[^2]
## AD5583 PIN CONFIGURATION

|  | AD5583 <br> TOP VIEW (Not to Scale) |  |
| :---: | :---: | :---: |
| AGND1 1 |  | 48 AGND2 |
| vob 2 |  | 47 VOC |
| $\mathrm{V}_{\mathrm{DD} 1}{ }^{3}$ |  | $46 \mathrm{v}_{\mathrm{DD} 2}$ |
| $\mathrm{v}_{\text {SS } 1} 4$ |  | 45 v SS2 |
| vod 5 |  | 44 VOD |
| NC 6 |  | 43 NC |
| $\mathrm{V}_{\text {Reflb }} 7$ |  | 42 V REFLC |
| $\mathrm{V}_{\text {REFHB }} 8$ |  | 41 V REFHC |
| $\mathrm{V}_{\text {REFHA }} 9$ |  | 40 Vrefhd |
| $\mathrm{V}_{\text {REFLA }} 10$ |  | 39 V Refld |
| R1 11 |  | $38 \mathrm{~V}_{\mathrm{DD} 3}$ |
| RCT 12 |  | 37 v SS3 |
| R2 13 |  | 36 DGND3 |
| DV ${ }_{\text {DD }} 14$ |  | $35 \mathrm{R} / \mathrm{W}$ |
| $\overline{\text { LDAC } 15}$ |  | 34 CS |
| $\overline{\mathrm{RS}} 16$ |  | 33 A1 |
| MSB 17 |  | 32 A0 |
| NC 18 |  | $31 \mathrm{DB9}$ |
| NC 19 |  | 30 DB8 |
| DB0 20 |  | 29 DB7 |
| DB1 21 |  | 28 DB6 |
| DGND1 22 |  | 27 DGND2 |
| DB2 23 |  | $26 \mathrm{DB5}$ |
| DB3 24 |  | 25 DB4 |
|  | = NO CONNE |  |

AD5583 PIN FUNCTION DESCRIPTIONS*

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | AGND1 | Analog Ground for DAC A and B |
| 2 | VOB | DAC B Output |
| 3 | $\mathrm{V}_{\text {DD1 }}$ | Positive Power Supply for DAC A and B |
| 4 | $\mathrm{V}_{\text {SS } 1}$ | Negative Power Supply for DAC A and B |
| 5 | VOA | DAC A Output |
| 6 | NC | No Connect (Do Not Connect Anything other than Dummy Pad) |
| 7 | $\mathrm{V}_{\text {Reflb }}$ | DAC B Voltage Reference Low Terminal |
| 8 | $\mathrm{V}_{\text {REFHB }}$ | DAC B Voltage Reference High Terminal |
| 9 | $\mathrm{V}_{\text {REFHA }}$ | DAC A Voltage Reference High Terminal |
| 10 | $\mathrm{V}_{\text {REFLA }}$ | DAC A Voltage Reference Low Terminal |
| 11 | R1 | R1 Terminal (for Negative Reference) |
| 12 | RCT | Center Tap Terminal (for Negative Reference) |
| 13 | R2 | R2 Terminal (for Negative Reference) |
| 14 | $\mathrm{DV}_{\mathrm{DD}}$ | Power Supply for Digital Circuits |
| 15 | $\overline{\text { LDAC }}$ | DAC Register Load, Active Low Level Sensitive |
| 16 | $\overline{\mathrm{RS}}$ | Reset Strobe |
| 17 | MSB | $\begin{aligned} & \text { MSB }=0, \text { Reset to } 000_{\mathrm{H}} . \\ & \text { MSB }=1, \text { Reset to } 200_{\mathrm{H}} . \end{aligned}$ |
| 18 | NC | No Connect (Do Not Connect Anything other than Dummy Pad) |
| 19 | NC | No Connect (Do Not Connect Anything other than Dummy Pad) |
| 20 | DB0 | Data Bit 0 |
| 21 | DB1 | Data Bit 1 |
| 22 | DGND1 | Digital Ground 1 |
| 23 | DB2 | Data Bit 2 |
| 24 | DB3 | Data Bit 3 |


| Pin |  |  |
| :--- | :--- | :--- |
| No. | Mnemonic | Description |
| 25 | DB4 | Data Bit 4 |
| 26 | DB5 | Data Bit 5 |
| 27 | DGND2 | Digital Ground 2 |
| 28 | DB6 | Data Bit 6 |
| 29 | DB7 | Data Bit 7 |
| 30 | DB8 | Data Bit 8 |
| 31 | DB9 | Data Bit 9 |
| 32 | A0 | Address Input 0 |
| 33 | A1 | Address Input 1 |
| 34 | CS | Chip Select, Active Low |
| 35 | R $\overline{\text { W }}$ | Read/Write Mode Select |
| 36 | DGND3 | Digital Ground 3 |
| 37 | V SS3 | Negative Power Supply for Analog Switches |
| 38 | V $_{\text {DD3 }}$ | Positive Power Supply for Analog Switches |
| 39 | V ReFLD | DAC D Voltage Reference Low Terminal |
| 40 | V $_{\text {REFHD }}$ | DAC D Voltage Reference High Terminal |
| 41 | V REFHC | DAC C Voltage Reference High Terminal |
| 42 | V REFLC | DAC C Voltage Reference Low Terminal |
| 43 | NC | No Connect (Do Not Connect Anything |
|  |  | other than Dummy Pad) |
| 44 | VOD | DAC D Output |
| 45 | $V_{\text {SS2 }}$ | Negative Power Supply for DAC C and D |
| 46 | V $_{\text {DD2 }}$ | Positive Power Supply for DAC C and D |
| 47 | VOC | DAC C Output |
| 48 | AGND2 | Analog Ground for DAC C and D |

[^3]
## TIMING DIAGRAMS



Figure 2a. Single Buffer Mode, Output Updated Individually, $D V_{D D}=5 \mathrm{~V}$


Figure 2b. Double Buffer Mode, Output Updated Simultaneously, DV $V_{D D}=5 \mathrm{~V}$


Figure 2c. Data Write (Input and Output Registers) Timing


Figure 2d. Data Output (Read Timing)

## Typical Performance Characteristics-AD5582/AD5583



TPC 1. AD5582 Integral Nonlinearity Error


TPC 2. AD5582 Differential Nonlinearity Error


TPC 3. AD5583 Integral Nonlinearity Error


TPC 4. AD5583 Differential Nonlinearity Error


TPC 5. AD5582 INL, DNL, ZSE, and GE at Positive Rail-to-Rail Operation


TPC 6. AD5582 INL, DNL, GE, and ZSE at Negative Rail-to-Rail Operation

## AD5582/AD5583



TPC 7. AD5582 INL at Various Resistive Loads


TPC 8. AD5582 DNL at Various Resistive Loads


TPC 9. AD5582 Gain Error vs. Resistive Load


TPC 10. AD5582 Gain and Zero-Scale Error vs. Pull-Up Resistive Loads


TPC 11. AD5582 Linearity Errors vs. Differential Reference Ranges


TPC 12. AD5582 Supply Current vs. Supply Voltage


TPC 13. AD5582 Supply Current vs. Reference Voltage


TPC 14. AD5582 Supply Current vs. Temperature


TPC 15. AD5582 Supply Current vs. Logic Input Voltage


TPC 16. AD5582 Reference Current


TPC 17. AD5582 Referenced Input Resistance


TPC 18. AD5582 Supply Current vs. Clock Frequency


TPC 19. AD5582 PSRR vs. Frequency


TPC 20. Small Signal Response Operating



TPC 21. Large Signal Settling


TPC 22. Large Signal Settling When Loaded (See Test Circuit 1)


TPC 23. Midscale Transition Glitch



TPC 25. AD5582 Multiplying Bandwidth


TPC 26. AD5582 Long-Term Drift

## Test Circuit



Test Circuit 1

## THEORY OF OPERATION

The AD5582/AD5583 are quad, voltage output, 12-/10-bit parallel input DACs in compact TSSOP-48 packages.
Each DAC is a voltage switching, high impedance ( $\mathrm{R}=20 \mathrm{k} \Omega$ ), $\mathrm{R}-2 \mathrm{R}$ ladder configuration with segmentation to optimize die area and precision. Figure 3 shows a simplified R-2R structure without the segmentation. The 2 R resistances are switched between $V_{\text {REFH }}$ and $V_{\text {REFL }}$, and the output is obtained from the rightmost ladder node. As the code is sequenced through all possible states, the voltage of this node changes in steps of $\left(2 / 3 \mathrm{~V}_{\mathrm{REFH}}-\mathrm{V}_{\mathrm{REFL}}\right) /\left(2^{\mathrm{N}}-1\right)$ starting from the lowest $\mathrm{V}_{\text {REFL }}$ and going to the highest $\mathrm{V}_{\text {REFH }}-\mathrm{DUTLSB}$. Buffering it with an amplifier with a gain of 1.5 brings the output to:

$$
\begin{equation*}
V_{O U T}=\frac{D}{2^{N}-1}\left(V_{R E F H}-V_{R E F L}\right)+\left(V_{R E F L}\right) \tag{1}
\end{equation*}
$$

where $D$ is the decimal equivalent of the data bits and $N$ is the numbers of bits.
If $-V_{\text {REFL }}$ is equal to $V_{\text {REFH }}$ as $V_{\text {REF }}, V_{\text {OUT }}$ is simplified to:

$$
\begin{aligned}
& V_{\text {OUT }}=\left(\frac{2 D}{4095}-1\right) V_{\text {REF }} \\
& V_{\text {OUT }}=\left(\frac{2 D}{1023}-1\right) V_{\text {REF }}
\end{aligned}
$$

(For AD5582) (2)
(For AD5583) (3)
The advantage of this scheme is that it allows the DAC to interpolate between two voltages for differential references or single-ended reference.

These DACs feature double buffers, which allow both synchronous and asynchronous channels update with additional data readback capability. These parts can be reset to zero scale or midscale controlled by the $\overline{\mathrm{RS}}$ and MSB pins. When $\overline{\mathrm{RS}}$ is activated, the MSB of 0 resets the DACs to zero scale and the MSB of 1 resets the DACs to midscale. The ability to operate from wide supply voltages, +5 V to +15 V or $\pm 5 \mathrm{~V}$, with multiplying bipolar references is another key feature of these DACs.


Figure 3. Simplified R-2R Architecture (Segmentation Not Shown)

## Power Supplies

There are three separate power supplies needed for the operation of the DACs. For dual supply, $\mathrm{V}_{\mathrm{SS}}$ can be set from -6.5 V to -2.7 V and $\mathrm{V}_{\mathrm{DD}}$ can be set from +2.7 V to +6.5 V . For single supply, $\mathrm{V}_{\text {SS }}$ should be set at 0 V while $\mathrm{V}_{\mathrm{DD}}$ is set from 3 V to 16.5 V. However, setting the single supply of $\mathrm{V}_{\mathrm{DD}}$ below 4.5 V can impact the overall accuracy of the device.

## AD5582/AD5583

Since these DACs can be operated at high voltages, the digital signal levels are therefore controlled separately by the provision of $\mathrm{DV}_{\mathrm{DD}} . \mathrm{DV}_{\mathrm{DD}}$ can be set as low as 2.7 V but no greater than 6.5 V. This allows the DAC to be operable from low level digital signals generated from a wide range of microcontrollers, FPGA, and signal processors.

## Reference Input

All four channels of DACs allow independent and differential reference voltages. The flexibility of independent references allows users to apply a unique reference voltage to each channel. Similarly, bipolar references can be applied across the differential references. To maintain optimum accuracy, the difference between $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {REFL }}$ should be greater than 1 V . See TPC 11.
The voltages applied to these reference inputs set the output voltage limits of all four channels of the DACs, and $\mathrm{V}_{\text {REFH }}$ must always be higher than $V_{\text {REFL }} . V_{\text {REFH }}$ can be set at any voltage from $\mathrm{V}_{\mathrm{REFL}}+0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$, while $\mathrm{V}_{\mathrm{REFL}}$ can be set at any voltage from $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {REFH }}-0.5 \mathrm{~V}$. In addition, a symmetrical negative reference can be generated easily by an external op amp in an inverting mode with a pair of built-in precision resistors, R1 and R2. These resistors are matched within $\pm 0.025 \%$ for the AD5582 and $0.1 \%$ for the AD5583, which is equivalent to less than 1 LSB mismatch. Figure 4 shows a simple configuration.
Common reference or references can be applied to all four channels, but each reference pin should be decoupled with a $0.1 \mu \mathrm{~F}$ ceramic capacitor mounted close to the pin.


Figure 4. Using On-Board Matching Resistors to Generate a Negative Voltage REF

## Digital I/O

Digital I/O consists of a 12-/10-bit bidirectional data bus, two register select inputs, A 0 and A 1 , an $\mathrm{R} / \overline{\mathrm{W}}$ input, a Reset $(\overline{\mathrm{RS}})$, a Chip Select ( $\overline{\mathrm{CS}})$, and a Load DAC ( $\overline{\mathrm{LDAC}})$ input. Control of the DACs and the bus direction is determined by these inputs as shown in Table I. All digital pins are TTL/CMOS compatible and all internal registers are level triggered.
The register selects inputs A0 and A1. Decoding of the registers is enabled by the $\overline{\mathrm{CS}}$ input. When $\overline{\mathrm{CS}}$ is high, no decoding is taking place and neither the writing nor the reading of the input registers is enabled. The loading of the second bank of registers is controlled by the asynchronous $\overline{\mathrm{LDAC}}$ input. By taking $\overline{\mathrm{LDAC}}$ low while $\overline{\mathrm{CS}}$ is enabled, the individual channel is updated as single buffer mode, Figure 2a. If $\overline{\mathrm{CS}}$ is enabled sequentially to load data into all input registers, then a subsequent $\overline{\text { LDAC }}$ pulse will allow all channels to be updated simultaneously as double buffer mode, Figure 2b.
$\mathrm{R} / \overline{\mathrm{W}}$ controls the writing to and reading from the input register.

## Reset

The $\overline{\mathrm{RS}}$ function can be used either at power-up or at any time during operation. The $\overline{\mathrm{RS}}$ function has priority over any other digital inputs. This pin is active low and sets the DAC output registers to either zero scale or midscale, determined by the state of the MSB. The reset to midscale is useful when the DAC is configured for bipolar references and the output will be reset to 0 V .

## Output Amplifiers

Unlike many voltage output DACs, the AD5582/AD5583 feature buffered voltage outputs with high output current driving capability. Each output is capable of both sourcing and sinking $\pm 20 \mathrm{~mA}$, eliminating the need for external buffers when driving any capacitive loads without oscillation. These amplifiers also have short circuit protection.

## Glitch

The worst-case glitch of the AD5582 occurs at the transitions between midscale ( $100000000000_{\mathrm{B}}$ ) to midscale minus 1 (011111111111 ), or vice versa. The glitch energy is measured as $100 \mathrm{mV} \times 1 \mu$ s or equivalent to 100 nV -s. Such glitch occurs in a shorter duration than the settling time and therefore most applications will be immune to such an effect without a deglitcher.

## Layout and Power Supply Bypassing

It is a good practice to employ compact, minimum lead length PCB layout design. The leads to the input should be as short as possible to minimize IR drop and stray inductance.

It is also essential to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ disc or chip ceramics capacitors. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize transient disturbance. The AD5582/AD5583 optimize internal layout design to reduce die area so that all analog supply pins are required to be connected externally. See Figure 5.


Figure 5. Power Supply Configurations

## APPLICATIONS

## Programmable Current Source

AD5582/AD5583 high current capability allow them to be used directly in programmable current source applications, such as 4 m to 20 mA current transmitter and other general purpose applications. For higher compliance voltage that is higher than 15 V, Figure 6 shows a versatile V-I conversion circuit using an improved Howland Current Pump. In addition to the precision current conversion it provides, this circuit enables a bidirectional current flow and high voltage compliance. The voltage

Table I. AD5582/AD5583 Logic Table

| A1 | A0 | $\mathbf{R} / \overline{\mathbf{W}}$ | $\overline{\mathbf{C S}}$ | $\overline{\text { LDAC }}$ | $\overline{\mathbf{R S}}$ | INPUT REGISTER | DAC <br> REGISTER | OPERATION MODE | $\begin{aligned} & \text { SELECTED } \\ & \text { DAC } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | Write | Transparent | Transparent | A |
| 0 | 1 | 0 | 0 | 0 | 1 | Write | Transparent | Transparent | B |
| 1 | 0 | 0 | 0 | 0 | 1 | Write | Transparent | Transparent | C |
| 1 | 1 | 0 | 0 | 0 | 1 | Write | Transparent | Transparent | D |
| 0 | 0 | 0 | 0 | 1 | 1 | Write | Hold | Write Input | A |
| 0 | 1 | 0 | 0 | 1 | 1 | Write | Hold | Write Input | B |
| 1 | 0 | 0 | 0 | 1 | 1 | Write | Hold | Write Input | C |
| 1 | 1 | 0 | 0 | 1 | 1 | Write | Hold | Write Input | D |
| 0 | 0 | 1 | 0 | 1 | 1 | Read | Hold | Readback to D0 to DN | A |
| 0 | 1 | 1 | 0 | 1 | 1 | Read | Hold | Readback to D0 to DN | B |
| 1 | 0 | 1 | 0 | 1 | 1 | Read | Hold | Readback to D0 to DN | C |
| 1 | 1 | 1 | 0 | 1 | 1 | Read | Hold | Readback to D0 to DN | D |
| X | X | X | 1 | 0 | 1 | Hold | Update All Registers | Update All Registers | All |
| X | X | X | 1 | 1 | 1 | Hold | Hold | Hold | All |
| X | X | X | X | X | 0 | All registers reset to midscale or zero scale. All registers latched to midscale or zero scale. |  |  | All |
| X | X | X | 1 | X | $\uparrow$ |  |  |  | All |

$\mathrm{MSB}=0$ resets to zero scale, $\mathrm{MSB}=1$ resets to midscale. X: Don't Care. Input and output registers are transparent when asserted.
compliance is mainly limited by the op amp supply voltages. This circuit can be used in 4 to 20 mA current transmitters with up to $500 \Omega$ of load.


Figure 6. Programmable Current Source with Bidirectional Current Control and High Voltage Compliance Capabilities

Figure 6 shows that if the resistor network is matched, the load current is:

$$
\begin{equation*}
I_{L}=\frac{(R 2+R 3) / R 1}{R 3} V_{D A C} \tag{4}
\end{equation*}
$$

$R 3$ in theory can be made small to achieve the current needed within the U4 output current driving capability. In this circuit, the AD8510 can deliver $\pm 20 \mathrm{~mA}$ in both directions and the voltage compliance approaches $\pm 15 \mathrm{~V}$.

This circuit is versatile, but users must pay attention to the compensation. Without C1, it can be shown that the output impedance becomes:

$$
\begin{equation*}
Z_{O}=\frac{R 1^{\prime} R 3(R 1+R 2)}{R 1\left(R 2^{\prime}+R 3^{\prime}\right)-R 1^{\prime}(R 2+R 3)} \tag{5}
\end{equation*}
$$

If the resistors are perfectly matched, $Z_{O}$ is infinite, which is highly desirable. On the other hand, if they are not matched, $Z_{O}$ can either be positive or negative. The latter, because of the pole in the right S-plane, can cause oscillation. As a result, C1 in the range of a few pF is needed to prevent the oscillation. For critical applications, C 1 should be found empirically without overcompensating.

## Boosted Programmable Voltage Source

For users who need higher than 20 mA current driving capability, they can add an external op amp and power transistors. The capacitive loading capability will change, but it can still drive 100 nF capacitive load without oscillation in this circuit. Figure 7 shows a programmable power supply with 200 mA capability.


DECOUPLING CAPS ARE OMITTED FOR CLARITY
Figure 7. Boosted Programmable Voltage Source


Figure 8. Programmable PGA

In this circuit, the inverting input of the op amp forces the $V_{0}$ to be equal to the DAC output. The load current is then delivered by the supply via the N-Ch FET N1. U3 needs to be a rail-to-rail input type. With a $\mathrm{V}_{\mathrm{DD}}$ of 5 V , this circuit can source a maximum of 200 mA at 4.096 V full scale, 100 mA at midscale, and 50 mA near zero-scale outputs. Higher current can be achieved with N1 in a larger package mounted on a heat sink.

## Programmable PGA

The AD603 is a low noise, voltage controlled amplifier for use in RF and IF AGC (automatic gain control) systems. It provides accurate, pin selectable gains of -11 dB to +31 dB with a bandwidth of 90 MHz , or 9 dB to 51 dB with a bandwidth of 9 MHz . Any intermediate gain range may be arranged using one external resistor between Pin 5 and Pin 7. The input referred noise spectral density is only $1.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and power consumption is 125 mW at the recommended $\pm 5 \mathrm{~V}$ supplies.

The decibel gain is linear in dB , accurately calibrated, and stable over temperature and supply. The gain is controlled at a high impedance ( $50 \mathrm{M} \Omega$ ), low bias ( 200 nA ) differential input; the scaling is $25 \mathrm{mV} / \mathrm{dB}$, requiring a gain control voltage of only 1 V to span the central 40 dB of the gain range. An overrange and underrange of 1 dB is provided whatever the selected range. The gain control response time is less than 1 ms for a 40 dB change.
The differential gain control interface allows the use of either differential or single-ended positive or negative control voltages, where the common-mode range is -1.2 V to +2.0 V . The AD5582/AD5583 is ideally suited to provide the differential input range of 1 V within the common-mode range of 0 V to 2 V . To accomplish this, place $\mathrm{V}_{\text {REFH }}$ at 2.0 V and $\mathrm{V}_{\text {REFL }}$ at 1.0 V , then all 4096 V levels of the AD5582 will fall within the gain control range of the AD603. Please refer to the AD603 data sheet for further information regarding gain control, layout, and general operation.

## OUTLINE DIMENSIONS

## 48-Lead Thin Shrink Small Outline Package [TSSOP] <br> (RV-48)

Dimensions shown in millimeters


## AD5582/AD5583 <br> Revision History

LocationPage8/03-Data Sheet changed from REV. 0 to REV. A.Change to Figure 1 ..... 1
Changes to SPECIFICATIONS ..... 2
Changes to TIMING CHARACTERISTICS ..... 5
Changes to PIN FUNCTION DESCRIPTIONS ..... 8
Changes to Figures 2a, 2b ..... 9


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700
    www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.

[^1]:    *All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V .

[^2]:    *AD5582 optimizes internal layout design to reduce die area so that all supply voltage pins are required to be connected externally. See Figure 5.

[^3]:    *AD5583 optimizes internal layout design to reduce die area so that all supply voltage pins are required to be connected externally. See Figure 5 .

