## FEATURES

SPI interface with error detection
Includes CRC, invalid read/write address, and SCLK count error detection
Supports burst mode and daisy-chain mode
Industry-standard SPI Mode 0 and SPI Mode 3 interface compatible
Round robin mode allows switching times comparable with a parallel interface
General-purpose digital outputs to control other devices, such as parallel switches from Analog Devices, Inc.
$4 \Omega$ typical on resistance at $25^{\circ} \mathrm{C}$
$0.5 \Omega$ typical on-resistance flatness at $25^{\circ} \mathrm{C}$
$0.2 \Omega$ typical on-resistance match between channels at $25^{\circ} \mathrm{C}$ $V_{S S}$ to $V_{D D}$ analog signal range

Fully specified at $\pm 15 \mathrm{~V}, \pm 5 \mathrm{~V}$, and +12 V
Power-up sequence of $V_{D D}, V_{S s}$, and GND before applying
$V_{L}$ and digital/analog inputs
1.8 V logic compatibility with $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V}$

24-lead LFCSP package

## APPLICATIONS

Automated test equipment
Data acquisition systems
Battery-powered systems
Sample-and-hold systems
Audio signal routing
Video signal routing
Communications systems
Relay replacement

## GENERAL DESCRIPTION

The ADGS1408/ADGS1409 are analog multiplexers comprising eight single channels and four differential channels, respectively. A serial peripheral interface (SPI) controls the switches. The SPI interface has robust error detection features such as cyclic redundancy check (CRC) error detection, invalid read/write address detection, and SCLK count error detection.
It is possible to daisy-chain multiple ADGS1408/ADGS1409 devices together. Daisy-chain mode enables the configuration of multiple devices with a minimal amount of digital lines. The ADGS1408/ADGS1409 can also operate in burst mode to decrease the time between SPI commands.
$i$ CMOS construction ensures ultra low power dissipation, making the devices ideally suited for portable and battery-powered instruments.

Each switch conducts equally well in both directions when on, and each switch has an input signal range that extends to the

## Rev. 0

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

FUNCTIONAL BLOCK DIAGRAMS


Figure 1. ADGS1408 Functional Block Diagram


Figure 2. ADGS1409 Functional Block Diagram
supplies. In the off condition, signal levels up to the supplies are blocked.
The on-resistance profile is flat over the full analog input range, which ensures linearity and low distortion when switching audio signals.

## PRODUCT HIGHLIGHTS

1. SPI interface removes the need for parallel conversion, logic traces, and reduces GPIO channel count.
2. Daisy-chain mode removes additional logic traces when multiple devices are used.
3. CRC error detection, invalid read/write address detection, and SCLK count error detection ensure a robust digital interface.
4. CRC and error detection capabilities allow the use of the ADGS1408/ADGS1409 in safety critical systems.
5. Minimal distortion.
[^0]
## ADGS1408/ADGS1409

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagrams .....  1
General Description .....  1
Product Highlights ..... 1
Revision History ..... 2
Specifications ..... 3
$\pm 15$ V Dual Supply ..... 3
$\pm 5 \mathrm{~V}$ Dual Supply ..... 5
12 V Single Supply ..... 7
Continuous Current per Channel, Sx or Dx ..... 9
Timing Characteristics ..... 10
Absolute Maximum Ratings ..... 12
Thermal Resistance ..... 12
ESD Caution ..... 12
Pin Configurations and Function Descriptions ..... 13
Typical Performance Characteristics ..... 15
Test Circuits ..... 19
Terminology ..... 22
Theory of Operation ..... 23
Address Mode ..... 23
Error Detection Features ..... 23
Clearing the Error Flags Register ..... 24
Burst Mode ..... 24
Software Reset ..... 24
Daisy-Chain Mode ..... 24
Power-On Reset ..... 25
Round Robin Mode ..... 26
General-Purpose Outputs (GPOs) ..... 27
Applications Information ..... 28
Digital Input Buffers ..... 28
Power Supply Rails ..... 28
Power Supply Recommendations ..... 28
Power Supply Sequencing ..... 28
Register Summaries ..... 29
Register Details ..... 30
Switch Data Register ..... 30
Error Configuration Register ..... 31
Error Flags Register ..... 31
Burst Enable Register ..... 32
Round Robin Enable Register ..... 32
Round Robin Channel Configuration Register ..... 32
CNV Edge Select Register ..... 33
Software Reset Register ..... 33
Outline Dimensions ..... 34
Ordering Guide ..... 34

## REVISION HISTORY

[^1]
## SPECIFICATIONS

$\pm 15$ V DUAL SUPPLY
$\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to 5.5 V , and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range On Resistance, Ron <br> On-Resistance Match Between Channels, $\Delta$ Ron <br> On-Resistance Flatness, Rflat (on) | $\begin{aligned} & 4 \\ & 4.7 \\ & 0.2 \\ & \\ & 0.78 \\ & 0.5 \\ & 0.72 \end{aligned}$ | 5.7 <br> 0.85 <br> 0.77 | $V_{D D}$ to $V_{S S}$ <br> 6.7 <br> 1.1 <br> 0.92 | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA} \text {, see Figure } 32 \\ & \mathrm{~V}_{\mathrm{DD}}=+13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-13.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Source Off Leakage, Is (Off) <br> Drain Off Leakage, lo (Off) <br> Channel On Leakage, $I_{D}(O n), I_{s}(O n$ | $\begin{aligned} & \pm 0.04 \\ & \pm 0.2 \\ & \pm 0.04 \\ & \pm 0.45 \\ & \pm 0.1 \\ & \pm 1.5 \end{aligned}$ | $\begin{aligned} & \pm 0.6 \\ & \pm 2.0 \\ & \pm 3.0 \end{aligned}$ | $\begin{aligned} & \pm 5.0 \\ & \pm 30.0 \\ & \pm 30.0 \end{aligned}$ | nA typ <br> nA max <br> nA typ <br> nA max <br> nA typ <br> nA max | $\begin{aligned} & V_{D D}=+16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-16.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} \text {, see Figure } 35 \\ & \mathrm{~V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} \text {, see Figure } 35 \\ & V_{S}=V_{D}= \pm 10 \mathrm{~V} \text {, see Figure } 31 \end{aligned}$ |
| DIGITAL OUTPUTS <br> SDO <br> Output Voltage Low, Vol <br> High Impedance Leakage Current <br> High Impedance Output Capacitance <br> GPOx <br> Output Voltage High, Vон <br> Low, Vol <br> Timing <br> ton (GPO) <br> toff (GPO) <br> Break-Before-Make Time Delay, to |  | 115 25 | 0.4 <br> $\pm 0.1$ <br> $\mathrm{V}-0.2 \mathrm{~V}$ <br> 0.2 <br> 115 <br> 25 <br> 35 | V max <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ <br> $V$ min <br> V max <br> ns typ ns max ns typ ns max ns typ <br> ns min | $\begin{aligned} & \mathrm{I}_{\mathrm{SINK}}=5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=1 \mathrm{~mA} \\ & \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{GND}} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ <br> $I_{\text {source }}=100 \mu \mathrm{~A}$ <br> $\mathrm{I}_{\mathrm{SINK}}=100 \mu \mathrm{~A}$ <br> $C_{L}=15 \mathrm{pF}$, see Figure 43 <br> $C_{L}=15 \mathrm{pF}$, see Figure 43 <br> $C_{L}=15 \mathrm{pF}$, see Figure 44 |
| DIGITAL INPUTS Input Voltage High, VINH <br> Low, $\mathrm{V}_{\text {INL }}$ <br> Input Current, $l_{\text {INL }}$ or $l_{\text {INH }}$ <br> Digital Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | 0.001 4 |  | $\begin{aligned} & 2 \\ & 1.35 \\ & 0.8 \\ & 0.8 \\ & \\ & \pm 0.1 \end{aligned}$ | $V$ min <br> $V_{\text {min }}$ <br> V max <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {GND }} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ |


| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Transition Time, ttransition | 145 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 185 | 220 | 245 | ns max | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}$, see Figure 40 |
| ton (EN) | 120 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 165 | 185 | 200 | ns max | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}$, see Figure 41 |
| toff (EN) | 125 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 155 | 175 | 195 | ns max | $\mathrm{V}_{\mathrm{s}}=10 \mathrm{~V}$, see Figure 41 |
| Break-Before-Make Time Delay, $\mathrm{t}_{\text {}}$ | 40 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  |  |  | 20 | ns min | $\mathrm{V}_{51}=\mathrm{V}_{52}=10 \mathrm{~V}$, see Figure 39 |
| Charge Injection, Qinj | -50 |  |  | pC typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF},$ see Figure 42 |
| Off Isolation | -64 |  |  | dB typ | $R \mathrm{~L}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ see Figure 34 |
| Channel to Channel Crosstalk | $-70$ |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ see Figure 33 |
| Total Harmonic Distortion + Noise | 0.025 |  |  | \% typ | $\mathrm{R}_{\mathrm{L}}=110 \Omega, 15 \mathrm{~V}-\mathrm{p}, \mathrm{f}=20 \mathrm{~Hz} \text { to }$ 20 kHz , see Figure 36 |
| -3 dB Bandwidth |  |  |  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{L}=5 \mathrm{pF}$, see Figure 37 |
| ADGS1408 | 60 |  |  | MHz typ |  |
| ADGS1409 | 115 |  |  | MHz typ |  |
| Insertion Loss | 0.24 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ see Figure 26 and Figure 27 |
| $\mathrm{C}_{s}$ (Off) | 14 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{D}}$ (Off) |  |  |  |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| ADGS1408 | 80 |  |  | pF typ |  |
| ADGS1409 | 40 |  |  | pF typ |  |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{\mathrm{S}}(\mathrm{On})$ |  |  |  |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| ADGS1408 | 135 |  |  | pF typ |  |
| ADGS1409 | 90 |  |  | pF typ |  |
| POWER REQUIREMENTS ldo | 0.002 |  | 1 | $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ max | $V_{D D}=+16.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-16.5 \mathrm{~V}$ <br> All switches open |
|  | 220 |  |  | $\mu A \operatorname{typ}$ | S8/S4A closed, $\mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  |  |  | 380 | $\mu \mathrm{A}$ max |  |
|  | 270 |  |  | $\mu A$ typ | S8/S4A closed, $\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 440 | $\mu \mathrm{A}$ max |  |
| IL |  |  |  |  |  |
| Inactive | 6.3 |  | 8.0 | $\mu A$ typ $\mu \mathrm{A}$ max | $\text { Digital inputs }=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}$ |
| Inactive, SCLK $=1 \mathrm{MHz}$ | 14 |  |  | $\mu A$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$ and $\mathrm{SDI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 7 |  |  | $\mu A$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}} \text { and } \mathrm{SDI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}, \mathrm{~V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| $\mathrm{SCLK}=50 \mathrm{MHz}$ | 390 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}} \text { and } \mathrm{SDI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 210 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}} \text { and } \mathrm{SDI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{L}}, \mathrm{~V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| Inactive, SDI $=1 \mathrm{MHz}$ | 15 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 7.5 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| $\mathrm{SDI}=25 \mathrm{MHz}$ | 230 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 120 |  |  | $\mu A$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| Active at 50 MHz | 1.8 |  |  | mA typ | Digital inputs toggle between 0 V and $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  |  |  | 2.1 | mA max |  |
|  | 0.7 |  |  | mA typ | Digital inputs toggle between 0 V and $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 1.0 | mA max |  |


${ }^{1}$ Guaranteed by design; not subject to production test.

## $\pm 5$ V DUAL SUPPLY

$\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to 5.5 V , and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |  |
| Analog Signal Range |  |  | $V_{D D}$ to $V_{S S}$ | V |  |
| On Resistance, Ron | 7.4 |  |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA} \text {, see }$ Figure 32 |
|  | 9 | 10.5 | 12 | $\Omega$ max | $\mathrm{V}_{\mathrm{DD}}=+4.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=-4.5 \mathrm{~V}$ |
| On-Resistance Match Between Channels, $\Delta$ Ron | 0.3 |  |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA}$ |
|  |  |  |  |  |  |
|  | 0.78 | 0.91 | 1.1 | $\Omega$ max |  |
| On-Resistance Flatness, Rflat (on) | 1.5 |  |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA}$ |
|  | 2.5 | 2.5 | 2.8 | $\Omega$ max |  |
| LEAKAGE CURRENTS Source Off Leakage, Is (Off) |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}=+5.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=-5.5 \mathrm{~V}$ |
|  | $\pm 0.02$ |  |  | nA typ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4.5 \mathrm{~V}$, Figure 35 |
|  | $\pm 0.2$ | $\pm 0.6$ | $\pm 5.0$ | nA max |  |
| Drain Off Leakage, $\mathrm{I}_{\mathrm{D}}$ (Off) | $\pm 0.02$ |  |  | nA typ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4.5 \mathrm{~V}$, see |
|  |  |  |  |  | Figure 35 |
|  | $\pm 0.45$ | $\pm 0.8$ | $\pm 20.0$ | nA max |  |
| Channel On Leakage, Id (On), Is (On) | $\pm 0.04$ |  |  | nA typ | $\mathrm{V}_{\mathrm{s}}=\mathrm{V}_{\mathrm{D}}= \pm 4.5 \mathrm{~V}$, see Figure 31 |
|  | $\pm 0.3$ | $\pm 1.1$ | $\pm 22.0$ | nA max |  |
| DIGITAL OUTPUTS |  |  |  |  |  |
| SDO |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |
| Low, Vol |  |  | 0.4 | $\checkmark$ max | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |
|  |  |  | 0.2 | $V$ max | $\mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ |
| High Impedance Leakage Current | 0.001 |  |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {GND }}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  | $\pm 0.1$ | $\mu \mathrm{A}$ max |  |
| High Impedance Output Capacitance | 4 |  |  | pF typ |  |
| GPOx |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |
| High, Vor |  |  | V L-0.2 V | $\checkmark$ min | $\mathrm{I}_{\text {SOURCE }}=100 \mu \mathrm{~A}$ |
| Low, Vol |  |  | 0.2 | $\checkmark$ max | $\operatorname{ISINK}=100 \mu \mathrm{~A}$ |
| Timing |  |  |  |  |  |
| ton (GPO) | 95 | 115 | 115 | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 43 |
|  | 115 |  |  | ns max |  |
| toff (GPO) | 15 | 25 | 25 | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 43 |
|  | 20 |  |  | ns max |  |
| Break-Before-Make Time Delay, $t_{\text {b }}$ | 50 |  |  | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 44 |
|  |  |  | 35 | ns min |  |


| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS <br> Input Voltage <br> High, VINH <br> Low, VINL <br> Input Current, $\mathrm{linl}_{\text {or }}$ or $\mathrm{I}_{\mathrm{NH}}$ <br> Digital Input Capacitance, Clin | 0.001 4 |  | $\begin{aligned} & 2 \\ & 1.35 \\ & 0.8 \\ & 0.8 \\ & \\ & \pm 0.1 \end{aligned}$ | $\vee$ min <br> $V$ min <br> $\checkmark$ max <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\begin{aligned} & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & 3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{GND}} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Transition Time, ttransition | 320 | 515 | 570 | ns typ ns max | $\begin{aligned} & R_{L}=100 \Omega, C_{L}=35 \mathrm{pF} \\ & V_{S}=3 \mathrm{~V} \text {, see Figure } 40 \end{aligned}$ |
|  |  |  |  |  |  |
|  | 440 |  |  |  |  |
| ton (EN) | 265 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 365 | 425 | 470 | ns max | $\mathrm{V}_{5}=3 \mathrm{~V}$, see Figure 41 |
| toff (EN) | 245 |  |  | ns typ ns max | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 330 | 370 | 400 |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | 95 |  |  | ns typ ns min pC typ |  |
|  |  |  | 55 |  | $\mathrm{V}_{51}=\mathrm{V}_{52}=3 \mathrm{~V}$, see Figure 39 |
| Charge Injection, Qins | -10 |  |  |  | $\begin{aligned} & V_{S}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}, \\ & \text { see Figure } 42 \end{aligned}$ |
| Off Isolation | -64 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ see Figure 34 |
| Channel to Channel Crosstalk | -70 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ <br> see Figure 33 |
| Total Harmonic Distortion + Noise | 0.06 |  |  | \% typ | $\mathrm{RL}=110 \Omega, 5 \mathrm{~V}-\mathrm{p}, \mathrm{f}=20 \mathrm{~Hz} \text { to }$ <br> 20 kHz , see Figure 36 |
| -3 dB Bandwidth |  |  |  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 \mathrm{pF}$, see Figure 37 |
| ADGS1408 | 40 |  |  | MHz typ |  |
| ADGS1409 | 80 |  |  | MHz typ |  |
| Insertion Loss | 0.5 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ <br> see Figure 26 and Figure 27 |
| $\mathrm{C}_{s}$ (Off) | 20 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $C_{\text {d }}$ (Off) |  |  |  |  | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| ADGS1408 | 130 |  |  | pF typ |  |
| ADGS1409 | 65 |  |  | pF typ |  |
| $\mathrm{C}_{\mathrm{d}}(\mathrm{On}), \mathrm{C}_{\text {S }}(\mathrm{On})$ |  |  |  |  | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| ADGS1408 | 180 |  |  | pF typ |  |
| ADGS1409 | 120 |  |  | pF typ |  |
| POWER REQUIREMENTS IDD | 0.002 |  | 1 | $\mu \mathrm{A}$ typ | ```V Digital inputs =0 V or VL, VL= 5.5 V``` |
|  |  |  |  |  |  |
|  |  |  |  | $\mu \mathrm{A}$ max |  |
|  | 14 |  |  | $\mu \mathrm{A}$ typ | S8/S4A closed, $\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 20 | $\mu \mathrm{A}$ max |  |


| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l |  |  |  |  |  |
| Inactive | 6.3 |  | 8.0 | $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  |  |  |  |
| Inactive, SCLK $=1 \mathrm{MHz}$ | 14 |  |  |  | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$ and $\mathrm{SDI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=$ |
|  |  |  |  |  | 5 V |
|  | 7 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$ and $\mathrm{SDI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=$ |
|  |  |  |  |  | 3 V |
| SCLK $=50 \mathrm{MHz}$ | 390 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$ and $\mathrm{SDI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=$ |
|  |  |  |  |  | 5 V |
|  | 210 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$ and $\mathrm{SDI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=$ |
|  |  |  |  |  | 3 V |
| Inactive, SDI $=1 \mathrm{MHz}$ | 15 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 7.5 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| SDI $=25 \mathrm{MHz}$ | 230 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=5 \mathrm{~V}$ |
|  | 120 |  |  | $\mu \mathrm{A}$ typ | $\overline{\mathrm{CS}}$ and SCLK $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{L}}=3 \mathrm{~V}$ |
| Active at 50 MHz | 1.8 |  |  | mA typ | Digital inputs toggle between 0 V and $\mathrm{V}_{\mathrm{L}} \mathrm{V}_{\mathrm{L}}=5.5 \mathrm{~V}$ |
|  |  |  | 2.1 | mA max |  |
|  | 0.7 |  |  | mA typ | Digital inputs toggle betwe |
|  |  |  |  |  | 0 V and $\mathrm{V}_{\mathrm{L}} \mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ |
|  |  |  | 1.0 | mA max |  |
| Iss | 0.002 |  |  | $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  | 1.0 | $\mu \mathrm{A}$ max |  |
| $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {SS }}$ |  |  | $\pm 4.5$ | $\checkmark$ min | GND $=0 \mathrm{~V}$ |
|  |  |  | $\pm 16.5$ | $V$ max | $\mathrm{GND}=0 \mathrm{~V}$ |

${ }^{1}$ Guaranteed by design; not subject to production test.

## 12 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to 5.5 V , and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 3.


| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL OUTPUTS |  |  |  |  |  |
| SDO |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |
| Low, Vol | 0.001 |  |  | $V$ max | $\mathrm{I}_{\text {SIINK }}=5 \mathrm{~mA}$ |
|  |  |  | $0.2$ | $V$ max | $\mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ |
| High Impedance Leakage Current |  |  |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {GND }}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  | $\pm 0.1$ | $\mu \mathrm{A}$ max |  |
| High Impedance Output Capacitance | 4 |  |  | pF typ |  |
| GPOx |  |  |  |  |  |
| Output Voltage |  |  |  |  |  |
| High, Voн |  |  | V - -0.2 V | $\checkmark$ min | Isource $=100 \mu \mathrm{~A}$ |
| Low, Vol |  |  | 0.2 | $\checkmark$ max | $\mathrm{l}_{\text {SINK }}=100 \mu \mathrm{~A}$ |
| Timing |  |  |  |  |  |
| ton (GPO) | 95 |  |  | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 43 |
|  | 115 | 115 | 115 | ns max |  |
| toff (GPO) | 15 |  |  | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 43 |
|  | 20 | 25 | 25 | ns max |  |
| Break-Before-Make Time Delay, to | 50 |  |  | ns typ | $C_{L}=15 \mathrm{pF}$, see Figure 44 |
|  |  |  | 35 | ns min |  |
| DIGITAL INPUTS |  |  |  |  |  |
| Input Voltage |  |  |  |  |  |
| High, $\mathrm{V}_{\text {INH }}$ |  |  | 2 | $\checkmark$ min | $3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | 1.35 | $V$ min | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V}$ |
| Low, VINL |  |  | 0.8 | $V$ max | $3.3 \mathrm{~V}<\mathrm{V}_{\mathrm{L}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | 0.8 | $V$ max | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{L}} \leq 3.3 \mathrm{~V}$ |
| Input Current, IINL or ${ }_{\text {l }}^{\text {INH }}$ | 0.001 |  |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {GND }}$ or $\mathrm{V}_{\mathrm{L}}$ |
|  |  |  | $\pm 0.1$ | $\mu \mathrm{A}$ max |  |
| Digital Input Capacitance, $\mathrm{C}_{\text {IN }}$ | 4 |  |  | pF typ |  |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |
| Transition Time, ttransition | 210 | 340 |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 280 |  | 385 | ns max | $\mathrm{V}_{\mathrm{s}}=8 \mathrm{~V}$, see Figure 40 |
| ton (EN) | 195 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 250 | 295 | 325 | ns max | $\mathrm{V}_{\mathrm{s}}=8 \mathrm{~V}$, see Figure 41 |
| toff (EN) | 145 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 185 | 215 | 240 | ns max | $\mathrm{V}_{5}=8 \mathrm{~V}$, see Figure 41 |
| Break-Before-Make Time Delay, to | 90 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  |  |  | 50 | ns min | $\mathrm{V}_{51}=\mathrm{V}_{52}=8 \mathrm{~V}$, see Figure 39 |
| Charge Injection, Qin | -12 |  |  | pC typ | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF},$ <br> see Figure 42 |
| Off Isolation | -64 |  |  | dB typ | $\mathrm{RL}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ see Figure 34 |
| Channel to Channel Crosstalk | -70 |  |  | dB typ | $\mathrm{RL}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ <br> see Figure 33 |
| -3 dB Bandwidth |  |  |  |  | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$, see Figure 37 |
| ADGS1408 | 36 |  |  | MHz typ |  |
| ADGS1409 | 72 |  |  | MHz typ |  |
| Insertion Loss | 0.5 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz},$ <br> see Figure 26 and Figure 27 |
| $\mathrm{C}_{5}$ (Off) | 20 |  |  | pF typ | $\mathrm{V}_{\mathrm{s}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $C_{\text {d }}$ (Off) |  |  |  |  | $\mathrm{V}_{\mathrm{s}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| ADGS1408 | 120 |  |  | pF typ |  |
| ADGS1409 | 60 |  |  | pF typ |  |


${ }^{1}$ Guaranteed by design; not subject to production test.
CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx
Table 4. ADGS1408, One Channel On

| Parameter | $\mathbf{2 5}{ }^{\circ} \mathbf{C}$ | $\mathbf{8 5}^{\circ} \mathbf{C}$ | $\mathbf{1 2 5}^{\circ} \mathbf{C}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| CONTINUOUS CURRENT, Sx OR D ${ }^{1}$ |  |  |  |  |
| $V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{S S}=-15 \mathrm{~V}\left(\theta_{\mathrm{JA}}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 304.9 | 133.6 | 48.9 | $\mathrm{~mA} \max$ |
| $\mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}\left(\theta_{\mathrm{JA}}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 259.7 | 122.7 | 48 | $\mathrm{~mA} \max$ |
| $\mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}\left(\theta_{\mathrm{JA}}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 247.2 | 119.3 | 47.6 | $\mathrm{~mA} \max$ |

${ }^{1}$ Sx refers to the S1 to S 8 pins.
Table 5. ADGS1409, Two Channels On

| Parameter | $\mathbf{2 5}^{\circ} \mathbf{C}$ | $\mathbf{8 5}^{\circ} \mathbf{C}$ | $\mathbf{1 2 5}^{\circ} \mathbf{C}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| CONTINUOUS CURRENT, Sx OR Dx ${ }^{1}$ |  |  |  |  |
| $V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{S S}=-15 \mathrm{~V}\left(\theta_{J A}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 229.6 | 114.3 | 47.2 | mA max |
| $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\left(\theta_{\mathrm{JA}}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 194.7 | 103 | 45.7 | mA max |
| $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}\left(\theta_{\mathrm{JA}}=58.4^{\circ} \mathrm{C} / \mathrm{W}\right.$ | 185.2 | 99.6 | 45.2 | mA max |

[^2]
## ADGS1408/ADGS1409

## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{L}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, and all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Guaranteed by design and characterization, not production tested.

Table 6.

| Parameter | Limit | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| TIMING CHARACTERISTICS |  |  |  |
| $\mathrm{t}_{1}$ | 20 | ns min | SCLK or CNV period |
| $\mathrm{t}_{2}$ | 8 | ns min | SCLK or CNV high pulse width |
| $\mathrm{t}_{3}$ | 8 | ns min | SCLK or CNV low pulse width |
| $\mathrm{t}_{4}$ | 10 | ns min | $\overline{\text { CS }}$ falling edge to SCLK or CNV active edge |
| $\mathrm{t}_{5}$ | 6 | ns min | Data setup time |
| t6 | 8 | ns min | Data hold time |
| $\mathrm{t}_{7}$ | 10 | ns min | SCLK or CNV active edge to $\overline{C S}$ rising edge |
| $\mathrm{t}_{8}$ | 20 | ns max | $\overline{C S}$ falling edge to SDO data available |
| $\mathrm{t}_{9}{ }^{1}$ | 20 | ns max | SCLK falling edge to SDO data available |
| $\mathrm{t}_{10}$ | 20 | ns max | $\overline{\mathrm{CS}}$ rising edge to SDO returns to high impedance |
| $\mathrm{t}_{11}$ | 20 | ns min | $\overline{C S}$ high time between SPI commands |
| $\mathrm{t}_{12}$ | 8 | ns min | $\overline{\text { CS }}$ falling edge to SCLK/CNV becomes stable |
| $\mathrm{t}_{13}$ | 8 | ns min | $\overline{\mathrm{CS}}$ rising edge to SCLK/CNV becomes stable |

${ }^{1}$ Measured with the $1 \mathrm{k} \Omega$ pull-up resistor to $V_{L}$ and 20 pF load. $\mathrm{t}_{9}$ determines the maximum SCLK frequency when SDO is used.

## Timing Diagrams



Figure 3. Address Mode Timing Diagram


Figure 5. SCLK or CNV and $\overline{C S}$ Timing Relationship


## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 7.

| Parameter | Rating |
| :---: | :---: |
| $\mathrm{V}_{\text {DD }}$ to $\mathrm{V}_{\text {SS }}$ | 35 V |
| VDD to GND | -0.3 V to +25 V |
| $V_{\text {ss }}$ to GND | +0.3 V to -25 V |
| $V_{L}$ to GND |  |
| For $\mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| For $\mathrm{V}_{\mathrm{DD}}>5.5 \mathrm{~V}$ | -0.3 V to +6 V |
| SDO | -0.3 V to +6 V |
| GPOx | -0.3 V to $\mathrm{V}_{\mathrm{L}}+0.3 \mathrm{~V}$ |
| Analog Inputs ${ }^{1}$ | $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ or 30 mA , whichever occurs first |
| Digital Inputs ${ }^{1}$ | -0.3 V to +6 V |
| Peak Current, Sx or Dx Pins ${ }^{2}$ | 497 mA (pulsed at 1 ms , 10\% duty cycle maximum) |
| Continuous Current, Sx or Dx ${ }^{2,3}$ | Data + 15\% |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak Temperature, Pb -Free | $260(+0 /-5)^{\circ} \mathrm{C}$ |

${ }^{1}$ Overvoltages at the digital Sx and Dx pins are clamped by internal diodes. Limit current to the maximum ratings given.
${ }^{2}$ Sx refers to the S1 to S4 pins, and Dx refers to the D1 to D4 pins.
${ }^{3}$ See Table 4 and Table 5.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.
Only one absolute maximum rating can be applied at any one time.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

Table 8. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\text {JCB }}{ }^{1}$ | $\boldsymbol{\Psi}_{\text {JT }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{CP}-24-17^{2}$ | 58.4 | 17.2 | 2.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^3]

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 7. ADGS1408 Pin Configuration
Table 9. ADGS1408 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | Vss | Most Negative Power Supply Potential. In single-supply applications, tie this pin to ground. |
| 2 | S1 | Source Terminal 1. This pin can be an input or output. |
| 3 | S2 | Source Terminal 2. This pin can be an input or output. |
| 4 | GND | Ground (0V) Reference. |
| 5 | S3 | Source Terminal 3. This pin can be an input or output. |
| 6 | GPO3 | General-Purpose Output 3. This pin is a digital output. |
| 7 | S4 | Source Terminal 4. This pin can be an input or output. |
| 8 | GPO4 | General-Purpose Output 4. This pin is a digital output. |
| 9, 11 | NIC | Not Internally Connected. |
| 10 | D | Drain Terminal. This pin can be an input or output. |
| 12 | S8 | Source Terminal 8. This pin can be an input or output. |
| 13 | S7 | Source Terminal 7. This pin can be an input or output. |
| 14 | $\overline{\text { RESET }} / \mathrm{V}_{\mathrm{L}}$ | $\overline{\operatorname{RESET}} /$ Logic Power Supply Input ( $\mathrm{V}_{\mathrm{L}}$ ). Under normal operation, drive the $\overline{\mathrm{RESET}} / \mathrm{V}_{\mathrm{L}}$ pin with a 2.7 V to 5.5 V supply. Pull the $\overline{\mathrm{RESET}} / \mathrm{V}_{\llcorner }$pin low to complete a hardware reset. After a reset, all switches open, and the appropriate registers are set to their default. |
| 15 | S6 | Source Terminal 6. This pin can be an input or output. |
| 16 | CNV | Convert Digital Input. When in round robin mode, the CNV pin is used to cycle through the selected channels. |
| 17 | S5 | Source Terminal 5. This pin can be an input or output. |
| 18 | $V_{\text {DD }}$ | Most Positive Power Supply Potential. |
| 19 | GPO1 | General-Purpose Output 1. This pin is a digital output. |
| 20 | SDO | Serial Data Output. This pin can be used for daisy chaining a number of these devices together or for reading back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK. Pull this open-drain output to $V_{\llcorner }$with an external resistor. |
| 21 | $\overline{C S}$ | Active Low Control Input. $\overline{C S}$ is the frame synchronization signal for the input data. |
| 22 | SCLK | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates of up to 50 MHz . |
| 23 | SDI | Serial Data Input. Data is captured on the positive edge of the serial clock input. |
| 24 | GPO2 | General-Purpose Output 2. This pin is a digital output. |
|  | EPAD | Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the exposed pad be soldered to the substrate, $\mathrm{V}_{\text {ss }}$. |

#  

NOTES

1. THE EXPOSED PAD IS CONNECTED INTERNALLY.

FOR INCREASED RELIABILITY OF THE SOLDER JOINTS
AND MAXIMUM THERMAL CAPABILITY, IT IS RECOMMENDED THAT THE EXPOSED PAD BE SOLDERED TO THE SUBSTRATE, $\mathrm{v}_{\mathrm{SS}}$


Figure 8. ADGS1409 Pin Configuration
Table 10. ADGS1409 Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | Vss | Most Negative Power Supply Potential. In single-supply applications, tie this pin to ground. |
| 2 | S1A | Source Terminal 1A. This pin can be an input or output. |
| 3 | S2A | Source Terminal 2A. This pin can be an input or output. |
| 4 | GND | Ground (0V) Reference. |
| 5 | S3A | Source Terminal 3A. This pin can be an input or output. |
| 6 | GPO3 | General-Purpose Output 3. This pin is a digital output. |
| 7 | S4A | Source Terminal 4A. This pin can be an input or output. |
| 8 | GPO4 | General-Purpose Output 4. This pin is a digital output. |
| 9 | DA | Drain Terminal A. This pin can be an input or output. |
| 10 | DB | Drain Terminal B. This pin can be an input or output. |
| 11 | GPO5 | General-Purpose Output 5. This pin is a digital output. |
| 12 | S4B | Source Terminal 4B. This pin can be an input or output. |
| 13 | S3B | Source Terminal 3B. This pin can be an input or output. |
| 14 | $\overline{\mathrm{RESET}} / \mathrm{V}$ L | $\overline{\mathrm{RESET}} /$ Logic Power Supply Input ( $\mathrm{V}_{\mathrm{L}}$ ). Under normal operation, drive the $\overline{\mathrm{RESET}} / V_{\mathrm{L}}$ pin with a 2.7 V to 5.5 V supply. Pull the $\overline{\mathrm{RESET}} / \mathrm{V}$ L pin low to complete a hardware reset. After a reset, all switches open, and the appropriate registers are set to their default. |
| 15 | S2B | Source Terminal 2B. This pin can be an input or output. |
| 16 | CNV | Convert Digital Input. When in round robin mode, the CNV pin is used to cycle through the selected channels. |
| 17 | S1B | Source Terminal 1B. This pin can be an input or output. |
| 18 | VD | Most Positive Power Supply Potential. |
| 19 | GPO1 | General-Purpose Output 1. This pin is a digital output. |
| 20 | SDO | Serial Data Output. This pin can be used for daisy chaining a number of these devices together or for reading back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK. Pull this open-drain output to $\mathrm{V}_{\mathrm{L}}$ with an external resistor. |
| 21 | $\overline{\mathrm{CS}}$ | Active Low Control Input. $\overline{\mathrm{CS}}$ is the frame synchronization signal for the input data. |
| 22 | SCLK | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates of up to 50 MHz . |
| 23 | SDI | Serial Data Input. Data is captured on the positive edge of the serial clock input. |
| 24 | GPO2 | General-Purpose Output 2. This pin is a digital output. |
|  | EPAD | Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the exposed pad be soldered to the substrate, $\mathrm{V}_{s \mathrm{~s}}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. On Resistance vs. Vs or VD for Various Dual Supplies


Figure 10. On Resistance vs. $V_{S}$ or $V_{D}$ for Various Dual Supplies



Figure 12. On Resistance vs. $V_{s}$ or $V_{D}$ for Various Temperatures, $\pm 15$ V Dual Supply


Figure 13. On Resistance vs. $V_{S}$ or $V_{D}$ for Various Temperatures, $\pm 5$ V Dual Supply


Figure 14. On Resistance vs. Vs or VD for Various Temperatures, 12 V Single Supply


Figure 15. Leakage Current vs. Temperature, $\pm 15$ V Dual Supply


Figure 16. Leakage Current vs. Temperature, $\pm 15$ V Dual Supply


Figure 17. Leakage Current vs. Temperature, $\pm 5$ V Dual Supply


Figure 18. Leakage Current vs. Temperature, 12 V Single Supply


Figure 19. Charge Injection vs. Source Voltage (Vs)


Figure 20. Transition Time vs. Temperature for Single Supply (SS) and Dual Supply (DS)


Figure 21. Off Isolation vs. Frequency, $\pm 15$ V Dual Supply


Figure 22. ADGS1408 Crosstalk vs. Frequency, $\pm 15$ V Dual Supply


Figure 23. ADGS1409 Crosstalk vs. Frequency, $\pm 15$ V Dual Supply


Figure 24. AC Power Supply Rejection Ratio (ACPSRR) vs. Frequency, $\pm 15$ V Dual Supply


Figure 25. THD $+N$ vs. Frequency


Figure 26. ADGS1408 Insertion Loss vs. Frequency, $\pm 15$ V Dual Supply


Figure 27. ADGS1409 Insertion Loss vs. Frequency, $\pm 15$ V Dual Supply


Figure 28. Digital Feedthrough


Figure 29. IDD vs. $V_{L}$


Figure 30. IL vs. SCLK Frequency when $\overline{C S}$ is High

## TEST CIRCUITS



Figure 31. On Leakage


Figure 32. On Resistance


CHANNEL TO CHANNEL CROSSTALK $=20 \log \frac{v_{\text {OUT }}}{v_{S}}$
Figure 33. Channel to Channel Crosstalk


Figure 34. Off Isolation


Figure 35. Off Leakage


Figure 36. THD + Noise

$V_{\text {OUT }}$ WITH SWITCH

| O |
| :--- |
| $\vdots$ |
| 0 |
| 0 |
| 0 |

Figure 37. -3dB Bandwidth


NOTES

1. BOARD AND COMPONENT EFFECTS ARE NOT DE-EMBEDDED FROM THE ACPSRR MEASUREMENT.


Figure 39. Break-Before-Make Time Delay, $t_{D}$


Figure 40. Transition Time, ttransition


Figure 41. Switching Times, $t_{O N}$ (EN) and toff (EN)


Figure 42. Charge Injection, $Q_{I N J}$


1sIMILAR CONNECTION FOR THE ADGS1409.
Figure 43. GPOx Timing, ton (GPO) and toff (GPO)


Figure 44. GPOx Break-Before-Make Time Delay, $t_{D}$ (GPO)

## TERMINOLOGY

IdD
IDD is the positive supply current.
Iss
Iss is the negative supply current.
$V_{D}, V_{s}$
$V_{D}$ and $V_{S}$ are the analog voltages on Terminal $D x$ and Terminal $S x$, respectively.
$R_{\text {on }}$
$\mathrm{R}_{\mathrm{ON}}$ is the ohmic resistance between Terminal Dx and Terminal Sx.
$\Delta R_{\text {on }}$
$\Delta \mathrm{R}_{\text {on }}$ is the difference between the Ron of any two channels.
$\mathbf{R}_{\text {flat (ON) }}$
$\mathrm{R}_{\text {flat (ON) }}$ is flatness defined as the difference between the maximum and minimum value of on resistance values measured over the specified analog signal range.
$I_{s}$ (Off)
Is (off) is the source leakage current with the switch off.
$\mathrm{I}_{\mathrm{D}}$ (Off)
$\mathrm{I}_{\mathrm{D}}$ (off) is the drain leakage current with the switch off.
$\mathrm{I}_{\mathrm{s}}(\mathrm{On}), \mathrm{I}_{\mathrm{D}}(\mathbf{O n})$
$\mathrm{I}_{\mathrm{S}}(\mathrm{on})$ and $\mathrm{I}_{\mathrm{D}}(\mathrm{on})$ are the channel leakage currents with the switch on.
$V_{\text {INL }}$
$\mathrm{V}_{\text {INL }}$ is the maximum input voltage for Logic 0 .
Vinh
$\mathrm{V}_{\text {INH }}$ is the minimum input voltage for Logic 1.
Int, In $_{\text {INH }}$
$\mathrm{I}_{\text {INL }}$ and $\mathrm{I}_{\text {INH }}$ are the low and high input currents of the digital inputs.

## $\mathrm{C}_{\mathrm{D}}$ (Off)

$C_{D}$ (off) is the off switch drain capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{s}}$ (Off)
$\mathrm{C}_{\mathrm{S}}$ (off) is the off switch source capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{D}}$ (On), $\mathrm{Cs}_{s}(\mathrm{On})$
$C_{D}$ (on) and $C_{s}$ (on) are the on switch capacitances, which are measured with reference to ground.
$\mathrm{C}_{\mathrm{IN}}$
$\mathrm{C}_{\text {IN }}$ is the digital input capacitance.
ton
$t_{\text {on }}$ is the delay between applying the digital control input and the output switching on.
$t_{\text {off }}$
toff is the delay between applying the digital control input and the output switching off.

## Off Isolation

Off isolation is a measure of unwanted signal coupling through an off switch.

## Charge Injection

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

## Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.
-3 dB Bandwidth
Bandwidth is the frequency at which the output is attenuated by 3 dB .

## On Response

On response is the frequency response of the on switch.

## Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.
Total Harmonic Distortion + Noise (THD + N)
THD +N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

## AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. ACPSRR is a measure of the ability of the devices to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

## THEORY OF OPERATION

The ADGS1408/ADGS1409 are a set of serially controlled analog multiplexers comprising eight single channels and four differential channels, respectively, with error detection features. SPI Mode 0 and SPI Mode 3 can be used with the devices. The devices operate with SCLK frequencies up to 50 MHz . The default mode for the ADGS1408/ADGS1409 is address mode, in which the registers of the device are accessed by a 16 -bit SPI command bounded by $\overline{\mathrm{CS}}$. The SPI command becomes 24 -bit if the user enables CRC error detection. Other error detection features include SCLK count error and invalid read/write error. If any of these SPI interface errors occur, they are detectable by reading the error flags register. The ADGS1408/ADGS1409 can also operate in two other modes, namely burst mode and daisy-chain mode.
The interface pins of the ADGS1408/ADGS1409 are $\overline{C S}$, SCLK, SDI, and SDO. Hold $\overline{\mathrm{CS}}$ low when using the SPI interface. Data is captured on SDI on the rising edge of SCLK, and data is propagated out on SDO on the falling edge of SCLK. SDO has an open-drain output. Connect a pull-up to this output. When not pulled low by the ADGS1408/ADGS1409, SDO is in a high impedance state.

## ADDRESS MODE

Address mode is the default mode for the ADGS1408/ADGS1409 on power-up. A single SPI frame in address mode is bounded by $a \overline{\mathrm{CS}}$ falling edge and the succeeding $\overline{\mathrm{CS}}$ rising edge. An SPI frame is comprised of 16 SCLK cycles. The timing diagram for address mode is shown in Figure 45. The first SDI bit indicates if the SPI command is a read or write command. When the first bit is set to 0 , a write command is issued, and if the first bit is set to 1 , a read command is issued. The next seven bits determine the target register address. The remaining eight bits provide the data to the addressed register. The last eight bits are ignored during a read command, because during these clock cycles, SDO propagates out the data contained in the addressed register.

The target register address of an SPI command is determined on the eighth SCLK rising edge. Data from this register propagates out on SDO from the $9^{\text {th }}$ to the $16^{\text {th }}$ SCLK falling edge during SPI reads. A register write occurs on the $16^{\text {th }}$ SCLK rising edge during SPI writes.
During any SPI command, SDO sends out eight alignment bits on the first eight SCLK falling edges. The alignment bits observed at SDO are 0x25.

## ERROR DETECTION FEATURES

Protocol and communication errors on the SPI interface are detectable. There are three detectable errors: incorrect SCLK error detection, invalid read and write address error detection, and CRC error detection. Each error has a corresponding enable bit in the error configuration register. In addition, there is an error flag bit for each error in the error flags register.

## CRC Error Detection

The CRC error detection feature extends a valid SPI frame by eight SCLK cycles. These eight extra cycles are needed to send the CRC byte for that SPI frame. The CRC byte is calculated by the SPI block using the 16-bit payload: the R/ $\overline{\mathrm{W}}$ bit, Register Address Bits[6:0], and Register Data Bits[7:0]. The CRC polynomial used in the SPI block is $x^{8}+x^{2}+x^{1}+1$ with a seed value of 0 . For a timing diagram with CRC enabled, see Figure 46. Register writes occur at the $24^{\text {th }}$ SCLK rising edge with CRC error checking enabled.
During an SPI write, the microcontroller/CPU provides the CRC byte through SDI. The SPI block checks the CRC byte just before the $24^{\text {th }}$ SCLK rising edge. On this same edge, the register write is prevented if an incorrect CRC byte is received by the SPI interface. In the case of the incorrect CRC byte being detected, the CRC error flag is asserted in the error flags register.

During an SPI read, the CRC byte is provided to the microcontroller through SDO.
The CRC error detection feature is disabled by default and can be configured by the user through the error configuration register.


## SCLK Count Error Detection

SCLK count error detection allows the user to detect if an incorrect number of SCLK cycles are sent by the microcontroller/ CPU. When in address mode, with CRC disabled, 16 SCLK cycles are expected. If 16 SCLK cycles are not detected, the SCLK count error flag asserts in the error flags register. When fewer than 16 SCLK cycles are received by the device, a write to the register map never occurs. When the ADGS1408/ADGS1409 receive more than 16 SCLK cycles, a write to the memory map still occurs at the $16^{\text {th }}$ SCLK rising edge, and the flag asserts in the error flags register. With CRC enabled, the expected number of SCLK cycles is 24 . SCLK count error detection is enabled by default and can be configured by the user through the error configuration register.

## Invalid Read/Write Address Error Detection

An invalid read/write address error detects when a nonexistent register address is a target for a read or write. In addition, this error asserts when a write to a read only register is attempted. The invalid read/write address error flag asserts in the error flags register when an invalid read/write address error occurs. The invalid read/write address error is detected on the ninth SCLK rising edge, which means a write to the register never occurs when an invalid address is targeted. Invalid read/write address error detection is enabled by default and can be disabled by the user through the error configuration register.

## CLEARING THE ERROR FLAGS REGISTER

To clear the error flags register, write the special 16-bit SPI frame, $0 \times 6 \mathrm{CA} 9$, to the device. This SPI command does not trigger the invalid read/write address error. When CRC is enabled, the user must also send the correct CRC byte for a successful error clear command. At the $16^{\text {th }}$ or $24^{\text {th }}$ SCLK rising edge, the error flags register resets to 0 .

## BURST MODE

The SPI interface can accept consecutive SPI commands without the need to deassert the $\overline{\mathrm{CS}}$ line, which is called burst mode. Burst mode is enabled through the burst enable register. This mode uses the same 16 -bit command to communicate with the device. In addition, the response of the device at SDO is still aligned with the corresponding SPI command. Figure 47 shows an example of SDI and SDO during burst mode.

The invalid read/write address and CRC error checking functions operate similarly during burst mode as they do during address mode. However, SCLK count error detection operates in a slightly different manner. The total number of SCLK cycles within a given $\overline{\mathrm{CS}}$ frame are counted, and if the total is not a multiple of 16 , or a multiple of 24 when CRC is enabled, the SCLK count error flag asserts.


## SOFTWARE RESET

When in address mode, the user can initiate a software reset. To initiate a software reset, write two consecutive SPI commands, namely $0 x A 3$ followed by $0 x 05$, targeting Register 0x0B. After a software reset, all register values are set to default.

## DAISY-CHAIN MODE

The connection of several ADGS1408/ADGS1409 devices in a daisy-chain configuration is possible, and Figure 48 shows this setup. All devices share the same $\overline{\mathrm{CS}}$ and SCLK line, whereas the SDO of a device forms a connection to the SDI of the next device, creating a shift register. In daisy-chain mode, SDO is an eightcycle delayed version of SDI. When in daisy-chain mode, all commands target the switch data register. Therefore, it is not possible to make configuration changes while in daisy-chain mode.


Figure 48. Two ADGS1408 Devices Connected in a Daisy-Chain Configuration

The ADGS1408/ADGS1409 can only enter daisy-chain mode when in address mode by sending the 16 -bit SPI command, 0x2500 (see Figure 49). When the ADGS1408/ADGS1409 receive this command, the SDO of the device sends out the same command because the alignment bits at SDO are 0x25, which allows multiple daisy-connected devices to enter daisychain mode in a single SPI frame. A hardware reset is required to exit daisy-chain mode.

For the timing diagram of a typical daisy-chain SPI frame, see Figure 50. When $\overline{C S}$ goes high, Device 1 writes Command 0, Bits[7:0] to its switch data register, Device 2 writes Command 1, Bits[7:0] to its switches, and so on. The SPI block uses the last eight bits it received through SDI to update the switches. After entering daisy-chain mode, the first eight bits sent out by SDO on each device in the chain are 0 x 00 . When $\overline{\mathrm{CS}}$ goes high, the internal shift register value does not reset back to zero.

An SCLK rising edge reads in data on SDI while data is propagated out of SDO on an SCLK falling edge. The expected number of SCLK cycles must be a multiple of eight before $\overline{\mathrm{CS}}$ goes high. When the expected number of SCLK cycles is not a multiple of eight, the SPI interface sends the last eight bits received to the switch data register.

## POWER-ON RESET

The digital section of the ADGS1408/ADGS1409 goes through an initialization phase during $\mathrm{V}_{\mathrm{L}}$ power-up. This initialization also occurs after a hardware or software reset. After $V_{L}$ power-up or a reset, ensure a minimum of $120 \mu \mathrm{~s}$ from the time of power-up or reset before any SPI command is issued. Ensure that $V_{L}$ does not drop out during the $120 \mu \mathrm{~s}$ initialization phase because it may result in incorrect operation of the ADGS1408/ADGS1409.


Figure 50. Example of an SPI Frame Where Four ADGS1408/ADGS1409 Devices Connect in Daisy-Chain Mode

## ROUND ROBIN MODE

Round robin mode allows the ADGS1408/ADGS1409 to cycle through the channels faster by reducing the overhead needed from the digital interface to switch from one channel to the next. The round robin configuration register selects which channels are to be included in a cycle, and the CNV edge select register selects on which edge of CNV the ADGS1408/ADGS1409 switch to the next channel in the sequence. At the end of the channel cycle, a resync pulse appears on SDO to inform the user that the current cycle ended; then, SDO loops back to the start of the sequence of channels. Figure 51 shows an example of the round robin mode interface, and Figure 52 shows the CNV signal of the analog-to-digital converter (ADC) being used in conjunction with the ADGS1408 in round robin mode.

After configuration completes, the round robin enable register allows the ADGS1408/ADGS1409 to enter round robin mode. When in round robin mode, the SPI is no longer used to switch between channels. Instead, to switch from one channel to another, ensure that a digital signal is present on the CNV pin while $\overline{\mathrm{CS}}$ is pulled low.
To exit round robin mode, either perform a hardware reset or send the following two 16 -bit addressable mode SPI frames: $0 x A 318$, followed by 0xE3B4. These frames are the only SPI commands recognized by the SPI interface while in round robin mode.
Round robin mode is significantly faster than addressable mode to cycle through channels because it removes the 16-bit overhead required to change input channel. In addition, round robin mode removes the need for SCLK to be running, which reduces the digital current consumption, $\mathrm{I}_{\mathrm{L}}$. The maximum CNV frequency is bound by the transition time of the device along with the required settling time for the application.


Figure 51. Round Robin Mode Interface Example


Figure 52. Example of the CNV Signal of an ADC Cycling Through Channels in the ADGS1408

GENERAL-PURPOSE OUTPUTS (GPOs)
The ADGS1408 has four GPOs, and the ADGS1409 has five GPOs. These digital outputs allow the control of other devices using the ADGS1408/ADGS1409. The GPOs are controlled from the SW_DATA register where they can be either set high
or low. When the device is in round robin mode, the GPOs are driven low. The logic low level is GND, and $\mathrm{V}_{\mathrm{L}}$ sets the logic high level. Figure 53 shows how the ADGS1408 can be used to control another device, which in this example is the ADG758.


Figure 53. ADGS1408 Device Controlling the ADG758

## APPLICATIONS INFORMATION

## DIGITAL INPUT BUFFERS

There are input buffers present on the digital input pins ( $\overline{\mathrm{CS}}$, SCLK, and SDI). These buffers are active at all times; as a result, there is current drawn from the $\mathrm{V}_{\mathrm{L}}$ supply if SCLK or SDI are toggling, regardless of whether $\overline{\mathrm{CS}}$ is active. For typical values of this current draw, refer to the Specifications section and Figure 30.

## POWER SUPPLY RAILS

To guarantee correct operation of the ADGS1408/ADGS1409, $0.1 \mu \mathrm{~F}$ decoupling capacitors are required.

The ADGS1408/ADGS1409 can operate with bipolar supplies between $\pm 4.5 \mathrm{~V}$ and $\pm 16.5 \mathrm{~V}$. The supplies on $V_{\mathrm{DD}}$ and $\mathrm{V}_{\text {SS }}$ do not need to be symmetrical; however, the $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\text {SS }}$ range must not exceed 33 V . The ADGS1408/ADGS1409 can also operate with single supplies between 5 V and 20 V with V ss connected to GND.

The voltage range that can be supplied to $\mathrm{V}_{\mathrm{L}}$ is from 2.7 V to 5.5 V .
The device is fully specified at $\pm 15 \mathrm{~V}, \pm 5 \mathrm{~V}$, and +12 V analog supply voltage ranges.

## POWER SUPPLY RECOMMENDATIONS

Analog Devices has a wide range of power management products to meet the requirements of most high performance signal chains.
An example of a bipolar power solution is shown in Figure 54. The ADP5070 dual switching regulator generates a positive and negative supply rail for the ADGS1408/ADGS1409, an amplifier, and/or a precision converter in a typical signal chain. Also shown in Figure 54 are two optional low dropout regulators
(LDOs), ADP7118 and ADP7182 (positive and negative LDOs, respectively), that can be used to reduce the output ripple of the ADP5070 in ultralow noise sensitive applications.
The ADM7160 can be used to generate the $\mathrm{V}_{\mathrm{L}}$ voltage required to power digital circuitry within the ADGS1408/ADGS1409.


Figure 54. Bipolar Power Solution
Table 11. Recommended Power Management Devices

| Product | Description |
| :--- | :--- |
| ADP5070 | $1 \mathrm{~A} / 0.6 \mathrm{~A}$, dc-to-dc switching regulator with |
|  | independent positive and negative outputs |
| ADM7160 | $5.5 \mathrm{~V}, 200 \mathrm{~mA}$, ultralow noise, linear regulator |
| ADP7118 | $20 \mathrm{~V}, 200 \mathrm{~mA}$, low noise, CMOS LDO linear regulator |
| ADP7182 | $-28 \mathrm{~V},-200 \mathrm{~mA}$, low noise, LDO linear regulator |

## POWER SUPPLY SEQUENCING

Take care to ensure correct power supply sequencing. Incorrect power supply sequencing can result in the device being subjected to stresses beyond the maximum ratings listed in Table 7. Ensure that the analog power supplies ( $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{Ss}}$ ) and ground (GND) are present before applying $\mathrm{V}_{\mathrm{L}}$, the digital inputs, and the analog inputs. Failure to adhere to this sequence may result in damage to the device.

## REGISTER SUMMARIES

Table 12. ADGS 1408 Register Summary

| Reg. | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default | RW |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x01 | SW_DATA | GPO4 | GPO3 | GPO2 | GPO1 | A2 | A1 | A0 | EN | 0x00 | R/W |
| 0x02 | ERR_CONFIG | Reserved |  |  |  |  | RW_ERR_EN | SCLK_ERR_EN | CRC_ERR_EN | 0x06 | R/W |
| $0 \times 03$ | ERR_FLAGS | Reserved |  |  |  |  | RW_ERR_FLAG | SCLK_ERR_FLAG | CRC_ERR_FLAG | 0x00 | R |
| $0 \times 05$ | BURST_EN | Reserved |  |  |  |  |  |  | BURST_MODE_EN | 0x00 | R/W |
| 0x06 | ROUND_ROBIN_EN | Reserved |  |  |  |  |  |  | ROUND_ROBIN_EN | 0x00 | R/W |
| 0x07 | RROBIN_CHANNEL_CONFIG | S8_EN | S7_EN | S6_EN | S5_EN | S4_EN | S3_EN | S2_EN | S1_EN | 0xFF | R/W |
| 0x09 | CNV_EDGE_SEL | Reserved |  |  |  |  |  |  | CNV_EDGE_SEL | 0x00 | R/W |
| 0x0B | SOFT_RESETB | SOFT_RESETB |  |  |  |  |  |  |  | 0x00 | R/W |

Table 13. ADGS1409 Register Summary

| Reg. | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default | RW |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x01 | SW_DATA | GPO5 | GPO4 | GPO3 | GPO2 | GPO1 | A1 | A0 | EN | 0x00 | R/W |
| 0x02 | ERR_CONFIG | Reserved |  |  |  |  | RW_ERR_EN | SCLK_ERR_EN | CRC_ERR_EN | 0x06 | R/W |
| $0 \times 03$ | ERR_FLAGS | Reserved |  |  |  |  | RW_ERR_FLAG | SCLK_ERR_FLAG | CRC_ERR_FLAG | 0x00 | R |
| $0 \times 05$ | BURST_EN | Reserved |  |  |  |  |  |  | BURST_MODE_EN | $0 \times 00$ | R/W |
| 0x06 | ROUND_ROBIN_EN | Reserved |  |  |  |  |  |  | ROUND_ROBIN_EN | 0x00 | R/W |
| $0 \times 07$ | RROBIN_CHANNEL_CONFIG | Reserved |  |  |  | S4_EN | S3_EN | S2_EN | S1_EN | 0x0F | R/W |
| 0x09 | CNV_EDGE_SEL | Reserved |  |  |  |  |  |  | CNV_EDGE_SEL | 0x00 | R/W |
| 0x0B | SOFT_RESETB | SOFT_RESETB |  |  |  |  |  |  |  | 0x00 | R/W |

## ADGS1408/ADGS1409

## REGISTER DETAILS

## SWITCH DATA REGISTER

Address: 0x01, Reset: 0x00, Name: SW_DATA
The switch data register controls the status of the eight switches of the ADGS1408/ADGS1409, as well as the general-purpose digital outputs. Use the ADGS1408/ADGS1409 truth tables in conjunction with the bit descriptions.

Table 14. Bit Descriptions for SW_DATA, ADGS1408

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | GPO4 |  | Enable bit for GPO4. | 0x0 | R/W |
| 6 | GPO3 |  | Enable bit for GPO3. | 0x0 | R/W |
| 5 | GPO2 |  | Enable bit for GPO2. | 0x0 | R/W |
| 4 | GPO1 |  | Enable bit for GPO1. | 0x0 | R/W |
| 3 | A2 |  | Enable bit for A2. | 0x0 | R/W |
| 2 | A1 |  | Enable bit for A1. | 0x0 | R/W |
| 1 | A0 |  | Enable bit for A0. | 0x0 | R/W |
| 0 | EN | 0 | Enable bit for ADGS1408. ADGS1408 disabled. ADGS1408 enabled. | 0x0 | R/W |

Table 15. Bit Descriptions for SW_DATA, ADGS1409

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | GPO5 |  | Enable bit for GPO5. | 0x0 | R/W |
| 6 | GPO4 |  | Enable bit for GPO4. | 0x0 | R/W |
| 5 | GPO3 |  | Enable bit for GPO3. | 0x0 | R/W |
| 4 | GPO2 |  | Enable bit for GPO2. | $0 \times 0$ | R/W |
| 3 | GPO1 |  | Enable bit for GPO1. | $0 \times 0$ | R/W |
| 2 | A1 |  | Enable bit for A1. | $0 \times 0$ | R/W |
| 1 | A0 |  | Enable bit for A0. | 0x0 | R/W |
| 0 | EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for ADGS1409. ADGS1409 disabled. ADGS1409 enabled. | $0 \times 0$ | R/W |

Table 16. ADGS1408 Truth Table ${ }^{1}$

| A2 | A1 | A0 | EN | On Switch |
| :--- | :--- | :--- | :--- | :--- |
| $X$ | $X$ | $X$ | 0 | None |
| 0 | 0 | 0 | 1 | S1 |
| 0 | 0 | 1 | 1 | S2 |
| 0 | 1 | 0 | 1 | S3 |
| 0 | 1 | 1 | 1 | S5 |
| 1 | 0 | 1 | S6 |  |
| 1 | 0 | 1 | 1 | S7 |
| 1 | 1 | 0 | 1 | S8 |

${ }^{1} \mathrm{X}$ means don't care.
Table 17. ADGS1409 Truth Table ${ }^{1}$

| A1 | AO | EN | On Switch Pair |
| :--- | :--- | :--- | :--- |
| $X$ | $X$ | 0 | None |
| 0 | 0 | 1 | S1 |
| 0 | 1 | 1 | S2 |
| 1 | 0 | 1 | S3 |
| 1 | 1 | 1 | S4 |
| 'X means don't care. |  |  |  |

## ERROR CONFIGURATION REGISTER

Address: 0x02, Reset: 0x06, Name: ERR_CONFIG
The error configuration register allows the user to enable and disable the relevant error features as required.
Table 18. Bit Descriptions for ERR_CONFIG

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:3] | Reserved |  | These bits are reserved. Set these bits to 0 . | 0x0 | R |
| 2 | RW_ERR_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for detecting an invalid read/write address. Disabled. <br> Enabled. | 0x1 | R/W |
| 1 | SCLK_ERR_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for detecting the correct number of SCLK cycles in an SPI frame. 16 SCLK cycles are expected when CRC is disabled and burst mode is disabled. 24 SCLK cycles are expected when CRC is enabled and burst mode is disabled. A multiple of 16 SCLK cycles is expected when CRC is disabled and burst mode is enabled. A multiple of 24 SCLK cycles is expected when CRC is enabled and burst mode is enabled. <br> Disabled. <br> Enabled. | 0x1 | R/W |
| 0 | CRC_ERR_EN | 0 | Enable bit for CRC error detection. SPI frames are 24 bits wide when enabled. <br> Disabled. <br> Enabled. | 0x0 | R/W |

## ERROR FLAGS REGISTER

## Address: 0x03, Reset: 0x00, Name: ERR_FLAGS

The error flags register allows the user to determine if an error occurred. To clear the error flags register, write the special 16-bit SPI command, 0x6CA9, to the device. This SPI command does not trigger the invalid R/W address error. When CRC is enabled, the user must include the correct CRC byte during the SPI write for the clear error flags register command to succeed.

Table 19. Bit Descriptions for ERR_FLAGS

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:3] | Reserved |  | These bits are reserved. Set these bits to 0 . | 0x0 | R |
| 2 | RW_ERR_FLAG | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Error flag for invalid read/write address. The error flag asserts during an SPI read if the target address does not exist. The error flag also asserts when the target address of an SPI write does not exist or is read only. No error. Error. | 0x0 | R |
| 1 | SCLK_ERR_FLAG | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Error flag for the detection of the correct number of SCLK cycles in an SPI frame. <br> No error. <br> Error. | 0x0 | R |
| 0 | CRC_ERR_FLAG | 0 | Error flag that determines if a CRC error occurred during a register write. No error. <br> Error. | 0x0 | R |

## ADGS1408/ADGS1409

## BURST ENABLE REGISTER

## Address: 0x05, Reset: 0x00, Name: BURST_EN

The burst enable register allows the user to enable or disable burst mode. When enabled, the user can send multiple consecutive SPI commands without deasserting $\overline{\mathrm{CS}}$.

Table 20. Bit Descriptions for BURST_EN

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 1]$ | Reserved |  | These bits are reserved. Set these bits to 0. | 0x0 | R |
| 0 | BURST_MODE_EN | 0 | Burst mode enable bit. | Disabled. | Enabled. |
|  |  | 1 | End | $0 \times 0$ | R/W |
|  |  |  |  |  |  |

## ROUND ROBIN ENABLE REGISTER

## Address: 0x06, Reset: 0x00, Name: ROUND_ROBIN_EN

The round robin register allows the user to enable or disable round robin mode. When enabled, the user can cycle through the channels enabled in the round robin configuration register by presenting the relevant edge on the CNV pin.

Table 21. Bit Descriptions for ROUND_ROBIN_EN

| Bit(s) | Bit Name | Settings | Description | Default | Access |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 1]$ | Reserved |  | These bits are reserved. Set these bits to 0. | $0 \times 0$ | R |  |
| 0 | ROUND_ROBIN_EN |  | Round robin mode enable bit. | 0 | Disabled. | Enabled. |

## ROUND ROBIN CHANNEL CONFIGURATION REGISTER

## Address: 0x07, Reset: 0xFF (ADGS1408), 0x0F (ADGS1409), Name: RROBIN_CHANNEL_CONFIG

The round robin channel configuration register controls which channels are included in a cycle during round robin mode. During round robin mode, the channels are cycled through in ascending order.

Table 22. Bit Descriptions for RROBIN_CHANNEL_CONFIG, ADGS1408

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | S8_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S8. <br> S 8 disabled during round robin mode. <br> S8 enabled during round robin mode. | 0x1 | R/W |
| 6 | S7_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for $\mathrm{S7}$. <br> S7 disabled during round robin mode. <br> S7 enabled during round robin mode. | 0x1 | R/W |
| 5 | S6_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S6. <br> S6 disabled during round robin mode. <br> S6 enabled during round robin mode. | 0x1 | R/W |
| 4 | S5_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for 55 . <br> S5 disabled during round robin mode. <br> S5 enabled during round robin mode. | 0x1 | R/W |
| 3 | S4_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S 4 . <br> S4 disabled during round robin mode. <br> S4 enabled during round robin mode. | 0x1 | R/W |
| 2 | S3_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S3. <br> S3 disabled during round robin mode. <br> S3 enabled during round robin mode. | 0x1 | R/W |


| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | S2_EN | 0 | Enable bit for S2. | S2 disabled during round robin mode. | R/W |
|  |  | 1 | S2 enabled during round robin mode. |  |  |
| 0 | S1_EN | 0 | Enable bit for S1. | S1 disabled during round robin mode. | R1 |
|  |  | 1 | S1 enabled during round robin mode. | R/W |  |
|  |  |  |  |  |  |

Table 23. Bit Descriptions for RROBIN_CHANNEL_CONFIG, ADGS1409

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :---: | :---: | :---: | :---: | :---: | :---: |
| [7:4] | Reserved |  | These bits are reserved. Set these bits to 0 . | 0x0 | R |
| 3 | S4_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S4. <br> S4 disabled during round robin mode. <br> S4 enabled during round robin mode. | 0x1 | R/W |
| 2 | S3_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S3. <br> S3 disabled during round robin mode. <br> S3 enabled during round robin mode. | 0x1 | R/W |
| 1 | S2_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S2. <br> S2 disabled during round robin mode. <br> S2 enabled during round robin mode. | 0x1 | R/W |
| 0 | S1_EN | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Enable bit for S1. <br> S1 disabled during round robin mode. <br> S1 enabled during round robin mode. | 0x1 | R/W |

## CNV EDGE SELECT REGISTER

Address: 0x06, Reset: 0x00, Name: CNV_EDGE_SEL
The CNV edge select register allows the user to select the active edge of the CNV pin when the device is in round robin mode.
Table 24. Bit Descriptions for CNV_EDGE_SEL

| Bit(s) | Bit Name | Settings | Description | Default | Access |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 1]$ | Reserved |  | These bits are reserved. Set these bits to 0. | $0 \times 0$ | R |  |
| 0 | CNV_EDGE_SEL |  | CNV active edge select bit. |  | $0 \times 0$ | R/W |
|  |  | 0 | Falling edge of CNV is the active edge. |  |  |  |
|  |  | Rising edge of CNV is the active edge. |  |  |  |  |

## SOFTWARE RESET REGISTER

Address: 0x0B, Reset: 0x00, Name: SOFT_RESETB
Use the software reset register to perform a software reset. Write 0 xA 3 followed by $0 \times 05$ consecutively to this register, and the registers of the device reset to their default state.

Table 25. Bit Descriptions for SOFT_RESETB

| Bit(s) | Bit Name | Settings | Description | Default | Access |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $[7: 0]$ | SOFT_RESETB |  | To perform a software reset, consecutively write 0xA3 followed by 0x05 to <br> this register. | $0 \times 0$ | R |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-8.
igure 55. 24-Lead Lead Frame Chip Scale Package [LFCSP]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.95 mm Package Height
(CP-24-17)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADGS1408BCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17 |
| ADGS1408BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17 |
| ADGS1409BCPZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17 |
| ADGS1409BCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead Lead Frame Chip Scale Package [LFCSP] | CP-24-17 |
| EVAL-ADGS1408SDZ |  | ADGS1408 Evaluation Board |  |
| EVAL-ADGS1409SDZ |  | ADGS1409 Evaluation Board |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 O2018 Analog Devices, Inc. All rights reserved. Technical Support

[^1]:    6/2018-Revision 0: Initial Version

[^2]:    ${ }^{1}$ Sx refers to the S1A to S4A and S1B to S4B pins, and Dx refers to the DA and DB pins.

[^3]:    ${ }^{1} \theta_{\text {јсв }}$ is the junction to the bottom of the case value.
    ${ }^{2}$ Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD51.

    ESD CAUTION

