# 16-/32-Channel, Serially Controlled $4 \Omega$ 1.8 V to $5.5 \mathrm{~V}, \pm 2.5 \mathrm{~V}$, Analog Multiplexers 

## FEATURES

3-Wire SPI Compatible Serial Interface
1.8 V to 5.5 V Single Supply
$\pm 2.5 \mathrm{~V}$ Dual-Supply Operation
$4 \Omega$ On Resistance
$0.5 \Omega$ On Resistance Flatness
$7 \mathrm{~mm} \times 7 \mathrm{~mm} 48$-Lead Chip Scale Package (LFCSP) or 48-Lead TOFP Package
Rail-to-Rail Operation
Power-On Reset
42 ns Switching Times
Single 32-to-1 Channel Multiplexer
Dual/Differential 16-to-1 Channel Multiplexer
TTL/CMOS Compatible Inputs
For Functionally Equivalent Devices with Parallel Interface, See ADG726/ADG732

## APPLICATIONS

Optical Applications
Data Acquisition Systems
Communication Systems
Relay Replacement
Audio and Video Switching
Battery-Powered Systems
Medical Instrumentation
Automatic Test Equipment

## GENERAL DESCRIPTION

The ADG731/ADG725 are monolithic, CMOS, 32-channel/ dual 16-channel analog multiplexers with a serially controlled 3-wire interface. The ADG731 switches one of 32 inputs (S1-S32) to a common output, D. The ADG725 can be configured as a dual mux switching one of 16 inputs to one output, or a differential mux switching one of 16 inputs to a differential output.

These mulitplexers utilize a 3-wire serial interface that is compatible with $\mathrm{SPI}^{\circledR}, \mathrm{QSPI}^{\mathrm{TM}}, \mathrm{MICROWIRE}^{\mathrm{TM}}$, and some DSP interface standards. On power-up, the Internal Shift Register contains all zeros and all switches are in the OFF state.

These multiplexers are designed on an enhanced submicron process that provides low power dissipation yet gives high switching speed with very low on resistance and leakage currents. They operate from a single supply of 1.8 V to 5.5 V or a $\pm 2.5 \mathrm{~V}$ dual supply, making them ideally suited to a variety of applications. On resistance is in the region of a few ohms, is closely matched between switches, and is very flat over the full signal range.

## REV. A

FUNCTIONAL BLOCK DIAGRAM


SCLK DIN SYNC


SCLK DIN SYNC

These parts can operate equally well as either multiplexers or demultiplexers and have an input signal range that extends to the supplies. In the OFF condition, signal levels up to the supplies are blocked. All channels exhibit break-before-make switching action, preventing momentary shorting when switching channels.
The ADG731 and ADG725 are serially controlled 32-channel, and dual/differential 16-channel multiplexers, respectively. They are available in either a 48-lead LFCSP or TQFP package.

## PRODUCT HIGHLIGHTS

1. 3-Wire Serial Interface.
2. 1.8 V to 5.5 V Single-Supply or $\pm 2.5 \mathrm{~V}$ Dual-Supply Operation. These parts are specified and guaranteed with $5 \mathrm{~V} \pm 10 \%, 3 \mathrm{~V} \pm 10 \%$ single-supply, and $\pm 2.5 \mathrm{~V} \pm 10 \%$ dual-supply rails.
3. On Resistance of $4 \Omega$.
4. Guaranteed Break-Before-Make Switching Action.
5. $7 \mathrm{~mm} \times 7 \mathrm{~mm} 48$-Lead Chip Scale Package (LFCSP) or 48-Lead TQFP Package.

| Parameter | B Version |  | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
| ANALOG SWITCH <br> Analog Signal Range On Resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Match between Channels ( $\Delta \mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Flatness ( $\mathrm{R}_{\mathrm{FLAT}(\mathrm{ON})}$ ) | $\begin{aligned} & 4 \\ & 5.5 \\ & \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0 \text { to } \mathrm{V}_{\mathrm{DD}} \\ & 6 \\ & 0.3 \\ & 0.8 \\ & \\ & 1 \end{aligned}$ | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} ;$ <br> Test Circuit 1 $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Source OFF Leakage IS (OFF) <br> Drain OFF Leakage $\mathrm{I}_{\mathrm{D}}$ (OFF) <br> ADG725 <br> ADG731 <br> Channel ON Leakage $\mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | $\begin{aligned} & \pm 0.01 \\ & \pm 0.25 \\ & \pm 0.05 \\ & \pm 0.5 \\ & \pm 1 \\ & \pm 0.05 \\ & \pm 0.5 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 2.5 \\ & \pm 5 \\ & \pm 2.5 \\ & \pm 5 \end{aligned}$ | nA typ nA max nA typ nA max nA max nA typ nA max nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{D}}=4.5 \mathrm{~V} / 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 4.5 \mathrm{~V} \end{aligned}$ <br> Test Circuit 2 $\mathrm{V}_{\mathrm{D}}=4.5 \mathrm{~V} / 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 4.5 \mathrm{~V}$ <br> Test Circuit 3 $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} \text { or } 4.5 \mathrm{~V}$ <br> Test Circuit 4 |
| DIGITAL INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, $\mathrm{V}_{\text {INL }}$ Input Current $\mathrm{I}_{\text {INL }}$ or $\mathrm{I}_{\text {INH }}$ <br> $\mathrm{C}_{\mathrm{IN}}$, Digital Input Capacitance | $0.005$ | $\begin{aligned} & 2.4 \\ & 0.8 \\ & \\ & \pm 0.5 \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ typ $\mu \mathrm{A} \max$ pF typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
| DYNAMIC CHARACTERISTICS ${ }^{2}$ <br> $\mathrm{t}_{\text {TRANSITION }}$ <br> Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ <br> Charge Injection <br> Off Isolation <br> Channel-to-Channel Crosstalk <br> -3 dB Bandwidth <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{S}}$ (OFF) <br> $\mathrm{C}_{\mathrm{D}}$ (OFF) <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | 42 <br> 53 <br> 30 <br> 5 <br> $-72$ <br> $-72$ <br> 34 <br> 18 <br> 15 <br> 170 <br> 340 <br> 175 <br> 350 | 62 | ns typ <br> ns max <br> ns typ <br> ns min <br> pC typ <br> dB typ <br> dB typ <br> MHz typ <br> MHz typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} ; \text { Test Circuit } 5 \\ & \mathrm{~V}_{\mathrm{S} 1}=3 \mathrm{~V} / 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} 32}=0 \mathrm{~V} / 3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} ; \text { Test Circuit } 6 \\ & \mathrm{~V}_{\mathrm{S}}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} ; \\ & \text { Test Circuit } 7 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} ; \\ & \text { Test Circuit } 8 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} ; \\ & \text { Test Circuit } 9 \\ & \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} ; \text { Test Circuit } 10 \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |
| POWER REQUIREMENTS $\mathrm{I}_{\mathrm{DD}}$ | 10 | 20 | $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A} \max$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V} \\ & \text { Digital Inputs }=0 \mathrm{~V} \text { or } 5.5 \mathrm{~V} \end{aligned}$ |

## NOTES

${ }^{1}$ Temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ Guaranteed by design, not subject to production test.
Specifications subject to change without notice.

| Parameter | B Version |  | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
| ANALOG SWITCH <br> Analog Signal Range On Resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Match between Channels ( $\Delta \mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Flatness ( $\mathrm{R}_{\text {FLAT(ON) }}$ ) | $\begin{aligned} & 7 \\ & 11 \end{aligned}$ | $\begin{aligned} & 0 \text { to } \mathrm{V}_{\mathrm{DD}} \\ & 12 \\ & 0.35 \\ & 1 \\ & 3 \end{aligned}$ | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ max | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} ;$ <br> Test Circuit 1 $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Source OFF Leakage IS (OFF) <br> Drain OFF Leakage $I_{D}(O F F)$ <br> ADG725 <br> ADG731 <br> Channel ON Leakage $\mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | $\begin{aligned} & \pm 0.01 \\ & \pm 0.25 \\ & \pm 0.05 \\ & \pm 0.5 \\ & \pm 1 \\ & \pm 0.05 \\ & \pm 0.5 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 2.5 \\ & \pm 5 \\ & \pm 2.5 \\ & \pm 5 \end{aligned}$ | nA typ nA max nA typ nA max nA max nA typ nA max nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} / 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=1 \mathrm{~V} / 3 \mathrm{~V} ; \end{aligned}$ <br> Test Circuit 2 $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=3 \mathrm{~V} / 1 \mathrm{~V} ;$ <br> Test Circuit 3 $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V} \text { or } 3 \mathrm{~V} \text {; }$ <br> Test Circuit 4 |
| DIGITAL INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ Input Low Voltage, VINL Input Current $\mathrm{I}_{\text {INL }}$ or $\mathrm{I}_{\text {INH }}$ <br> $\mathrm{C}_{\mathrm{IN}}$, Digital Input Capacitance | $0.005$ <br> 5 | $\begin{gathered} 2.0 \\ 0.7 \\ \\ \pm 0.5 \end{gathered}$ | V min <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
| DYNAMIC CHARACTERISTICS ${ }^{2}$ <br> $\mathrm{t}_{\text {TRANSItion }}$ <br> Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ <br> Charge Injection <br> Off Isolation <br> Channel-to-Channel Crosstalk <br> -3 dB Bandwidth <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{S}}$ (OFF) <br> $\mathrm{C}_{\mathrm{D}}$ (OFF) <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | 60 <br> 80 <br> 30 <br> 1 <br> $-72$ <br> $-72$ <br> 34 <br> 18 <br> 15 <br> 170 <br> 340 <br> 175 <br> 350 | 90 | ns typ <br> ns max <br> ns typ <br> ns min <br> pC typ <br> dB typ <br> dB typ <br> MHz typ <br> MHz typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} ; \text { Test Circuit } 5 \\ & \mathrm{~V}_{\mathrm{S} 1}=2 \mathrm{~V} / 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} 32}=0 \mathrm{~V} / 2 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=2 \mathrm{~V} ; \text { Test Circuit } 6^{\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} ;} \\ & \text { Test Circuit } 7 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} ; \\ & \text { Test Circuit } 8 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} ; \\ & \text { Test Circuit } 9 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} ; \text { Test Circuit } 10 \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |
| POWER REQUIREMENTS $\mathrm{I}_{\mathrm{DD}}$ | 5 | 10 | $\mu \mathrm{A}$ typ $\mu \mathrm{A} \max$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \\ & \text { Digital Inputs }=0 \mathrm{~V} \text { or } 3.3 \mathrm{~V} \end{aligned}$ |

## NOTES

${ }^{1}$ Temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ Guaranteed by design, not subject to production test.
Specifications subject to change without notice.


| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { Version } \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range On Resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Match Between Channels ( $\Delta \mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Flatness ( $\mathrm{R}_{\mathrm{FLAT}(\mathrm{ON})}$ ) | $\begin{aligned} & 4 \\ & 5.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}} \text { to } \mathrm{V}_{\mathrm{DD}} \\ & 6 \\ & 0.3 \\ & 0.8 \\ & 1 \end{aligned}$ | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{SS}} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} ;$ <br> Test Circuit 1 $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{SS}} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{SS}} \text { to } \mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{DS}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Source OFF Leakage IS (OFF) <br> Drain OFF Leakage $I_{D}(O F F)$ <br> ADG725 <br> ADG731 <br> Channel ON Leakage $\mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | $\begin{aligned} & \pm 0.01 \\ & \pm 0.25 \\ & \pm 0.05 \\ & \pm 0.5 \\ & \pm 1 \\ & \pm 0.01 \\ & \pm 0.5 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 0.5 \\ & \pm 2.5 \\ & \pm 5 \\ & \pm 2.5 \\ & \pm 5 \end{aligned}$ | nA typ <br> nA max <br> nA typ <br> nA max <br> $n A \max$ <br> nA typ <br> $n A \max$ <br> $n A \max$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+2.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=+2.25 \mathrm{~V} /-1.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-1.25 \mathrm{~V} /+2.25 \mathrm{~V} ; \end{aligned}$ <br> Test Circuit 2 $\mathrm{V}_{\mathrm{S}}=+2.25 \mathrm{~V} /-1.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-1.25 \mathrm{~V} /+2.25 \mathrm{~V} \text {; }$ <br> Test Circuit 3 $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=+2.25 \mathrm{~V} /-1.25 \mathrm{~V} \text {; Test Circuit } 4$ |
| DIGITAL INPUTS <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ <br> Input Low Voltage, VINL <br> Input Current <br> $\mathrm{I}_{\text {INL }}$ or $\mathrm{I}_{\text {INH }}$ <br> $\mathrm{C}_{\mathrm{IN}}$, Digital Input Capacitance | $\begin{aligned} & 0.005 \\ & 5 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 0.7 \\ & \\ & \pm 0.5 \end{aligned}$ | V min <br> V max <br> $\mu \mathrm{A}$ typ $\mu \mathrm{A} \max$ pF typ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {INL }}$ or $\mathrm{V}_{\text {INH }}$ |
| DYNAMIC CHARACTERISTICS ${ }^{2}$ <br> $\mathrm{t}_{\text {TRANSITION }}$ <br> Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ <br> Charge Injection <br> Off Isolation <br> Channel-to-Channel Crosstalk <br> -3 dB Bandwidth <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{S}}$ (OFF) <br> $\mathrm{C}_{\mathrm{D}}$ (OFF) <br> ADG725 <br> ADG731 <br> $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ <br> ADG725 <br> ADG731 | 55 <br> 75 <br> 15 <br> 1 <br> $-72$ <br> $-72$ <br> 34 <br> 18 <br> 13 <br> 130 <br> 260 <br> 150 <br> 300 | 84 1 | ns typ <br> ns max <br> ns typ <br> ns min <br> pC typ <br> dB typ <br> dB typ <br> MHz typ <br> MHz typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ <br> pF typ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} ; \text { Test Circuit } 5 \\ & \mathrm{~V}_{\mathrm{S} 1}=1.5 \mathrm{~V} / 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S} 32}=0 \mathrm{~V} / 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=1.5 \mathrm{~V} ; \text { Test Circuit } 6 \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} ; \text { Test Circuit } 7 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} ; \end{aligned}$ <br> Test Circuit 8 $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ <br> Test Circuit 9 $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \text {; Test Circuit } 10$ $\mathrm{f}=1 \mathrm{MHz}$ $\mathrm{f}=1 \mathrm{MHz}$ $\mathrm{f}=1 \mathrm{MHz}$ $\mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{SS}}$ | 10 10 | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\mu \mathrm{A}$ typ $\mu \mathrm{A} \max$ $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+2.75 \mathrm{~V} \\ & \text { Digital Inputs }=0 \mathrm{~V} \text { or } 2.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{SS}}=-2.75 \mathrm{~V} \\ & \text { Digital Inputs }=0 \mathrm{~V} \text { or } 2.75 \mathrm{~V} \end{aligned}$ |

[^0]
## TIMING CHARACTERISTICS ${ }^{1,2}$

| Parameter | Limit at $\mathbf{T}_{\text {MIN }}, \mathbf{T}_{\text {MAX }}$ | Unit | Conditions/Comments |
| :--- | :--- | :--- | :--- |
| $\mathrm{f}_{\text {SCLK }}$ | 30 | $\mathrm{MHz} \max$ | SCLK Cycle Frequency |
| $\mathrm{t}_{1}$ | 33 | ns min | SCLK Cycle Time |
| $\mathrm{t}_{2}$ | 13 | ns min | SCLK High Time |
| $\mathrm{t}_{3}$ | 13 | ns min | SCLK Low Time |
| $\mathrm{t}_{4}$ | 13 | ns min | SYNC to SCLK Falling Edge Setup Time |
| $\mathrm{t}_{5}$ | 40 | ns min | Minimum SYNC Low Time |
| $\mathrm{t}_{6}$ | 5 | ns min | Data Setup Time |
| $\mathrm{t}_{7}$ | 4.5 | ns min | Data Hold Time |
| $\mathrm{t}_{8}$ | 33 | ns min | Minimum SYNC High Time |
| NOTES |  |  |  |

${ }^{1}$ See Figure 1.
${ }^{2}$ All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$.
Specifications subject to change without notice.


Figure 1. 3-Wire Serial Interface Timing Diagram


Figure 2. ADG725 Input Shift Register Contents


Figure 3. ADG731 Input Shift Register Contents

## ADG725/ADG731

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)
$\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{SS}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
$\mathrm{V}_{\mathrm{DD}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V
V ${ }_{\text {SS }}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . +0.3 V to -7 V
Analog Inputs ${ }^{2} \ldots \ldots . . . . . V_{\text {SS }}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ or 30 mA , Whichever Occurs First
Digital Inputs ${ }^{2} \ldots . . . . . . . . . . . . . . .-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ or 30 mA , Whichever Occurs First
Peak Current, S or D $\qquad$
(Pulsed at $1 \mathrm{~ms}, 10 \%$ Duty Cycle max)
Continuous Current, S or D 30 mA
Operating Temperature Range
Industrial (B Version) . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Storage Temperature Range . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$
Thermal Impedance (4-Layer Board)
48-lead LFCSP . . . . . . . . . . . . . . . . . . . . . . . . . . . $25^{\circ} \mathrm{C} / \mathrm{W}$
48-lead TQFP . . . . . . . . . . . . . . . . . . . . . . . . . . . $54.6^{\circ} \mathrm{C} / \mathrm{W}$
Lead Temperature, Soldering ( 10 seconds) . . . . . . . . . $300^{\circ} \mathrm{C}$
IR Reflow, Peak Temperature ( $<20$ seconds) . . . . . . . . $235^{\circ} \mathrm{C}$
NOTES
${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.
${ }^{2}$ Overvoltages at SCLK, $\overline{\text { SYNC }}$, DIN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADG725BCP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG725BCP-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG725BCP-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG725BSU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Plastic Quad Flat Package (TQFP) | SU-48 |
| ADG725BSU-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Plastic Quad Flat Package (TQFP) | SU-48 |
| ADG731BCP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG731BCP-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG731BCP-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Lead Frame Chip-Scale Package (LFCSP) | CP-48 |
| ADG731BSU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Plastic Quad Flat Package (TQFP) | SU-48 |
| ADG731BSU-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Plastic Quad Flat Package (TQFP) | SU-48 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG725/ADG731 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS

48-Lead LFCSP and TQFP


## PIN FUNCTION DESCRIPTIONS

| ADG725 | ADG731 | Mnemonic | Function |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1-12,25-40, \\ & 45-48 \end{aligned}$ | $\begin{aligned} & 1-12,25-40, \\ & 45-48 \end{aligned}$ | Sxx | Source. May be an input or output. |
| 13, 14 | 13, 14 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can be operated from a single supply of 1.8 V to 5.5 V and a dual supply of $\pm 2.5 \mathrm{~V}$. |
| 17 | 17 | $\overline{\text { SYNC }}$ | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it powers on the SCLK and DIN buffers and the input Shift Register is enabled. An 8-bit counter is also enabled. Data is transferred on the falling edges of the following clocks. After eight falling clock edges, switch conditions are automatically updated. $\overline{\text { SYNC may be used to frame the signal or just pulled low }}$ for a short period of time to enable the counter and input buffers. |
| 18 | 18 | DIN | Serial Data Input. Data is clocked into the 8-bit Input Register MSB first on the falling edge of the serial clock input. |
| 19 | 19 | SCLK | Serial Clock Input. Data is clocked into the Input Shift Register on the falling edge of the serial clock input. These devices can accommodate serial input rates of up to 30 MHz . |
| 23 | 23 | GND | Ground Reference |
| 24 | 24 | $\mathrm{V}_{\text {SS }}$ | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect to GND. |
| 41, 43 | N/A | DA, DB | Drain. May be an input or output. |
| N/A | 43 | D | Drain. May be an input or output. |

Table I. ADG725 Truth Table

| A3 | A2 | A1 | A0 | $\overline{\text { EN }}$ | $\overline{\mathbf{C S A}}$ | $\overline{\mathbf{C S B}}$ | Switch Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| X | X | X | X | X | 1 | 1 | Retains Previous Switch Condition |
| X | X | X | X | 1 | X | X | All Switches OFF |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | S1A - DA, S1B - DB |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | S2A - DA, S2B - DB |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | S3A - DA, S3B - DB |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | S4A - DA, S4B - DB |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | S5A - DA, S5B - DB |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | S6A - DA, S6B - DB |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | S7A - DA, S7B - DB |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | S8A - DA, S8B - DB |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | S9A - DA, S9B - DB |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | S10A - DA, S10B - DB |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | S11A - DA, S11B - DB |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | S12A - DA, S12B - DB |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | S13A - DA, S13B - DB |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | S14A - DA, S14B - DB |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | S15A - DA, S15B - DB |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | S16A - DA, S16B - DB |

X = Don't Care
Table II. ADG731 Truth Table

| A4 | A3 | A2 | A1 | A0 | $\overline{\mathbf{E N}}$ | $\overline{\mathbf{C S A}}$ | Switch Condition |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| X | X | X | X | X | X | 1 | Retains Previous Switch Condition |
| X | X | X | X | X | 1 | X | All Switches OFF |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 | 0 | 2 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 3 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 4 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 5 |
| 0 | 0 | 1 | 0 | 1 | 0 | 0 | 6 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 7 |
| 0 | 0 | 1 | 1 | 1 | 0 | 0 | 8 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 9 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 10 |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | 11 |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | 12 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 13 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 14 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 15 |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 16 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 17 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 18 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 19 |
| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 20 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 21 |
| 1 | 0 | 1 | 0 | 1 | 0 | 0 | 22 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 23 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 24 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 25 |
| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 26 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | 27 |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 28 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 29 |
| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 30 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 31 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 32 |
| X | Don't | Care |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
| aded from | Arrow.com. |  |  |  |  |  |  |

## TERMINOLOGY

| $\overline{V_{D D}}$ | Most Positive Power Supply Potential. |
| :---: | :---: |
| $\mathrm{V}_{\text {SS }}$ | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, connect to GND. |
| $\mathrm{I}_{\mathrm{DD}}$ | Positive Supply Current. |
| $\mathrm{I}_{\text {SS }}$ | Negative Supply Current. |
| GND | Ground (0 V) Reference. |
| S | Source Terminal. May be an input or output. |
| D | Drain Terminal. May be an input or output. |
| $\mathrm{V}_{\mathrm{D}}\left(\mathrm{V}_{\mathrm{S}}\right)$ | Analog Voltage on Terminals D, S. |
| $\mathrm{R}_{\mathrm{ON}}$ | Ohmic Resistance between D and S. |
| $\Delta \mathrm{R}_{\text {ON }}$ | On Resistance Match between any Two Channels. |
| $\mathrm{R}_{\text {FLAT(ON) }}$ | Flatness is defined as the difference between the maximum and minimum value of on resistance, as measured over the specified analog signal range. |
| $\mathrm{I}_{\text {S }}$ (OFF) | Source Leakage Current with the Switch OFF. |
| $\mathrm{I}_{\mathrm{D}}$ (OFF) | Drain Leakage Current with the Switch OFF. |
| $\mathrm{I}_{\mathrm{D}}, \mathrm{I}_{\mathrm{S}}(\mathrm{ON})$ | Channel Leakage Current with the Switch ON. |
| $\mathrm{V}_{\text {INL }}$ | Maximum Input Voltage for Logic 0. |
| $\mathrm{V}_{\text {INH }}$ | Minimum Input Voltage for Logic 1. |
| $\mathrm{I}_{\text {INL }}\left(\mathrm{I}_{\text {INH }}\right)$ | Input Current of the Digital Input. |
| $\mathrm{C}_{S}(\mathrm{OFF})$ | OFF Switch Source Capacitance. Measured with reference to ground. |
| $\mathrm{C}_{\mathrm{D}}$ (OFF) | OFF Switch Drain Capacitance. Measured with reference to ground. |
| $\mathrm{C}_{\mathrm{D}}, \mathrm{C}_{\mathrm{S}}(\mathrm{ON})$ | ON Switch Capacitance. Measured with reference to ground. |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance. |
| $\mathrm{t}_{\text {TRANSITION }}$ | Delay time measured between the $50 \%$ points of the eighth clock falling edge and $90 \%$ points of the output when switching from one address state to another. |
| $\mathrm{t}_{\mathrm{D}}$ | OFF time measured between the $80 \%$ points of both switches when switching from one address state to another. |
| Charge Injection | A measure of the glitch impulse transferred from the digital input to the analog output during switching. |
| OFF Isolation | A measure of unwanted signal coupling through an OFF switch. |
| Crosstalk | A measure of unwanted signal is coupled through from one channel to another as a result of parasitic capacitance. |
| On Response | The Frequency Response of the ON Switch. |
| Insertion Loss | The Loss Due to the On Resistance of the Switch. |

## ADG725/ADG731-Typical Performance Characteristics



TPC 1. On Resistance vs. $V_{D}\left(V_{S}\right)$, Single Supply


TPC 4. On Resistance vs. $V_{D}\left(V_{S}\right)$, Single Supply


TPC 7. ADG731 Charge Injection vs. Source Voltage


TPC 2. On Resistance vs. $V_{D}\left(V_{S}\right)$, Dual Supply


TPC 5. On Resistance vs. $V_{D}\left(V_{S}\right)$, Dual Supply


TPC 8. Switching Times vs. Temperature


TPC 3. On Resistance vs. $V_{D}\left(V_{S}\right)$ for Different Temperatures, Single Supply


TPC 6. Leakage Currents vs. Temperature


TPC 9. Logic Threshold Voltage vs. Supply Voltage


TPC 10. OFF Isolation vs. Frequency


TPC 11. Crosstalk vs. Frequency


TPC 12. ON Response vs. Frequency

## Test Circuits



Test Circuit 1. On Resistance


Test Circuit 2. $I_{S}$ (OFF)


Test Circuit 3. $I_{D}$ (OFF)


Test Circuit 4. $I_{D}(O N)$

## TEST CIRCUITS (continued)



Test Circuit 5. Switching Time of Multiplexer, $t_{\text {TRANSITION }}$


Test Circuit 6. Break-Before-Make Delay, topen


Test Circuit 7. Charge Injection


Test Circuit 8. OFF Isolation

*SIMILAR CONNECTION FOR ADG725
CHANNEL-TO-CHANNEL CROSSTALK $=20$ LOG $\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{S}}}$
Test Circuit 9. Channel-to-Channel Crosstalk

*SIMILAR CONNECTION FOR ADG725
Test Circuit 10. Bandwidth

## POWER-ON RESET

On power-up of the device, all switches will be in the OFF condition. The Internal Shift Register is filled with zeros and will remain so until a valid write takes place.

## SERIAL INTERFACE

The ADG725 and ADG731 have a 3-wire serial interface ( $\overline{\text { SYNC }}$, SCLK, and DIN) that is compatible with SPI, QSPI, and MICROWIRE interface standards and most DSPs.
Figure 1 shows the timing diagram of a typical write sequence.
Data is written to the 8 -bit Shift Register via DIN under the control of the SYNC and SCLK signals.
When SYNC goes low, the Input Shift Register is enabled. An 8 -bit counter is also enabled. Data from DIN is clocked into the Shift Register on the falling edge of SCLK. Figures 2 and 3 show the contents of the Input Shift Registers for these devices. When the part has received eight clock cycles after $\overline{\text { SYNC }}$ has been pulled low, the switches are automatically updated with the new configuration and the Input Shift Register is disabled.
The ADG725 $\overline{\mathrm{CSA}}$ and $\overline{\mathrm{CSB}}$ data bits allow the user the flexibility to change the configuration of either or both banks of the multiplexer.

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to the ADG725/ADG731 is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire interface consisting of a clock signal, a data signal, and a synchronization signal. The ADG725/ADG731 requires an 8 -bit data-word with data valid on the falling edge of SCLK.

Figures 4-7 illustrate simple 3-wire interfaces with popular microcontrollers and DSPs.

## ADSP-21xx to ADG725/ADG731 Interface

The ADSP-21xx family of DSPs are easily interfaced to the ADG725/ADG731 without the need for extra logic. Figure 4 shows an example of an SPI interface between the ADG725/ ADG731 and the ADSP-2191M. SCK of the ADSP-2191M drives the SCLK of the mux, while the MOSI output drives the serial data line, DIN. $\overline{\text { SYNC }}$ is driven from one of the port lines, in this case SPIxSEL.


Figure 4. ADSP-2191M to ADG725/ADG731 Interface

A serial interface between the ADG725/ADG731 and the ADSP2191M SPORT is shown in Figure 5. In this interface example, SPORT0 is used to transfer data to the switch. Transmission is initiated by writing a word to the Tx Register after the SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP's serial clock and clocked into the ADG725/ADG731 on the falling edge of its SCLK. The update of each switch condition takes place automatically after the eighth SCLK falling edge, regardless of the frame sync condition.
Communication between two devices at a given clock speed is possible when the following specs are compatible: frame sync delay and frame sync setup and hold, data delay and data setup and hold, and SCLK width. The ADG725/ADG31 expects a $\mathrm{t}_{4}$ ( $\overline{\text { SYNC }}$ falling edge to SCLK falling edge set-up time) of 13 ns minimum. Consult the ADSP-21xx User Manual for information on clock and frame sync frequencies for the SPORT Register.
The SPORT Control Register should be set up as follows:

$$
\begin{aligned}
& \text { TFSW }=1 \text {, Alternate Framing } \\
& \text { INVTFS }=1 \text {, Active Low Frame Signal } \\
& \text { DTYPE }=00 \text {, Right Justify Data } \\
& \text { ISCLK }=1 \text {, Internal Serial Clock } \\
& \text { TFSR }=1 \text {, Frame Every Word } \\
& \text { ITFS = 1, Internal Framing Signal } \\
& \text { SLEN = 0111, 8-Bit Data-Word }
\end{aligned}
$$



Figure 5. ADSP-2191M to ADG725/ADG731 Interface

## 8051 to ADG725/ADG731 Interface

A serial interface between the ADG725/ADG731 and the 8051 is shown in Figure 6. TXD of the 8051 drives SCLK of the ADG725/ADG731, while RXD drives the serial data line, DIN. P3.3 is a bit-programmable pin on the serial port and is used to drive $\overline{\mathrm{SYNC}}$.

The 8051 provides the LSB of its SBUF Register as the first bit in the data stream. The user will have to ensure that the data in the SBUF Register is arranged correctly as the switch expects MSB first.
When data is to be transmitted to the switch, P3.3 is taken low. Data on RXD is clocked out of the microcontroller on the rising edge of TXD and is valid on the falling edge. As a result, no glue logic is required between the ADG725/ADG731 and microcontroller interface.

*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 6. 8051 to ADG725/ADG731 Interface

## MC68HC11 Interface to ADG725/ADG731

Figure 7 shows an example of a serial interface between the ADG725/ADG731 and the MC68HC11 microcontroller. SCK of the 68 HC 11 drives the SCLK of the mux, while the MOSI output drives the serial data line, DIN. $\overline{\text { SYNC }}$ is driven from one of the port lines, in this case PC7. The 68 HC 11 is configured for Master Mode: $\mathrm{MSTR}=1, \mathrm{CPOL}=0$, and $\mathrm{CPHA}=1$. When data is transferred to the part, PC7 is taken low, and data is transmitted MSB first. Data appearing on the MOSI output is valid on the falling edge of SCK.


Figure 7. MC68HC11 Interface to ADG725/ADG731

## APPLICATION CIRCUITS

ADG725/ADG731 in an Optical Network Control Loop
The ADG725/ADG731 can be used in optical network applications that have higher port counts and greater multiplexing requirements. The ADG725/ADG731 are well suited to these applications because they allow a single control circuit to connect a higher number of channels without increasing board size and design complexity.
In the circuit shown in Figure 8, the 0 V to 5 V outputs of the AD5532HS are amplified to a range of 0 V to 180 V and then used to control actuators that determine the position of MEMS mirrors in an optical switch. The exact position of each mirror is measured using sensors. The sensor readings are muxed using the ADG731, a 32-channel switch, and fed back to a singlechannel 14-bit ADC (AD7894).
The control loop is driven by an ADSP-2191L, a 32-bit DSP with an SPI compatible SPORT interface. It writes data to the DAC, controls the multiplexer, and reads data from the ADC via a 3-wire serial interface.


Figure 8. Optical Network Control Loop
Expand the Number of Selectable Serial Devices Using the ADG725/ADG731
The SYNC pin of the ADG725/ADG731 can be used to select one of a number of multiplexers. All devices receive the same serial clock and serial data, but only one device will receive the
$\overline{\text { SYNC }}$ signal at any one time. The mux addressed will be determined by the decoder. There will be some digital feedthrough from the digital input lines. Using a burst clock will minimize the effects of digital feedthrough on the analog signal channels. Figure 9 shows a typical circuit.


Figure 9. Addressing Multiple ADG725/ADG731s Using a Decoder

## OUTLINE DIMENSIONS

## 48-Lead Lead Frame Chip Scale Package [LFCSP] (CP-48)

Dimensions shown in millimeters


48-Lead Thin Plastic Quad Flat Package [TQFP]
(SU-48)
Dimensions shown in millimeters


## Revision History

Location Page
6/03-Data Sheet changed from REV. 0 to REV. A.
Edits to ORDERING GUIDE ..... 6
Edits to PIN CONFIGURATIONS ..... 7
Edits to PIN FUNCTION DESCRIPTIONS ..... 7
Changes to Test Circuit 3 ..... 11
Updated OUTLINE DIMENSIONS ..... 16


[^0]:    NOTES
    ${ }^{1}$ Temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
    ${ }^{2}$ Guaranteed by design, not subject to production test.
    Specifications subject to change without notice.

