## features

- 3-Wire Serial Digital Interface
- Data Retransmission Allows Series Connection with Serial A/D Converters
- Single $3 V$ to $\pm 5 \mathrm{~V}$ Supply Operation
- Analog Inputs May Extend to Supply Rails
- Low Charge Injection
- Low Ron: $75 \Omega$ Max
- Low Leakage: $\pm 5 \mathrm{nA}$ Max
- Guaranteed Break-Before-Make
- TTL/CMOS Compatible for All Digital Inputs
- Cascadable to Allow Additional Channels
- Can Be Used as a Demultiplexer


## APPLICATIONS

- Data Acquisition Systems
- Communication Systems
- Signal Multiplexing/Demultiplexing


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1390$ is a high performance CMOS 8-to- 1 analog multiplexer. It features a 3 -wire digital interface with a bidirectional data retransmission feature, allowing it to be wired in series with a serial $A / D$ converter while using only one serial port. The interface also allows several LTC1390s to be wired in series or parallel, increasing the number of MUX channels available using only a single digital port. All the above features are also valid when LTC1390 operates as a demultiplexer such as with a D/A converter.
The LTC1390 features a typical $R_{\text {ON }}$ of $45 \Omega$, typical switch leakage of 50 pA , and guaranteed break-before-make operation. Charge injection is $\pm 10 \mathrm{pC}$ maximum. All digital inputs are TTL and CMOS compatible when operated from single or dual supplies. The inputs can withstand 100 mA fault currents.
The LTC1390 is available in 16-pin PDIP and narrow S0 packages.
$\boldsymbol{\mathcal { C }}$, LTC and LT are registered trademarks of Linear Technology Corporation.

## TYPICAL APPLICATION




ABSOLUTE MAXIMUM RATINGS
(Note 1)
Total Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) ............................. 15 V
Input Voltage
Analog Inputs $\qquad$ $\mathrm{V}^{-}-0.3 \mathrm{~V}$ to $\mathrm{V}^{+}+0.3 \mathrm{~V}$
Digital Inputs $\qquad$ -0.3 V to 15 V
Digital Outputs .......................... -0.3 V to $\mathrm{V}^{+}+0.3 \mathrm{~V}$
Power Dissipation ............................................ 500 mW
Operating Temperature Range $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$

PACKAGE/ORDER INFORMATION


Consult factory for Industrial and Military grade parts.

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ operating temperature unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switch |  |  |  |  |  |  |  |
| $V_{\text {ANALOG }}$ | Analog Signal Range | (Note 2) | $\bullet$ | -5 |  | 5 | V |
| $\mathrm{R}_{\text {ON }}$ | On Resistance | $\begin{aligned} & \mathrm{V}_{S}= \pm 3.5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA} \\ & \mathrm{~T}_{\text {MIN }} \\ & 25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{MAX}} \end{aligned}$ |  |  | 45 | $\begin{gathered} 75 \\ 75 \\ 120 \end{gathered}$ | $\Omega$ $\Omega$ $\Omega$ |
|  | $\Delta \mathrm{R}_{\text {ON }}$ vs $\mathrm{V}_{\text {S }}$ |  |  |  | 20 |  | \% |
|  | $\Delta \mathrm{R}_{\text {ON }}$ vs Temperature |  |  |  | 0.5 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {( }}^{\text {OFF })}$ | Off Input Leakage | $V_{S}=4 \mathrm{~V}, V_{D}=-4 \mathrm{~V} ; \mathrm{V}_{\mathrm{S}}=-4 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4 \mathrm{~V}$ <br> Channel Off | $\bullet$ |  | 0.05 | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA |
| $I_{\text {( }(\text { OFF) }}$ | Off Output Leakage | $V_{S}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-4 \mathrm{~V} ; \mathrm{V}_{S}=-4 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4 \mathrm{~V}$ <br> Channel Off | $\bullet$ |  | 0.05 | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA |
| $\mathrm{I}_{\mathrm{D} \text { (ON) }}$ | On Channel Leakage | $V_{S}=V_{D}= \pm 4 \mathrm{~V}$ <br> Channel On | $\bullet$ |  | 0.05 | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA |


| $\mathrm{V}_{\text {INH }}$ | High Level Input Voltage | $\mathrm{V}^{+}=5.25 \mathrm{~V}$ | $\bullet$ | 2.4 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IIL }}$ | Low Level Input Voltage | $\mathrm{V}^{+}=4.75 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 | V |
| $\mathrm{IINL}^{\text {I INH }}$ | Low or High Level Current | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V^{+}=4.75 \mathrm{~V}, I_{0}=10 \mu \mathrm{~A} \\ & \mathrm{~V}^{+}=4.75 \mathrm{~V}, I_{0}=360 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ | 2.4 | $\begin{aligned} & 4.74 \\ & 4.50 \end{aligned}$ |  | V |
| $\mathrm{V}_{0}$ | Low Level Output Voltage | $\mathrm{V}^{+}=4.75 \mathrm{~V}, \mathrm{I}_{0}=0.5 \mathrm{~mA}$ | $\bullet$ |  | 0.16 | 0.8 | V |

## electrichl characteristics

$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ operating temperature unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic |  |  |  |  |  |  |  |
| ${ }_{\text {f CLK }}$ | Clock Frequency |  |  |  |  | 5 | MHz |
| $\mathrm{t}_{\mathrm{ON}}$ | Enable Turn-On Time | $\mathrm{V}_{S}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |  |  | 260 | 400 | ns |
| $\mathrm{t}_{\text {OFF }}$ | Enable Turn-Off Time | $\mathrm{V}_{S}=2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |  |  | 100 | 200 | ns |
| $\mathrm{t}_{\text {OPEN }}$ | Break-Before-Make Interval |  |  | 35 | 155 |  | ns |
| OIRR | Off Isolation | $V_{S}=2 V_{\text {P-P, }}, R_{L}=1 \mathrm{k}, \mathrm{f}=100 \mathrm{kHz}$ |  |  | 70 |  | dB |
| OInJ | Charge Injection | $\mathrm{R}_{S}=0, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{V}_{S}=1 \mathrm{~V}$ (Note 2) |  |  | $\pm 2$ | $\pm 10$ | pC |
| $\mathrm{C}_{\text {S(OFF) }}$ | Source Off Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {D(OFF) }}$ | Drain Off Capacitance |  |  |  | 10 |  | pF |
| Supply |  |  |  |  |  |  |  |
| ${ }^{+}$ | Positive Supply Current | All Logic Inputs Tied Together, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | $\bullet$ |  | 15 | 40 | $\mu \mathrm{A}$ |
| $1^{-}$ | Negative Supply Current | All Logic Inputs Tied Together, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | $\bullet$ |  | 15 | 40 | $\mu \mathrm{A}$ |

$\mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=\mathrm{GND}=\mathbf{0}, \mathrm{T}_{\mathrm{A}}=$ operating temperature unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switch |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AnaLog }}$ | Analog Signal Range | (Note 2) | $\bullet$ | 0 |  | 3 | V |
| $\mathrm{R}_{\text {ON }}$ | On Resistance | $\begin{aligned} & \mathrm{V}_{S}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA} \\ & \mathrm{~T}_{\text {MIN }} \\ & 25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\text {MAX }} \end{aligned}$ |  |  | 200 | $\begin{aligned} & 255 \\ & 255 \\ & 300 \end{aligned}$ | $\Omega$ $\Omega$ $\Omega$ |
|  | $\Delta \mathrm{R}_{\text {ON }}$ vs $\mathrm{V}_{\text {S }}$ |  |  |  | 20 |  | \% |
|  | $\Delta \mathrm{R}_{\text {ON }}$ vs Temperature |  |  |  | 0.5 |  | \% $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {( }}$ (OFF) | Off Input Leakage | $V_{S}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0.5 \mathrm{~V} ; \mathrm{V}_{S}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=2.5 \mathrm{~V} \text { (Note 3) }$ <br> Channel Off | $\bullet$ |  | $\pm 0.05$ | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA nA |
| $I_{\text {( }(\text { OFF) }}$ | Off Output Leakage | $V_{S}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0.5 \mathrm{~V} ; \mathrm{V}_{S}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=2.5 \mathrm{~V} \text { (Note 3) }$ <br> Channel Off | $\bullet$ |  | $\pm 0.05$ | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA nA |
| $I_{\text {d (ON })}$ | On Channel Leakage | $V_{S}=V_{D}=0.5 \mathrm{~V}, V_{S}=V_{D}=2.5 \mathrm{~V} \text { (Note 3) }$ <br> Channel On | $\bullet$ |  | $\pm 0.05$ | $\begin{gathered} \pm 5 \\ \pm 50 \end{gathered}$ | nA nA |

## Input

| $\mathrm{V}_{\text {INH }}$ | High Level Input Voltage | $\mathrm{V}^{+}=3.3 \mathrm{~V}$ | $\bullet$ | 2.4 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IIL }}$ | Low Level Input Voltage | $\mathrm{V}^{+}=2.7 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 |  |
| $\mathrm{IINL}^{\text {I INH }}$ | Low or High Level Current | $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | $\bullet$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OH }}$ | High Level Output Voltage | $\begin{aligned} & \mathrm{V}^{+}=2.7 \mathrm{~V}, \mathrm{I}_{0}=20 \mu \mathrm{~A} \\ & \mathrm{~V}^{+}=2.7 \mathrm{~V}, \mathrm{I}_{0}=400 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ | 2 | $\begin{aligned} & \hline 2.68 \\ & 2.27 \end{aligned}$ |  | V |
| $\mathrm{V}_{0}$ | Low Level Output Voltage | $\begin{aligned} & V^{+}=2.7 \mathrm{~V}, \mathrm{I}_{0}=20 \mu \mathrm{~A} \\ & \mathrm{~V}^{+}=2.7 \mathrm{~V}, \mathrm{I}_{0}=300 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.01 \\ & 0.15 \end{aligned}$ | 0.8 | V |

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=3 \mathrm{~V}, \mathrm{~V}^{-}=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ operating temperature unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic |  |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK }}$ | Clock Frequency |  |  |  |  | 5 | MHz |
| ton | Enable Turn-On Time | $\mathrm{V}_{S}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ (Note 4) |  |  | 490 | 700 | ns |
| $\mathrm{t}_{\text {OFF }}$ | Enable Turn-Off Time | $\mathrm{V}_{S}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ (Note 4) |  |  | 190 | 300 | ns |
| topen | Break-Before-Make Interval | (Note 4) |  | 125 | 290 |  | ns |
| OIRR | Off Isolation | $V_{S}=2 V_{\text {P-P, }}, R_{L}=1 \mathrm{k}, \mathrm{f}=100 \mathrm{kHz}$ |  |  | 70 |  | dB |
| Oinj | Charge Injection | $\mathrm{R}_{S}=0, C_{L}=1000 \mathrm{pF}, \mathrm{V}_{S}=1 \mathrm{~V}$ (Note 2) |  |  | $\pm 1$ | $\pm 5$ | pC |
| $\mathrm{C}_{\text {S(OFF) }}$ | Source Off Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {D(OFF) }}$ | Drain Off Capacitance |  |  |  | 10 |  | pF |
| Supply |  |  |  |  |  |  |  |
| ${ }^{+}$ | Positive Supply Current | All Logic Inputs Tied Together, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ | $\bullet$ |  | 0.2 | 2 | $\mu \mathrm{A}$ |

The denotes specifications which apply over the full operating Note 3: Leakage current with a single 3V supply is guaranteed by
temperature range.
Note 1: Absolute maximum ratings are those beyond which the safety of the device may be impaired.
correlation with the leakage current of the $\pm 5 \mathrm{~V}$ supply.
Note 4: Timing specifications with a single 3 V supply is guaranteed by correlation with the timing specifications of the $\pm 5 \mathrm{~V}$ supply.

Note 2: Guaranteed by design.

## TYPICAL PGRFORMAOCE CHARACTERISTICS



## PIn fUnCTIOnS

SO to S7 (Pins 1 to 8): Analog Multiplexer Inputs/Analog Demultiplexer Outputs.

GND (Pin 9): Digital Ground. Connect to system ground.

CLK (Pin 10): System Clock (TTL/CMOS Compatible). The clock synchronizes the channel selection bits and the serial data transfer from Data 1 to Data 2.

## PIn functions

$\overline{\mathrm{CS}}$ (Pin 11): Chip Select Input (TTL/CMOS Compatible). A logic high on this input enables LTC1390 to read in the channel selection bits and allow data transfer from Data 1 to Data 2. A logic low enables the desired channel for analog signal transmission and allows data transfer from Data 2 to Data 1.
Data 1 (Pin 12): Bidirectional Digital Input/Output (TTL/ CMOS Compatible). Input for the channel selection bits.

Data 2 (Pin 13): Bidirectional Digital Input/Output (TTL/ CMOS Compatible).
$\mathbf{V}^{-}$(Pin 14): Negative Supply. For $\pm 5 \mathrm{~V}$ dual supply applications, |V| should not exceed |V+| by more than $20 \%$ for proper channel selection.
D (Pin 15): Analog Multiplexer Output/Analog Demultiplexer Input.
V+ (Pin 16): Positive Supply.

## APPLICATIONS InFORMATION

## Multiplexer Operation

Figure 1 shows the block diagram of the components within the LTC1390 required for MUX operation. The LTC1390 uses Data 1 to select its 8 channels and a chip select input $\overline{\mathrm{CS}}$ to switch on the selected channel as shown in Figure 2.


Figure 1: Simplified Block Diagram of the MUX Operation

When $\overline{\mathrm{CS}}$ is high, the input data on the Data 1 pin is latched into the 4-bit shift register on each rising clock edge. The input data consists of an "EN" bit and a string of three bits for channel selection. If "EN" bit is logic high as illustrated in the first input data sequence, it enables the selected channel. To ensure correct operation, the $\overline{\mathrm{CS}}$ must be pulled low before the next rising clock edge.
Once the $\overline{\mathrm{CS}}$ is pulled low, all channels are simultaneously switched off to ensure a break-before-make interval. After a delay of $t_{O N}$, the selected channel is switched on allowing signal transmission. The selected channel remains on until the next falling edge of $\overline{\mathrm{CS}}$, and after a delay of $\mathrm{t}_{\mathrm{OFF}}$, it terminates the analog signal transmission and subsequently allows the selection of the next channel. If "EN" bit is logic low, as illustrated in the second data sequence, it disables all channels and there will be no analog signal


Figure 2: Multiplexer Operation

## APPLICATIONS INFORMATION

transmission. Table 1 shows the various bit combinations for channel selection.

Table 1. Logic Table for Channel Selection

| CHANNEL STATUS | EN | B2 | B1 | BO |
| :--- | :---: | :---: | :---: | :---: |
| All Off | 0 | $X$ | $X$ | $X$ |
| S0 | 1 | 0 | 0 | 0 |
| $S 1$ | 1 | 0 | 0 | 1 |
| $S 2$ | 1 | 0 | 1 | 0 |
| $S 3$ | 1 | 0 | 1 | 1 |
| $S 4$ | 1 | 1 | 0 | 0 |
| $S 5$ | 1 | 1 | 0 | 1 |
| $S 6$ | 1 | 1 | 1 | 0 |
| $S 7$ | 1 | 1 | 1 | 1 |

## Digital Data Transfer Operation

The block diagram of Figure 3 shows the components contained within the LTC1390 required for digital data transfer. Digital data transfer operation can be performed from Data 1 to Data 2 and vice versa as shown in Figure 4. When $\overline{C S}$ is high, Buffer 1 is enabled and Buffer 2 is disabled. The digital input data is fed into the 4-bit shift register and then shifted to the MUX switches for channel


Figure 3. Simplified Block Diagram of the Digital Data Transfer Operation


Figure 4. Digital Data Transfer Operation
selection or to Data 2 via Buffer 1 for data transfer. Data appears at Data 2 after the fourth rising edge of the clock. When $\overline{C S}$ is low, Buffer 2 is enabled and Buffer 1 is disabled, thus digital input data is directly transferred from Data 2 to Data 1 without any clock delay.

## Multiplexer Expansion

Several LTC1390s can be daisy-chained to expand the number of multiplexer inputs. No additional interface ports are required for the expansion. Figure 5 shows two LTC1390s connected at their analog outputs to form a 16-to-1 multiplexer at the input to an LTC1286 A/D converter.


Figure 5. Daisy-Chaining Two LTC1390s for Expansion
To ensure that only one channel is switched on at any one time, two sets of channel selection bits are needed for Data as shown in Figure 6. The first data sequence is used to switch off one MUX and the second data sequence is used to select one channel from the other MUX, or vice versa. In other words, if bit "ENA" is high and bit "ENB" is low, one channel of MUX A is switched on and all channels of MUX B are switched off. If bit "ENA" is low and bit "ENB" is high, all channels of MUX A are switched off and one channel of MUX B is switched on.

## APPLICATIONS InFORMATION



Figure 6. Timing Diagram for Figure 5

## TYPICAL APPLICATIONS

Daisy-Chaining Five LTC1390s


## TYPICAL APPLICATIONS

Interfacing LTC1390 with LTC1257 for Demultiplex Operation


PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC201A/LTC202/LTC203 | Micropower, Low Charge Injection, Quad CMOS Analog Switches | Each Channel is Independently Controlled |
| LTC221/LTC222 | Micropower, Low Charge Injection, Quad CMOS Analog Switches with Data Latches | Parallel Controlled with Data Latches |
| LTC128x/LTC129x | Serial A/Ds with Integral MUXs |  |
|  |  | sn1390 1390ts |
| Linear Technology Corporation 1630 McCarthy Blva., Milpitas, CA 95035-7487 (408) 432-1900 • FAX: 4008) 434-0507 • TELEX: 499-3977 |  |  |

