

# Current Output 12-/14-/16-Bit SoftSpan DACs with Parallel I/O

## **FEATURES**

- Six Programmable Output Ranges
   Unipolar: 0V to 5V, 0V to 10V
   Bipolar: ±5V, ±10V, ±2.5V, -2.5V to 7.5V
- Maximum 16-Bit INL Error: ±1 LSB over Temperature
- Low 1µA (Maximum) Supply Current
- Guaranteed Monotonic over Temperature
- Low Glitch Impulse 1nV s
- 2.7V to 5.5V Single Supply Operation
- 2µs Settling Time to ±1 LSB
- Reference Input: ±15V
- Parallel Interface with Readback of All Registers
- Asynchronous CLR Pin Clears DAC Output to 0V in Any Output Range
- Power-On Reset to 0V
- 38-Pin 5mm × 7mm QFN Package

### **APPLICATIONS**

- High Resolution Offset and Gain Adjustment
- Process Control and Industrial Automation
- Automatic Test Equipment
- Data Acquisition Systems

### DESCRIPTION

The LTC®2751 is a family of 12-, 14-, and 16-bit multiplying parallel-input, current-output DACs. They operate from a single 2.7V to 5.5V supply. All parts are guaranteed monotonic over temperature. The LTC2751A-16 provides 16-bit performance (±1LSBINL and DNL) over temperature without any adjustments. These SoftSpan™ DACs offer six output ranges—two unipolar and four bipolar—that can be programmed through the parallel interface, or pinstrapped for operation in a single range.

These parts use a bidirectional input/output parallel interface that allows readback of any on-chip register. A power-on circuit resets the DAC output to 0V when power is initially applied. A logic low on the CLR pin asynchronously clears the DAC to 0V in any output range.

The parts are specified over commercial and industrial temperature ranges.

(CT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### TYPICAL APPLICATION

#### 16-Bit DAC with Software Selectable Ranges



#### LTC2751-16 Integral Nonlinearity



# **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2)

| I <sub>OUT1</sub> , I <sub>OUT2</sub> , R <sub>COM</sub> to GND                       | ±0.3V      |
|---------------------------------------------------------------------------------------|------------|
| R <sub>FB</sub> , R <sub>OFS</sub> , R <sub>IN</sub> , REF, R <sub>VOS</sub> to GND   |            |
| V <sub>DD</sub> to GND                                                                | 0.3V to 7V |
| S2, S1, S0, D15-D0, MSPAN, READ, $\overline{D}$ /S, $\overline{WR}$ ,                 |            |
| UPD, $\overline{\text{CLR}}$ to GND $-0.3\text{V}$ to $\text{V}_{DD}$ + $0.3\text{V}$ | (7V Max)   |

| Operating Temperature Range  |                |
|------------------------------|----------------|
| LTC2751C                     | 0°C to 70°C    |
| LTC27511                     | 40°C to 85°C   |
| Maximum Junction Temperature | 125°C          |
| Storage Temperature Range    | –65°C to 150°C |

# PIN CONFIGURATION







# ORDER INFORMATION

| LEAD FREE FINISH    | TAPE AND REEL         | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|---------------------|-----------------------|---------------|---------------------------------|-------------------|
| LTC2751CUHF-12#PBF  | LTC2751CUHF-12#TRPBF  | 275112        | 38-Lead (5mm × 7mm) Plastic QFN | 0°C to 70°C       |
| LTC2751IUHF-12#PBF  | LTC2751IUHF-12#TRPBF  | 275112        | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 85°C     |
| LTC2751CUHF-14#PBF  | LTC2751CUHF-14#TRPBF  | 275114        | 38-Lead (5mm × 7mm) Plastic QFN | 0°C to 70°C       |
| LTC2751IUHF-14#PBF  | LTC2751IUHF-14#TRPBF  | 275114        | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 85°C     |
| LTC2751BCUHF-16#PBF | LTC2751BCUHF-16#TRPBF | 275116        | 38-Lead (5mm × 7mm) Plastic QFN | 0°C to 70°C       |
| LTC2751BIUHF-16#PBF | LTC2751BIUHF-16#TRPBF | 275116        | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 85°C     |
| LTC2751ACUHF-16#PBF | LTC2751ACUHF-16#TRPBF | 275116        | 38-Lead (5mm × 7mm) Plastic QFN | 0°C to 70°C       |
| LTC2751AIUHF-16#PBF | LTC2751AIUHF-16#TRPBF | 275116        | 38-Lead (5mm × 7mm) Plastic QFN | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



# **ELECTRICAL CHARACTERISTICS** $V_{DD} = 5V$ , $V_{REF} = 5V$ unless otherwise specified. The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ .

|                    |                                           |                                                               |   | L   | TC2751   | -12             | L1  | C2751    | 14            | LT  | C2751B   | -16        | LTC2751A-16 |               |              |          |
|--------------------|-------------------------------------------|---------------------------------------------------------------|---|-----|----------|-----------------|-----|----------|---------------|-----|----------|------------|-------------|---------------|--------------|----------|
| SYMBOL             | PARAMETER                                 | CONDITIONS                                                    |   | MIN | TYP      | MAX             | MIN | TYP      | MAX           | MIN | TYP      | MAX        | MIN         | TYP           | MAX          | UNITS    |
| Static Pe          | rformance                                 |                                                               |   |     |          |                 |     |          |               |     |          |            |             |               |              |          |
|                    | Resolution                                |                                                               | • | 12  |          |                 | 14  |          |               | 16  |          |            | 16          |               |              | Bits     |
|                    | Monotonicity                              |                                                               | • | 12  |          |                 | 14  |          |               | 16  |          |            | 16          |               |              | Bits     |
| DNL                | Differential<br>Nonlinearity              |                                                               | • |     |          | ±1              |     |          | ±1            |     |          | ±1         |             | ±0.2          | ±1           | LSB      |
| INL                | Integral<br>Nonlinearity                  |                                                               | • |     |          | ±1              |     |          | ±1            |     |          | ±2         |             | ±0.4          | ±1           | LSB      |
| GE                 | Gain Error                                | All Output<br>Ranges                                          | • |     | ±0.5     | ±2              |     | ±1.5     | ±5            |     |          | ±20        |             | ±4            | ±14          | LSB      |
| GE <sub>TC</sub>   | Gain Error Temp-<br>erature Coefficient   | ∆Gain/∆Temp                                                   |   |     | ±0.6     |                 |     | ±0.6     |               |     | ±0.6     |            |             | ±0.6          |              | ppm/°C   |
| BZE                | Bipolar Zero Error                        | All Bipolar<br>Ranges                                         | • |     | ±0.2     | ±1              |     | ±0.6     | ±3            |     |          | ±12        |             | ±2            | ±8           | LSB      |
| BZS <sub>TC</sub>  | Bipolar Zero Temp-<br>erature Coefficient |                                                               |   |     | ±0.5     |                 |     | ±0.5     |               |     | ±0.5     |            |             | ±0.5          |              | ppm/°C   |
| PSR                | Power Supply<br>Rejection                 | $V_{DD} = 5V, \pm 10\%$<br>$V_{DD} = 3V, \pm 10\%$            | • |     |          | ±0.025<br>±0.06 |     |          | ±0.1<br>±0.25 |     |          | ±0.4<br>±1 |             | ±0.03<br>±0.1 | ±0.2<br>±0.5 | LSB/V    |
| I <sub>LKG</sub>   | I <sub>OUT1</sub> Leakage<br>Current      | T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | • |     | ±0.05    | ±2<br>±5        |     | ±0.05    | ±2<br>±5      |     | ±0.05    | ±2<br>±5   |             | ±0.05         | ±2<br>±5     | nA       |
| C <sub>IOUT1</sub> | Output<br>Capacitance                     | Full-Scale<br>Zero Scale                                      |   |     | 75<br>45 |                 |     | 75<br>45 |               |     | 75<br>45 |            |             | 75<br>45      |              | pF<br>pF |

 $V_{DD}$  = 5V,  $V_{REF}$  = 5V unless otherwise specified. The ullet denotes specifications that apply over the full operating temperature range, otherwise specifications are at  $T_A$  = 25°C.

| SYMBOL           | PARAMETER                        | CONDITIONS                                                   |   | MIN  | TYP  | MAX | UNITS  |
|------------------|----------------------------------|--------------------------------------------------------------|---|------|------|-----|--------|
| Resistances (I   | Note 3)                          |                                                              |   |      |      |     |        |
| R1/R2            | Reference Inverting Resistors    | (Note 4)                                                     | • | 16   | 20   |     | kΩ     |
| R <sub>REF</sub> | DAC Input Resistance             |                                                              | • | 8    | 10   |     | kΩ     |
| R <sub>FB</sub>  | Feedback Resistor                | (Note 3)                                                     | • | 8    | 10   |     | kΩ     |
| R <sub>OFS</sub> | Bipolar Offset Resistor          | (Note 3)                                                     | • | 16   | 20   |     | kΩ     |
| R <sub>VOS</sub> | Offset Adjust Resistor           |                                                              | • | 800  | 1000 |     | kΩ     |
| Dynamic Perfo    | ormance                          |                                                              |   |      |      |     |        |
|                  | Output Settling Time             | 0V to 10V Range, 10V Step. To ±0.0015% FS (Note 5)           |   |      | 2    |     | μs     |
|                  | Glitch Impulse                   | (Note 6)                                                     |   |      | 1    |     | nV∙s   |
|                  | Digital-to-Analog Glitch Impulse | (Note 7)                                                     |   |      | 1    |     | nV∙s   |
|                  | Multiplying Feedthrough Error    | 0V to 10V Range, V <sub>REF</sub> = ±10V, 10kHz<br>Sine Wave |   |      | 0.5  |     | mV     |
| THD              | Total Harmonic Distortion        | (Note 8) Multiplying                                         |   | -110 |      |     | dB     |
|                  | Output Noise Voltage Density     | (Note 9) at I <sub>OUT1</sub>                                |   |      | 13   |     | nV/√Hz |
| Power Supply     |                                  |                                                              |   |      |      |     |        |
| $V_{DD}$         | Supply Voltage                   |                                                              | • | 2.7  |      | 5.5 | V      |
| $I_{DD}$         | Supply Current, V <sub>DD</sub>  | Digital Inputs = 0V or V <sub>DD</sub>                       | • |      | 0.5  | 1   | μА     |

# **ELECTRICAL CHARACTERISTICS** $V_{DD} = 5V$ , $V_{REF} = 5V$ unless otherwise specified. The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C.

| SYMBOL          | PARAMETER                  | CONDITIONS                                             |   | MIN                   | TYP | MAX        | UNITS |  |  |
|-----------------|----------------------------|--------------------------------------------------------|---|-----------------------|-----|------------|-------|--|--|
| Digital Inputs  |                            |                                                        |   |                       |     |            |       |  |  |
| V <sub>IH</sub> | Digital Input High Voltage | $3.3V \le V_{DD} \le 5.5V$<br>$2.7V \le V_{DD} < 3.3V$ | • | 2.4<br>2              |     |            | V     |  |  |
| V <sub>IL</sub> | Digital Input Low Voltage  | $4.5V < V_{DD} \le 5.5V$<br>$2.7V \le V_{DD} \le 4.5V$ | • |                       |     | 0.8<br>0.6 | V     |  |  |
| I <sub>IN</sub> | Digital Input Current      | $V_{IN}$ = GND to $V_{DD}$                             | • |                       |     | ±1         | μА    |  |  |
| C <sub>IN</sub> | Digital Input Capacitance  | V <sub>IN</sub> = 0V (Note 10)                         | • |                       |     | 6          | pF    |  |  |
| Digital Outputs | 3                          |                                                        |   |                       |     |            |       |  |  |
| $V_{OH}$        | I <sub>OH</sub> = 200μA    |                                                        | • | V <sub>DD</sub> - 0.4 |     |            | V     |  |  |
| $V_{0L}$        | I <sub>OL</sub> = 200μA    |                                                        | • |                       |     | 0.4        | V     |  |  |

# **TIMING CHARACTERISTICS** $V_{DD} = 5V$ , $V_{REF} = 5V$ unless otherwise specified. The $\bullet$ denotes specifications that apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C.

| SYMBOL            | PARAMETER                                 | CONDITIONS            |   | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------------------------|-----------------------|---|-----|-----|-----|-------|
| $V_{DD} = 4.5V t$ | o 5.5V                                    |                       |   |     |     |     |       |
| Write and U       | odate Timing                              |                       |   |     |     |     |       |
| t <sub>1</sub>    | I/O Valid to WR Rising Edge Set-Up        |                       | • | 9   |     |     | ns    |
| t <sub>2</sub>    | I/O Valid to WR Rising Edge Hold          |                       | • | 9   |     |     | ns    |
| t <sub>3</sub>    | WR Pulse Width                            |                       | • | 20  |     |     | ns    |
| t <sub>4</sub>    | UPD Pulse Width                           |                       | • | 20  |     |     | ns    |
| t <sub>5</sub>    | UPD Falling Edge to WR Falling Edge       | No Data Shoot-Through | • | 0   |     |     | ns    |
| t <sub>6</sub>    | WR Rising Edge to UPD Rising Edge         | (Note 10)             | • | 0   |     |     | ns    |
| t <sub>7</sub>    | D/S Valid to WR Falling Edge Set-Up Time  |                       | • | 9   |     |     | ns    |
| t <sub>8</sub>    | WR Rising Edge to D/S Valid Hold Time     |                       | • | 9   |     |     | ns    |
| Readback Ti       | ming                                      |                       |   |     |     |     | _     |
| t <sub>13</sub>   | WR Rising Edge to READ Rising Edge        |                       | • | 9   |     |     | ns    |
| t <sub>14</sub>   | READ Falling Edge to WR Falling Edge      | (Note 10)             | • | 20  |     |     | ns    |
| t <sub>15</sub>   | READ Rising Edge to I/O Propagation Delay | C <sub>L</sub> = 10pF | • |     |     | 30  | ns    |
| t <sub>17</sub>   | UPD Valid to I/O Propagation Delay        | C <sub>L</sub> = 10pF | • |     |     | 30  | ns    |
| t <sub>18</sub>   | D/S Valid to READ Rising Edge             | (Note 10)             | • | 9   |     |     | ns    |
| t <sub>19</sub>   | READ Rising Edge to UPD Rising Edge       | No Update             | • | 9   |     |     | ns    |
| t <sub>20</sub>   | UPD Falling Edge to READ Falling Edge     | No Update             | • | 9   |     |     | ns    |
| t <sub>22</sub>   | READ Falling Edge to UPD Rising Edge      | (Note 10)             | • | 9   |     |     | ns    |
| t <sub>23</sub>   | I/O Bus Hi-Z to READ Rising Edge          | (Note 10)             | • | 0   |     |     | ns    |
| t <sub>24</sub>   | READ Falling Edge to I/O Bus Active       | (Note 10)             | • | 20  |     |     | ns    |
| CLR Timing        |                                           |                       |   |     |     |     |       |
| t <sub>25</sub>   | CLR Pulse Width Low                       |                       | • | 20  |     |     | ns    |

**TIMING CHARACTERISTICS**  $V_{DD} = 5V$ ,  $V_{REF} = 5V$  unless otherwise specified. The  $\bullet$  denotes specifications that apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .

| SYMBOL           | PARAMETER                                 | CONDITIONS            |   | MIN | TYP | MAX | UNITS |
|------------------|-------------------------------------------|-----------------------|---|-----|-----|-----|-------|
| $V_{DD} = 2.7V$  | to 3.3V                                   |                       |   |     |     |     |       |
| Write and        | Update Timing                             |                       |   |     |     |     |       |
| $\overline{t_1}$ | I/O Valid to WR Rising Edge Set-Up        |                       | • | 18  |     |     | ns    |
| $\overline{t_2}$ | I/O Valid to WR Rising Edge Hold          |                       | • | 18  |     |     | ns    |
| $\overline{t_3}$ | WR Pulse Width                            |                       | • | 30  |     |     | ns    |
| t <sub>4</sub>   | UPD Pulse Width                           |                       | • | 30  |     |     | ns    |
| $\overline{t_5}$ | UPD Falling Edge to WR Falling Edge       | No Data Shoot-Through | • | 0   |     |     | ns    |
| $\overline{t_6}$ | WR Rising Edge to UPD Rising Edge         | (Note 10)             | • | 0   |     |     | ns    |
| $\overline{t_7}$ | D/S Valid to WR Falling Edge Set-Up Time  |                       | • | 18  |     |     | ns    |
| t <sub>8</sub>   | WR Rising Edge to D/S Valid Hold Time     |                       | • | 18  |     |     | ns    |
| Readback         | Timing                                    |                       |   |     |     |     |       |
| t <sub>13</sub>  | WR Rising Edge to Read Rising Edge        |                       | • | 18  |     |     | ns    |
| t <sub>14</sub>  | Read Falling Edge to WR Falling Edge      | (Note 10)             | • | 40  |     |     | ns    |
| t <sub>15</sub>  | Read Rising Edge to I/O Propagation Delay | C <sub>L</sub> = 10pF | • |     |     | 40  | ns    |
| t <sub>17</sub>  | UPD Valid to I/O Propagation Delay        | C <sub>L</sub> = 10pF | • |     |     | 40  | ns    |
| t <sub>18</sub>  | D/S Valid to Read Rising Edge             | (Note 10)             | • | 18  |     |     | ns    |
| t <sub>19</sub>  | Read Rising Edge to UPD Rising Edge       | No Update             | • | 9   |     |     | ns    |
| t <sub>20</sub>  | UPD Falling Edge to Read Falling Edge     | No Update             | • | 9   |     |     | ns    |
| t <sub>22</sub>  | READ Falling Edge to UPD Rising Edge      | (Note 10)             | • | 18  |     |     | ns    |
| t <sub>23</sub>  | I/O Bus Hi-Z to Read Rising Edge          | (Note 10)             | • | 0   |     |     | ns    |
| t <sub>24</sub>  | Read Falling Edge to I/O Bus Active       | (Note 10)             | • | 40  |     |     | ns    |
| CLR Timin        | g                                         |                       |   |     |     |     |       |
| t <sub>25</sub>  | CLR Pulse Width Low                       |                       | • | 30  |     |     | ns    |
|                  |                                           |                       | _ |     |     |     |       |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 3**: Because of the proprietary SoftSpan switching architecture, the measured resistance looking into each of the specified pins is constant for all output ranges if the  $I_{OUT1}$  and  $I_{OUT2}$  pins are held at ground.

**Note 4:** R1 is measured from  $R_{\text{IN}}$  to  $R_{\text{COM}}$ ; R2 is measured from REF to  $R_{\text{COM}}$ .

Note 5: Using LT1469 with  $C_{FEEDBACK}$  = 15pF. A ±0.0015% settling time of 1.7µs can be achieved by optimizing the time constant on an individual

basis. See Application Note 74, "Component and Measurement Advances Ensure 16-Bit DAC Settling Time."

**Note 6:** Measured at the major carry transition, 0V to 5V range. Output amplifier: LT1469;  $C_{FB} = 27pF$ .

**Note 7.** Full-scale transition; REF = 0V.

**Note 8.** REF =  $6V_{RMS}$  at 1kHz. 0V to 5V range. DAC code = FS. Output amplifier = LT1469.

**Note 9.** Calculation from  $V_n = \sqrt{4kTRB}$ , where k = 1.38E-23 J/°K (Boltzmann constant), R = resistance ( $\Omega$ ), T = temperature (°K), and B = bandwidth (Hz).

Note 10. Guaranteed by design. Not production tested.

# TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.

LTC2751-16

















# TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.

#### LTC2751-16





#### LTC2751-14

#### Integral Nonlinearity (INL)





**Differential Nonlinearity (DNL)** 

1.0

-0.8

-1.0

0

4096

#### LTC2751-12

#### Integral Nonlinearity (INL)



### **Differential Nonlinearity (DNL)**

8192

CODE

12288

16383

2751 G12



# TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.

LTC2751-12, LTC2751-14, LTC2751-16





#### Supply Current vs Logic Input Voltage



# Logic Threshold vs Supply Voltage



# Supply Current vs Update Frequency

(EXCEPT READ TIED TO GND)





## PIN FUNCTIONS

**R<sub>COM</sub>** (**Pin 1**): Center Tap Point of R<sub>IN</sub> and REF. Normally tied to the negative input of the external reference inverting amplifier.

 $R_{IN}$  (Pin 2): Input Resistor for External Reference Inverting Amplifier. Normally tied to the external reference voltage  $V_{RFF}$  and to  $R_{OFS}$  (Pin 37). Typically 5V; accepts up to ±15V.

**S2** (**Pin 3**): Span I/O Bit 2. Pins S0, S1 and S2 are used to program and to read back the output range of the DAC.

 $I_{OUT2}$  (Pin 4): DAC Current Output Complement. Tie  $I_{OUT2}$  to GND.

**NC (Pin 5):** No Connection. Must be tied to GND, provides necessary shielding for  $I_{OUT2}$ .

**D3-D11 (Pins 6-14): LTC2751-12 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D11 is the MSB.

**D5-D13 (Pins 6-14): LTC2751-14 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D13 is the MSB.

**D7-D15 (Pins 6-14): LTC2751-16 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D15 is the MSB.

**V<sub>DD</sub>** (**Pin 15**): Positive Supply Input  $2.7V \le V_{DD} \le 5.5V$ . Requires a  $0.1\mu F$  bypass capacitor to GND.

GND (Pin 16): Ground. Tie to ground.

**CLR** (**Pin 17**): Asynchronous Clear. When  $\overline{\text{CLR}}$  is taken to a logic low, the data registers are reset to the zero-volt code for the present output range ( $V_{\text{OLIT}} = 0V$ ).

**MSPAN (Pin 18):** Manual Span Control Pin. MSPAN is used to configure the LTC2751 for operation in a single, fixed output range. When configured for single-span operation, the output range is set via hardware pin strapping. The span input and DAC registers are transparent and do not respond to write or update commands.

To configure the part for single-span use, tie MSPAN directly to  $V_{DD}$ . If MSPAN is instead connected to GND (SoftSpan configuration), the output ranges are set and verified by using write, update and read operations. See Manual Span Configuration in the Operation section.

MSPAN must be connected either directly to GND (Soft-Span configuration) or V<sub>DD</sub> (single-span configuration).

**D0-D2 (Pins 19-21): LTC2751-12 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D0 is the LSB.

**D0-D4 (Pins 19-23): LTC2751-14 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D0 is the LSB.

**D0-D6 (Pins 19-25): LTC2751-16 Only.** DAC Input/Output Data Bits. These I/O pins set and read back the DAC code. D0 is the LSB.

**NC (Pins 22-27): LTC2751-12 Only.** No Connection.

NC (Pins 24-27): LTC2751-14 Only. No Connection.

NC (Pins 26, 27): LTC2751-16 Only. No Connection.

 $\overline{D}/S$  (Pin 28): Data/Span Select. This pin is used to select activation of the data or span I/O pins (D0 to D15 or S0 to S2, respectively), along with their respective dedicated registers, for write or read operations. Update operations ignore  $\overline{D}/S$ , since all updates affect both data and span registers. For single-span operation, tie  $\overline{D}/S$  to GND.

**READ (Pin 29):** Read Pin. When READ is asserted high, the data I/O pins (D0-D15) or span I/O pins (S0-S2) output the contents of the selected register (see Table 1). For single-span operation, readback of the span I/O pins is disabled.

**UPD (Pin 30):** Update and Buffer Select Pin. When READ is held low and UPD is asserted high, the contents of the input registers (both data and span) are copied into their respective DAC registers. The output of the DAC is updated, reflecting the new DAC register values.

When READ is held high, the update function is disabled and the UPD pin functions as a buffer selector—logic low to select the input register, high for the DAC register. See Readback in the Operation section.

**WR** (**Pin 31**): Active Low Write Pin. A Write operation copies the data present on the data or span I/O pins (D0-D15 or S0-S2, respectively) into the input register. When READ is high, the Write function is disabled.

**SO (Pin 32):** Span I/O Bit 0. Pins SO, S1 and S2 are used to program and to read back the output range of the DAC.



### PIN FUNCTIONS

**S1 (Pin 33):** Span I/O Bit 1. Pins S0, S1 and S2 are used to program and to read back the output range of the DAC.

 $R_{VOS}$  (Pin 34): DAC Offset Adjust. Nominal input range is  $\pm 5V$ . If not used,  $R_{VOS}$  should be shorted to  $I_{OUT2}$ .

**I<sub>OUT1</sub> (Pin 35):** DAC current output; normally tied to the negative input of the I/V converter amplifier.

 $R_{FB}$  (Pin 36): DAC Feedback Resistor; normally tied to the output of the I/V converter amplifier. The DAC output current from  $I_{OUT1}$  flows through the feedback resistor to the  $R_{FB}$  pin.

 $R_{OFS}$  (Pin 37): Bipolar Offset Network. This pin provides the translation of the output voltage range for bipolar spans. Accepts up to  $\pm 15V$ ; normally tied to the positive reference voltage at  $R_{IN}$  (Pin 2).

**REF (Pin 38):** Feedback Resistor for the Reference Inverting Amplifier, and Reference Input for the DAC. Normally tied to the output of the reference inverting amplifier. Typically –5V. Accepts up to ±15V.

**Exposed Pad (Pin 39):** Ground. The Exposed Pad must be soldered to the PCB.

# **BLOCK DIAGRAM**



### TIMING DIAGRAMS

#### Write, Update and Clear Timing



#### **Readback Timing**



## **OPERATION**

#### **Output Ranges**

The LTC2751 is a current-output, parallel-input precision multiplying DAC with software-programmable output ranges. SoftSpan provides two unipolar output ranges (0V to 5V and 0V to 10V), and four bipolar ranges (±2.5V, ±5V, ±10V and -2.5V to 7.5V). These ranges are obtained when an external precision 5V reference is used. When a reference voltage of 2V is used, the SoftSpan ranges become: 0V to 2V, 0V to 4V, ±1V, ±2V, ±4V and -1V to 3V. The output ranges are linearly scaled for references other than 2V and 5V.

#### **Digital Section**

The LTC2751 family has four internal interface registers (see Block Diagram). Two of these—one input and one DAC register—are dedicated to the data I/O port, and two to the span I/O port. Each port is thus double-buffered. The double-buffered feature provides the capability to simultaneously update the span and code, which allows smooth voltage transitions when changing output ranges. It also permits the simultaneous updating of multiple DACs.

### **OPERATION**

#### Write and Update Operations

The data input register is loaded directly from a 16-bit microprocessor bus by holding the  $\overline{D}/S$  pin low and then pulsing the  $\overline{WR}$  pin low. The second register (DAC register) is loaded by pulsing the UPD pin high, which copies the data held in the input register into the DAC register. Note that updates always include both data and span; but the DAC register values will not change unless the input register values have been changed by writing.

Loading the span input register is accomplished in a similar manner, by holding the  $\overline{D}/S$  pin high and then bringing the  $\overline{WR}$  pin low. The span and data register structures are the same except for the number of parallel bits—the span registers have three bits, while the data registers have 12, 14, or 16 bits.

To make both registers transparent for flowthrough mode, tie  $\overline{WR}$  low and UPD high. However, this defeats the deglitcher operation and output glitch impulse may increase. The deglitcher is activated on the rising edge of the UPD pin.

The interface also allows the use of the input and DAC registers in a master-slave, or edge-triggered, configuration. This mode of operation occurs when  $\overline{WR}$  and UPD are tied together and driven by a single clock signal. The data bits are loaded into the input register on the falling edge of the clock and then loaded into the DAC register on the rising edge.

The separation of data and span for write and read operations makes it possible to control both data and span on one 16-bit wide data bus by allowing span pins S2 to S0 to share bus lines with the data LSBs (D2 to D0). Since no write or read operation includes both span and data, there cannot be a conflict.

The asynchronous clear pin resets the LTC2751 to 0V (zero-, half- or quarter-scale code) in any output range. 
CLR resets both the input and DAC data registers, while leaving the span registers undisturbed.

These devices also have a power-on reset. If configured for SoftSpan operation, the part initializes to zero scale in the 0V to 5V output range. If configured for single-span operation, the part initializes to the zero-volt code in the chosen output range.

Table 1 shows the functions of the LTC2751.

Table 1. Write, Update and Read Functions

| READ | D/S | WR | UPD | SPAN I/O                      | DATA I/O                      |
|------|-----|----|-----|-------------------------------|-------------------------------|
| 0    | 0   | 0  | 0   | -                             | Write to Input Register       |
| 0    | 0   | 0  | 1   | -                             | Write/Update<br>(Transparent) |
| 0    | 0   | 1  | 0   | -                             | -                             |
| 0    | 0   | 1  | 1   | Update DAC Register           | Update DAC Register           |
| 0    | 1   | 0  | 0   | Write to Input Register       | -                             |
| 0    | 1   | 0  | 1   | Write/Update<br>(Transparent) | -                             |
| 0    | 1   | 1  | 0   | -                             | -                             |
| 0    | 1   | 1  | 1   | Update DAC register           | Update DAC Register           |
| 1    | 0   | Χ  | 0   | -                             | Read Input Register           |
| 1    | 0   | Χ  | 1   | -                             | Read DAC Register             |
| 1    | 1   | Χ  | 0   | Read Input Register           | -                             |
| 1    | 1   | Χ  | 1   | Read DAC Register             | -                             |

X = Don't Care

### **Manual Span Configuration**

Multiple output ranges are not needed in some applications. To configure the LTC2751 for single-span operation, tie the MSPAN pin to  $V_{DD}$  and the  $\overline{D}/S$  pin to GND. The desired output range is then specified by the span I/O pins (S0, S1 and S2) as usual, but the pins are programmed by tying directly to GND or  $V_{DD}$  (see Figure 1 and Table 2). In this configuration, the part will initialize to the chosen output range at power-up, with  $V_{OUT}=0V.$ 

When configured for manual span operation, span pin readback is disabled.



Figure 1. Configuring the LTC2751 for Single-Span Operation (±10V Range)



### **OPERATION**

Table 2. Span Codes

| <b>S2</b> | <b>S1</b> | SO | SPAN                  |
|-----------|-----------|----|-----------------------|
| 0         | 0         | 0  | Unipolar 0V to 5V     |
| 0         | 0         | 1  | Unipolar 0V to 10V    |
| 0         | 1         | 0  | Bipolar –5V to 5V     |
| 0         | 1         | 1  | Bipolar –10V to 10V   |
| 1         | 0         | 0  | Bipolar –2.5V to 2.5V |
| 1         | 0         | 1  | Bipolar –2.5V to 7.5V |

Codes not shown are reserved and should not be used.

#### Readback

The contents of any one of the four interface registers can be read back by using the READ pin in conjunction with the  $\overline{D}/S$  and UPD pins.

A readback operation is initiated by bringing READ to logic high. The I/O pins, which are high-impedance digital inputs when READ is low, selectively change to low-impedance logic outputs during readback.

The I/O pins comprise two ports, data and span. The data I/O port consists of pins D0-D11, D0-D13 or D0-D15 (LTC2751-12, LTC2751-14 or LTC2751-16, respectively). The span I/O port consists of pins S0, S1 and S2 for all parts.

Each I/O port has one dedicated input register and one dedicated DAC register. The register structure is shown in the Block Diagram.

The  $\overline{D}/S$  pin is used to select which I/O port (data or span) is configured to read back the contents of its registers. The unselected I/O port's pins remain high-impedance inputs.

Once the I/O port is selected, its input or DAC register is selected for readback by using the UPD pin. Note that UPD

is a two-function pin. The update function is disabled when READ is high, and the UPD pin instead selects the input or DAC register for readback. Table 1 shows the readback functions for the LTC2751.

The most common readback task is to check the contents of an input register after writing to it, before updating the new data to the DAC register. To do this, bring READ high while holding UPD low. The contents of the selected port's input register are output by the data or span I/O pins.

To read back the contents of a DAC register, bring READ high, then bring UPD high. The contents of the selected data or span DAC register are output by the data or span I/O pins. Note: if no update is desired after the readback operation, UPD must be returned low before bringing READ low, otherwise the UPD pin will revert to its primary function and update the DAC.

#### **System Offset Adjustment**

Many systems require compensation for overall system offset. The  $R_{VOS}$  offset adjustment pin is provided for this purpose. For noise immunity and ease of adjustment, the control voltage is attenuated to the DAC output:

$$V_{OS} = -0.01 \cdot V(R_{VOS})$$
 [0V to 5V, ±2.5V spans]  
 $V_{OS} = -0.02 \cdot V(R_{VOS})$  [0V to 10V, ±5V,

-2.5V to 7.5V spans]

$$V_{OS} = -0.04 \cdot V(R_{VOS}) [\pm 10V \text{ span}]$$

The nominal input range of this pin is  $\pm 5V$ ; other reference voltages of up to  $\pm 15V$  may be used if needed. The R<sub>VOS</sub> pin has an input impedance of  $1M\Omega$ . To preserve the settling performance of the LTC2751, this pin should be driven with a Thevenin-equivalent impedance of  $10k\Omega$  or less. If not used, R<sub>VOS</sub> should be shorted to I<sub>OUT2</sub>.



# OPERATION—EXAMPLES

1. Load ±5V range with the output at 0V. Note that since span and code are updated together, the output, if started at 0V, will stay there.



2. Load  $\pm 10V$  range with the output at 5V, changing to -5V.



3. Write and update mid-scale code in 0V to 5V range ( $V_{OUT} = 2.5V$ ) using readback to check the contents of the input and DAC registers before updating.





## APPLICATIONS INFORMATION

#### **Op Amp Selection**

Because of the extremely high accuracy of the 16-bit LTC2751-16, careful thought should be given to op amp selection in order to achieve the exceptional performance of which the part is capable. Fortunately, the sensitivity of INL and DNL to op amp offset has been greatly reduced compared to previous generations of multiplying DACs.

Tables 3 and 4 contain equations for evaluating the effects of op amp parameters on the LTC2751's accuracy

Table 3. Variables for Each Output Range That Adjust the Equations in Table 4

| OUTPUT RANGE  | A1  | A2 | А3   | A4  | A5  |
|---------------|-----|----|------|-----|-----|
| 5V            | 1.1 | 2  | 1    |     | 1   |
| 10V           | 2.2 | 3  | 0.5  |     | 1.5 |
| ±5V           | 2   | 2  | 1    | 1   | 1.5 |
| ±10V          | 4   | 4  | 0.83 | 1   | 2.5 |
| ±2.5V         | 1   | 1  | 1.4  | 1   | 1   |
| -2.5V to 7.5V | 1.9 | 3  | 0.7  | 0.5 | 1.5 |

when programmed in a unipolar or bipolar output range. These are the changes the op amp can cause to the INL, DNL, unipolar offset, unipolar gain error, bipolar zero and bipolar gain error. Tables 3 and 4 can also be used to determine the effects of op amp parameters on the LTC2751-14 and the LTC2751-12. However, the results obtained from Tables 3 and 4 are in 16-bit LSBs. Divide these results by 4 (LTC2751-14) and 16 (LTC2751-12) to obtain the correct LSB sizing.

Table 5 contains a partial list of LTC precision op amps recommended for use with the LTC2751. The easy-to-use design equations simplify the selection of op amps to meet the system's specified error budget. Select the amplifier from Table 5 and insert the specified op amp parameters in Table 4. Add up all the errors for each category to determine the effect the op amp has on the accuracy of the part. Arithmetic summation gives an (unlikely) worst-case effect. A root-sum-square (RMS) summation produces a more realistic estimate.

Table 4. Easy-to-Use Equations Determine Op Amp Effects on DAC Accuracy in All Output Ranges (Circuit of Page 1). Subscript 1 Refers to Output Amp, Subscript 2 Refers to Reference Inverting Amp.

|                         |                                                                 | •                                                                |                                                                  |                                                                                                     |                                                                 |                                                                 |
|-------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|
| OP AMP                  | INL (LSB)                                                       | DNL (LSB)                                                        | UNIPOLAR<br>Offset (LSB)                                         | BIPOLAR ZERO<br>ERROR (LSB)                                                                         | UNIPOLAR GAIN<br>ERROR (LSB)                                    | BIPOLAR GAIN<br>ERROR (LSB)                                     |
| V <sub>OS1</sub> (mV)   | $V_{OS1} \bullet 3.2 \bullet \left(\frac{5V}{V_{REF}}\right)$   | $V_{OS1} \bullet 0.82 \bullet \left(\frac{5V}{V_{REF}}\right)$   | A3 • V <sub>OS1</sub> • 13.2 • $\left(\frac{5V}{V_{REF}}\right)$ | A3 • V <sub>OS1</sub> • 19.8 • $\left(\frac{5V}{V_{REF}}\right)$                                    | $V_{OS1} \bullet 13.2 \bullet \left(\frac{5V}{V_{REF}}\right)$  | $V_{OS1} \bullet 13.2 \bullet \left(\frac{5V}{V_{REF}}\right)$  |
| I <sub>B1</sub> (nA)    | $I_{B1} \bullet 0.0003 \bullet \left(\frac{5V}{V_{REF}}\right)$ | $I_{B1} \bullet 0.00008 \bullet \left(\frac{5V}{V_{REF}}\right)$ | $I_{B1} \bullet 0.13 \bullet \left(\frac{5V}{V_{REF}}\right)$    | $I_{B1} \bullet 0.13 \bullet \left(\frac{5V}{V_{REF}}\right)$                                       | $I_{B1} \bullet 0.0018 \bullet \left(\frac{5V}{V_{REF}}\right)$ | $I_{B1} \bullet 0.0018 \bullet \left(\frac{5V}{V_{REF}}\right)$ |
| A <sub>VOL1</sub> (V/V) | A1 • $\left(\frac{16.5k}{A_{VOL1}}\right)$                      | $A2 \bullet \left(\frac{1.5k}{A_{VOL1}}\right)$                  | 0                                                                | 0                                                                                                   | $A5 \bullet \left(\frac{131k}{AVOL1}\right)$                    | $A5 \bullet \left(\frac{131k}{AVOL1}\right)$                    |
| V <sub>OS2</sub> (mV)   | 0                                                               | 0                                                                | 0                                                                | $\boxed{ A4 \bullet \left( V_{OS2} \bullet 13.1 \bullet \left( \frac{5V}{V_{REF}} \right) \right)}$ | $V_{OS2} \cdot 26.2 \cdot \left(\frac{5V}{V_{REF}}\right)$      | $V_{OS2} \cdot 26.2 \cdot \left(\frac{5V}{V_{REF}}\right)$      |
| I <sub>B2</sub> (mV)    | 0                                                               | 0                                                                | 0                                                                | A4 • $\left(I_{B2} • 0.13 • \left(\frac{5V}{V_{REF}}\right)\right)$                                 | $I_{B2} \bullet 0.26 \bullet \left(\frac{5V}{V_{REF}}\right)$   | $I_{B2} \bullet 0.26 \bullet \left(\frac{5V}{V_{REF}}\right)$   |
| A <sub>VOL2</sub> (V/V) | 0                                                               | 0                                                                | 0                                                                | $A4 \bullet \left(\frac{66k}{A_{VOL2}}\right)$                                                      | $\left(\frac{131k}{A_{VOL2}}\right)$                            | $\left(\frac{131k}{A_{VOL2}}\right)$                            |

Table 5. Partial List of LTC Precision Amplifiers Recommended for Use with the LTC2751 with Relevant Specifications

| AMPLIFIER     | AMPLIFIER SPECIFICATIONS |                |                          |                            |                            |                      |                                  |                                    |                            |
|---------------|--------------------------|----------------|--------------------------|----------------------------|----------------------------|----------------------|----------------------------------|------------------------------------|----------------------------|
|               | V <sub>OS</sub><br>μV    | I <sub>B</sub> | A <sub>VOL</sub><br>V/mV | VOLTAGE<br>NOISE<br>nV/√Hz | CURRENT<br>NOISE<br>pA/√Hz | SLEW<br>RATE<br>V/µs | GAIN BANDWIDTH<br>Product<br>MHz | tsettling<br>with<br>LTC2751<br>µs | POWER<br>DISSIPATION<br>mW |
| LT1001        | 25                       | 2              | 800                      | 10                         | 0.12                       | 0.25                 | 0.8                              | 120                                | 46                         |
| LT1097        | 50                       | 0.35           | 1000                     | 14                         | 0.008                      | 0.2                  | 0.7                              | 120                                | 11                         |
| LT1112 (Dual) | 60                       | 0.25           | 1500                     | 14                         | 0.008                      | 0.16                 | 0.75                             | 115                                | 10.5/Op Amp                |
| LT1124 (Dual) | 70                       | 20             | 4000                     | 2.7                        | 0.3                        | 4.5                  | 12.5                             | 19                                 | 69/Op Amp                  |
| LT1468        | 75                       | 10             | 5000                     | 5                          | 0.6                        | 22                   | 90                               | 2                                  | 117                        |
| LT1469 (Dual) | 125                      | 10             | 2000                     | 5                          | 0.6                        | 22                   | 90                               | 2                                  | 123/Op Amp                 |



### APPLICATIONS INFORMATION

Op amp offset will contribute mostly to output offset and gain error and has minimal effect on INL and DNL. For the LTC2751-16, a 250 $\mu$ V op amp offset will cause about 0.8LSB INL degradation and 0.2LSB DNL degradation with a 5V reference. For the LTC2751 programmed in 5V unipolar mode, the same 250 $\mu$ V op amp offset will cause a 3.3LSB zero-scale error and a 3.3LSB gain error.

While not directly addressed by the simple equations in Tables 3 and 4, temperature effects can be handled just as easily for unipolar and bipolar applications. First, consult an op amp's data sheet to find the worst-case  $V_{OS}$  and  $I_B$  over temperature. Then, plug these numbers in the  $V_{OS}$  and  $I_B$  equations from Table 4 and calculate the temperature-induced effects.

For applications where fast settling time is important, Application Note 74, "Component and Measurement Advances Ensure 16-Bit DAC Settling Time," offers a thorough discussion of 16-bit DAC settling time and op amp selection.

### **Precision Voltage Reference Considerations**

Much in the same way selecting an operational amplifier for use with the LTC2751 is critical to the performance of the system, selecting a precision voltage reference also requires due diligence. The output voltage of the LTC2751 is directly affected by the voltage reference; thus, any voltage reference error will appear as a DAC output voltage error.

There are three primary error sources to consider when selecting a precision voltage reference for 16-bit applications: output voltage initial tolerance, output voltage temperature coefficient and output voltage noise.

Initial reference output voltage tolerance, if uncorrected, generates a full-scale error term. Choosing a reference with low output voltage initial tolerance, like the LT1236  $(\pm 0.05\%)$ , minimizes the gain error caused by the reference; however, a calibration sequence that corrects for system zero- and full-scale error is always recommended.

A reference's output voltage temperature coefficient affects not only the full-scale error, but can also affect the circuit's INL and DNL performance. If a reference is chosen with a loose output voltage temperature coefficient, then the DAC output voltage along its transfer characteristic will

be very dependent on ambient conditions. Minimizing the error due to reference temperature coefficient can be achieved by choosing a precision reference with a low output voltage temperature coefficient and/or tightly controlling the ambient temperature of the circuit to minimize temperature gradients.

As precision DAC applications move to 16-bit and higher performance, reference output voltage noise may contribute a dominant share of the system's noise floor. This in turn can degrade system dynamic range and signal-to-noise ratio. Care should be exercised in selecting a voltage reference with as low an output noise voltage as practical for the system resolution desired. Precision voltage references, like the LT1236, produce low output noise in the 0.1Hz to 10Hz region, well below the 16-bit LSB level in 5V or 10V full-scale systems. However, as the circuit bandwidths increase, filtering the output of the reference may be required to minimize output noise.

Table 6. Partial List of LTC Precision References Recommended for Use with the LTC2751 with Relevant Specifications

| REFERENCE                | INITIAL<br>Tolerance | TEMPERATURE<br>DRIFT | 0.1Hz to 10Hz<br>NOISE |  |
|--------------------------|----------------------|----------------------|------------------------|--|
| LT1019A-5,<br>LT1019A-10 | ±0.05%               | 5ppm/°C              | 12μV <sub>P-P</sub>    |  |
| LT1236A-5,<br>LT1236A-10 | ±0.05%               | 5ppm/°C              | 3µV <sub>P-P</sub>     |  |
| LT1460A-5,<br>LT1460A-10 | ±0.075%              | 10ppm/°C             | 20μV <sub>P-P</sub>    |  |
| LT1790A-2.5              | ±0.05%               | 10ppm/°C             | 12μV <sub>P-P</sub>    |  |

#### Grounding

As with any high resolution converter, clean grounding is important. A low impedance analog ground plane and star grounding techniques should be used.  $I_{OUT2}$  must be tied to the star ground with as low a resistance as possible. When it is not possible to locate star ground close to  $I_{OUT2}$ , a low resistance trace should be used to route this pin to star ground. This minimizes the voltage drop from this pin to ground caused by the code dependent current flowing to ground. When the resistance of this circuit board trace becomes greater than  $1\Omega$ , a force/sense amplified configuration should be used to drive this pin (see Figure 2). This preserves the excellent accuracy (1LSB INL and DNL) of the LTC2751-16.



# **APPLICATIONS INFORMATION**



Figure 2. Basic Connections for SoftSpan  $\rm V_{OUT}$  DAC with Two Optional Circuits for Driving  $\rm I_{OUT2}$  from GND with a Force/Sense Amplifier

# TYPICAL APPLICATIONS

#### 16-Bit DAC with Software-Selectable Ranges



\*\*FOR MULTIPLYING APPLICATIONS C2 = 15pF

# PACKAGE DESCRIPTION

# $\begin{array}{c} \text{UHF Package} \\ \text{38-Lead Plastic QFN (5mm} \times 7\text{mm)} \end{array}$

(Reference LTC DWG # 05-08-1701 Rev C)



RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



#### NOTE:

- DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION WHKD
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE





# **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                         | PAGE NUMBER |
|-----|-------|-----------------------------------------------------|-------------|
| Α   | 11/12 | Correction made in the Typical Application diagram. |             |

# TYPICAL APPLICATION

Offset and Gain Trim Circuits. Powering V<sub>DD</sub> from LT1027 Ensures Quiet Supply



# **RELATED PARTS**

| PART NUMBER                 | DESCRIPTION                                                   | COMMENTS                                                                                                    |  |  |  |
|-----------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| LT1027                      | Precision Reference                                           | 2ppm/°C Maximum Drift                                                                                       |  |  |  |
| LT1236A-5                   | Precision Reference                                           | 0.05% Maximum Tolerance, 1ppm 0.1Hz to 10Hz Noise                                                           |  |  |  |
| LT1468                      | 16-Bit Accurate Op-Amp                                        | 90MHz GBW, 22V/µs Slew Rate                                                                                 |  |  |  |
| LT1469                      | Dual 16-Bit Accurate Op-Amp                                   | 90MHz GBW, 22V/µs Slew Rate                                                                                 |  |  |  |
| LTC1588/LTC1589/<br>LTC1592 | Serial 12-/14-/16-Bit I <sub>OUT</sub> Single DACs            | Software-Selectable (SoftSpan) Ranges, ±1LSB INL, DNL, 16-Lead SSOP Package                                 |  |  |  |
| LTC1591/LTC1597             | Parallel 14-/16-Bit I <sub>OUT</sub> Single DAC               | Integrated 4-Quadrant Resistors                                                                             |  |  |  |
| LTC1821                     | Parallel 16-Bit V <sub>OUT</sub> Single DAC                   | ±1LSB INL, DNL, 0V to 10V, 0V to -10V, ±10V Output Ranges                                                   |  |  |  |
| LTC2601/LTC2611/<br>LTC2621 | Serial 12-/14-/16-Bit V <sub>OUT</sub> Single DACs            | Single DACs, SPI-Compatible, Single Supply, 0V to 5V Outputs in $3\text{mm}\times3\text{mm}$ DFN-10 Package |  |  |  |
| LTC2606/LTC2616/<br>LTC2626 | Serial 12-/14-/16-Bit V <sub>OUT</sub> Single DACs            | Single DACs, I $^2$ C-Compatible, Single Supply, 0V to 5V Outputs in 3mm $\times$ 3mm DFN-10 Package        |  |  |  |
| LTC2641/LTC2642             | Serial 12-/14-/16-Bit Unbuffered V <sub>OUT</sub> Single DACs | ±2LSB INL, ±1LSB DNL, 1µs Settling, Tiny MSOP-10, 3mm × 3mm DFN-10 Packages                                 |  |  |  |
| LTC2704                     | Serial 12-/14-/16-Bit V <sub>OUT</sub> Quad DACs              | Software-Selectable (SoftSpan) Ranges, Integrated Amplifiers                                                |  |  |  |

LT 1112 REV A · PRINTED IN USA © LINEAR TECHNOLOGY CORPORATION 2007