Microprocessor-Compatible 12-Bit D/A Converter

## AD667

## FEATURES

## Complete 12-Bit D/A Function Double-Buffered Latch On Chip Output Amplifier High Stability Buried Zener Reference <br> Single Chip Construction <br> Monotonicity Guaranteed Over Temperature <br> Linearity Guaranteed Over Temperature: 1/2 LSB max <br> Settling Time: $3 \mu \mathrm{~s}$ max to $0.01 \%$

Guaranteed for Operation with $\pm 12 \mathrm{~V}$ or $\pm 15 \mathrm{~V}$ Supplies
Low Power: $\mathbf{3 0 0} \mathbf{~ m W}$ Including Reference
TTL/5 V CMOS Compatible Logic Inputs
Low Logic Input Currents
MIL-STD-883 Compliant Versions Available

## PRODUCT DESCRIPTION

The AD667 is a complete voltage output 12-bit digital-to-analog converter including a high stability buried Zener voltage reference and double-buffered input latch on a single chip. The converter uses 12 precision high speed bipolar current steering switches and a laser trimmed thin-film resistor network to provide fast settling time and high accuracy.

Microprocessor compatibility is achieved by the on-chip doublebuffered latch. The design of the input latch allows direct interface to 4 -, 8 -, 12 -, or 16 -bit buses. The 12 bits of data from the first rank of latches can then be transferred to the second rank, avoiding generation of spurious analog output values. The latch responds to strobe pulses as short as 100 ns , allowing use with the fastest available microprocessors.

The functional completeness and high performance in the AD667 results from a combination of advanced switch design, high speed bipolar manufacturing process, and the proven laser wafer-trimming (LWT) technology. The AD667 is trimmed at the wafer level and is specified to $\pm 1 / 4$ LSB maximum linearity error (K, B grades) at $+25^{\circ} \mathrm{C}$ and $\pm 1 / 2$ LSB over the full operating temperature range.
The subsurface (buried) Zener diode on the chip provides a low noise voltage reference which has long-term stability and temperature drift characteristics comparable to the best discrete reference diodes. The laser trimming process which provides the excellent linearity, is also used to trim the absolute value of the reference as well as its temperature coefficient. The AD667 is thus well suited for wide temperature range performance with $\pm 1 / 2$ LSB maximum linearity error and guaranteed monotonicity over the full temperature range. Typical full-scale gain TC is $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

[^0]FUNCTIONAL BLOCK DIAGRAM


The AD667 is available in five performance grades. The AD667J and K are specified for use over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and are available in a 28 -pin molded plastic DIP (N) or PLCC (P) package. The AD667S grade is specified for the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range and is available in the ceramic DIP (D) or LCC (E) package. The AD667A and B are specified for use over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and are available in a 28 -pin hermetically sealed ceramic DIP (D) package.

## PRODUCT HIGHLIGHTS

1. The AD667 is a complete voltage output DAC with voltage reference and digital latches on a single IC chip.
2. The double-buffered latch structure permits direct interface to 4 -, 8 -, 12-, or 16 -bit data buses. All logic inputs are TTL or 5 volt CMOS compatible.
3. The internal buried Zener reference is laser-trimmed to 10.00 volts with a $\pm 1 \%$ maximum error. The reference voltage is also available for external application.
4. The gain setting and bipolar offset resistors are matched to the internal ladder network to guarantee a low gain temperature coefficient and are laser-trimmed for minimum full-scale and bipolar offset errors.
5. The precision high speed current steering switch and on-board high speed output amplifier settle within $1 / 2 \mathrm{LSB}$ for a 10 V full-scale transition in $2.0 \mu \mathrm{~s}$ as when properly compensated.
6. The AD667 is available in versions compliant with MIL-STD-883. Refer to the Analog Devices Military Products Databook or current AD667/883B data sheet for detailed specifications.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700

Fax: 617/326-8703

\section*{COMPARABLE PARTS

View a parametric search of comparable parts.

## DOCUMENTATION

## Data Sheet

- AD667 Military Data Sheet
- AD667: Microprocessor-Compatible 12-Bit D/A Converter Data Sheet


## REFERENCE MATERIALS

## Solutions Bulletins \& Brochures

- Digital to Analog Converters ICs Solutions Bulletin


## DESIGN RESOURCES

- AD667 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD667 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT $\square$

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

| Model |  | AD667J |  | AD667K |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | Min |  |  |  |

## NOTES

${ }^{1}$ The digital input specifications are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, and guaranteed but not tested over the full temperature range.
${ }^{2}$ Adjustable to zero.
${ }^{3}$ FSR means "Full-Scale Range" and is 20 V for $\pm 10 \mathrm{~V}$ range and 10 V for the $\pm 5 \mathrm{~V}$ range.
${ }^{4}$ A minimum power supply of $\pm 12.5 \mathrm{~V}$ is required for $\mathrm{a} \pm 10 \mathrm{~V}$ full-scale output and $\pm 11.4 \mathrm{~V}$ is required for all other voltage ranges.

Specifications subject to change without notice.
Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units.

## TIMING SPECIFICATIONS

(All Models, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+12 \mathrm{~V}$ or $+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-12 \mathrm{~V}$ or -15 V )

| Symbol | Parameter | Min | Typ | Max |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{DC}}$ | Data Valid to End of $\overline{\mathrm{CS}}$ | 50 | - | - | ns |
| $\mathrm{t}_{\mathrm{AC}}$ | Address Valid to End of $\overline{\mathrm{CS}}$ | 100 | - | - | ns |
| $\mathrm{t}_{\mathrm{CP}}$ | $\overline{\mathrm{CS} \text { Pulse Width }}$ | 100 | - | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{SETT}}$ | Output Voltage Settling Time | - | 2 | 4 | $\mu \mathrm{~s}$ |

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{V}_{\mathrm{CC}}$ to Power Ground .......................... 0 V to +18 V
$\mathrm{V}_{\mathrm{EE}}$ to Power Ground . . . . . . . . . . . . . . . . . . . . . 0 V to -18 V
Digital Inputs (Pins 11-15, 17-28)
to Power Ground . . . . . . . . . . . . . . . . . . . . -1.0 V to +7.0 V
Ref In to Reference Ground . . . . . . . . . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$
Bipolar Offset to Reference Ground . . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$
10 V Span R to Reference Ground . . . . . . . . . . . . . . . . . $\pm 12$ V
20 V Span R to Reference Ground . . . . . . . . . . . . . . . . . $\pm 24 \mathrm{~V}$
Ref Out, Vout (Pins 6, 9) . . Indefinite Short to Power Ground
. . . . . . . . . . . . . . . . . . . . . . . . . . Momentary Short to $\mathrm{V}_{\mathrm{CC}}$
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . 1000 mW

| Model | AD667A |  |  | AD667B |  |  | AD667S |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| ```DIGITAL INPUTS Resolution Logic Levels (TTL, Compatible, \(\left.\mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}}\right)^{1}\) \(\mathrm{V}_{\mathrm{IH}}\) (Logic " 1 ") \(\mathrm{V}_{\text {IL }}\) (Logic "0") \(\mathrm{I}_{\mathrm{IH}}\left(\mathrm{V}_{\mathrm{IH}}=5.5 \mathrm{~V}\right)\) \(\mathrm{I}_{\text {IL }}\left(\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}\right)\)``` | +2.0 0 | 3 | $\begin{aligned} & 12 \\ & +5.5 \\ & +0.8 \\ & 10 \\ & 5 \\ & \hline \end{aligned}$ | +2.0 0 | $\begin{aligned} & 3 \\ & 1 \end{aligned}$ | $\begin{aligned} & 12 \\ & +5.5 \\ & +0.8 \\ & 10 \\ & 5 \end{aligned}$ | +2.0 0 | 3 1 | $\begin{aligned} & 12 \\ & +5.5 \\ & +0.7 \\ & 10 \\ & \mathbf{5} \\ & \hline \end{aligned}$ | Bits V V $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| TRANSFER CHARACTERISTICS <br> ACCURACY <br> Linearity Error @ $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> Differential Linearity Error @ $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> Gain Error ${ }^{2}$ <br> Unipolar Offset Error ${ }^{2}$ <br> Bipolar Zero ${ }^{2}$ | Mono | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 1 / 2 \\ \text { onicity } \\ \pm 0.1 \\ \pm 1 \\ \pm 0.05 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 3 / 4 \\ \pm 3 / 4 \\ \text { anteed } \\ \pm 0.2 \\ \pm 2 \\ \pm 0.1 \\ \hline \end{gathered}$ | Mono | $\begin{gathered} \pm 1 / 8 \\ \pm 1 / 4 \\ \pm 1 / 4 \\ \text { nicity } \\ \pm 0.1 \\ \pm 1 \\ \pm 0.05 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 1 / 2 \\ \text { anteed } \\ \pm 0.2 \\ \pm 2 \\ \pm 0.1 \\ \hline \end{gathered}$ | Mon | $\begin{aligned} & \pm 1 / 8 \\ & \pm 1 / 8 \\ & \pm 1 / 4 \\ & \text { icity Gu } \\ & \pm 0.1 \\ & \pm 1 \\ & \pm 0.05 \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 3 / 4 \\ \pm 3 / 4 \\ \text { ranteed } \\ \pm 0.2 \\ \pm 2 \\ \pm 0.1 \\ \hline \end{gathered}$ | LSB <br> LSB <br> LSB <br> LSB <br> \% FSR ${ }^{3}$ <br> LSB <br> \% of FSR |
| DRIFT <br> Differential Linearity <br> Gain (Full Scale) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$ Unipolar Offset $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$ Bipolar Zero $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\mathrm{MAX}}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 5 \\ & \pm 1 \\ & \pm 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 30 \\ & \pm 3 \\ & \pm 10 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & \pm 15 \\ & \pm 3 \\ & \pm 10 \end{aligned}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 15 \end{aligned}$ | $\begin{aligned} & \pm 30 \\ & \pm 3 \\ & \pm 10 \end{aligned}$ | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ <br> ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED <br> Settling Time to $\pm 0.01 \%$ of FSR for FSR Change ( $2 \mathrm{k} \Omega \\| 500 \mathrm{pF}$ Load) with $10 \mathrm{k} \Omega$ Feedback with $5 \mathrm{k} \Omega$ Feedback <br> For LSB Change Slew Rate | 10 | $\begin{aligned} & 3 \\ & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 4 \\ & 3 \end{aligned}$ | 10 | $\begin{aligned} & 3 \\ & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 4 \\ & 3 \end{aligned}$ | 10 | $\begin{aligned} & 3 \\ & 2 \\ & 1 \end{aligned}$ | $3$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ |
| ANALOG OUTPUT <br> Ranges ${ }^{4}$ <br> Output Current <br> Output Impedance (DC) <br> Short Circuit Current | $\pm 5$ | $\begin{aligned} & \pm 2.5, \\ & +5,+ \\ & 0.05 \end{aligned}$ | 40 | $\pm 5$ | $\begin{aligned} & \pm 2.5, \\ & +5,+1 \\ & 0.05 \end{aligned}$ | , 40 | $\pm 5$ | $\begin{aligned} & \pm 2.5, \\ & +5,+ \\ & 0.05 \end{aligned}$ | $5, \pm 10$ $40$ | V <br> mA <br> $\Omega$ <br> mA |
| REFERENCE OUTPUT External Current | $\begin{aligned} & 9.90 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.00 \\ & 1.0 \end{aligned}$ | 10.10 | $\begin{aligned} & 9.90 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.00 \\ & 1.0 \\ & \hline \end{aligned}$ | 10.10 | $\begin{aligned} & 9.90 \\ & 1.0 \\ & \hline \end{aligned}$ | 10.00 | 10.10 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{gathered} \text { POWER SUPPLY SENSITIVITY } \\ \mathrm{V}_{\mathrm{CC}}=+11.4 \mathrm{~V} \text { to }+16.5 \mathrm{~V} \mathrm{dc} \\ \mathrm{~V}_{\mathrm{EE}}=-11.4 \mathrm{~V} \text { to }-16.5 \mathrm{~V} \text { dc } \\ \hline \end{gathered}$ |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ | ppm of FS/ $\%$ <br> ppm of FS/ $\%$ |
| ```POWER SUPPLY REQUIREMENTS Rated Voltages Range4 Supply Current +11.4 V to +16.5 V dc -11.4 V to -16.5 V dc``` | $\pm 11.4$ | $\begin{aligned} & \pm 12 \\ & \\ & 8 \\ & 20 \end{aligned}$ | $\begin{aligned} & \pm 16.5 \\ & 12 \\ & 25 \end{aligned}$ | $\pm 11.4$ | $\begin{aligned} & \pm 12, \pm \\ & 8 \\ & 20 \end{aligned}$ | $\begin{aligned} & \pm 16.5 \\ & 12 \\ & 25 \end{aligned}$ | $\pm 11.4$ | $\begin{aligned} & \pm 12, \pm \\ & 8 \\ & 20 \end{aligned}$ | $\pm 16.5$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TEMPERATURE RANGE <br> Specification Storage | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +125 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## TIMING DIAGRAMS

WRITE CYCLE \#1
(Load First Rank from Data Bus; A3 = 1)


WRITE CYCLE \#2
(Load Second Rank from First Rank; A2, A1, A0 = 1)


## PIN CONNECTIONS



ORDERING GUIDE

| Model ${ }^{1}$ | Temperature $\text { Range- }{ }^{\circ} \mathrm{C}$ | Linearity Error Max (a) $+25^{\circ} \mathrm{C}$ | Gain TC Max ppm $/{ }^{\circ} \mathrm{C}$ | Package Option ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| AD667JN | 0 to +70 | $\pm 1 / 2$ LSB | 30 | Plastic DIP (N-28) |
| AD667JP | 0 to +70 | $\pm 1 / 2$ LSB | 30 | PLCC (P-28A) |
| AD667KN | 0 to +70 | $\pm 1 / 4$ LSB | 15 | Plastic DIP (N-28) |
| AD667KP | 0 to +70 | $\pm 1 / 4$ LSB | 15 | PLCC (P-28A) |
| AD667AD | 25 to +85 | $\pm 1 / 2$ LSB | 30 | Ceramic DIP (D-28) |
| AD667BD | -25 to +85 | $\pm 1 / 4$ LSB | 15 | Ceramic DIP (D-28) |
| AD667SD | -55 to +125 | $\pm 1 / 2$ LSB | 30 | Ceramic DIP (D-28) |
| AD667SE | -55 to +125 | $\pm 1 / 2$ LSB | 30 | LCC (E-28A) |
| AD667/883B | -55 to +125 | * | * | $\star$ |

## NOTES

*Refer to AD667/883B military data sheet.
${ }^{1}$ For details on grade and package offerings screened in accordance with MIL-STD883, refer to the Analog Devices Military Products Databook or current AD667/ 883B data sheet.
${ }^{2}$ D $=$ Ceramic DIP; E = Leadless Ceramic Chip Carrier; N = Plastic DIP; $\mathrm{P}=$ Plastic Leaded Chip.

## THE AD667 OFFERS TRUE 12-BIT PERFORMANCE OVER THE FULL TEMPERATURE RANGE

LINEARITY ERROR: Analog Devices defines linearity error as the maximum deviation of the actual, adjusted DAC output
from the ideal analog output (a straight line drawn from 0 to FS - 1 LSB) for any bit combination. The AD667 is laser trimmed to $1 / 4 \mathrm{LSB}\left(0.006 \%\right.$ of FS ) maximum error at $+25^{\circ} \mathrm{C}$ for the K and $B$ versions and $1 / 2$ LSB for the J, A and $S$ versions.
MONOTONICITY: A DAC is said to be monotonic if the output either increases or remains constant for increasing digital inputs such that the output will always be a nondecreasing function of input. All versions of the AD667 are monotonic over their full operating temperature range.
DIFFERENTIAL NONLINEARITY: Monotonic behavior requires that the differential linearity error be less than 1 LSB both at $+25^{\circ} \mathrm{C}$ and over the temperature range of interest. Differential nonlinearity is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code. For example, for a 10 volt full-scale output, a change of 1 LSB in digital input code should result in a 2.44 mV change in the analog output ( $1 \mathrm{LSB}=10 \mathrm{~V} \times 1 / 4096=$ 2.44 mV ). If in actual use, however, a 1 LSB change in the input code results in a change of only $0.61 \mathrm{mV}(1 / 4 \mathrm{LSB})$ in analog output, the differential linearity error would be -1.83 mV , or $-3 / 4$ LSB. The AD667K and B grades have a max differential linearity error of $1 / 2$ LSB, which specifies that every step will be at least $1 / 2$ LSB and at most $11 / 2$ LSB.

Table I. Output Voltage Range Connections

| Output <br> Range | Digital <br> Input Codes | Connect <br> Pin 9 to | Connect <br> Pin 1 to | Connect <br> Pin 2 to | Connect <br> Pin 4 to |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\pm 10 \mathrm{~V}$ | Offset Binary | 1 | 9 | NC | 6 (Through $50 \Omega$ Fixed or $100 \Omega$ Trim Resistor) |
| $\pm 5 \mathrm{~V}$ | Offset Binary | 1 and 2 | 2 and 9 | 1 and 9 | 6 (Through $50 \Omega$ Fixed or 100 $\Omega$ Trim Resistor) |
| $\pm 2.5 \mathrm{~V}$ | Offset Binary | 2 | 3 | 9 | 6 (Through $50 \Omega$ Fixed or $100 \Omega$ Trim Resistor) |
| 0 V to +10 V | Straight Binary | 1 and 2 | 2 and 9 | 1 and 9 | 5 (or Optional Trim-See Figure 2) |
| 0 V to +5 V | Straight Binary | 2 | 3 | 9 | 5 (or Optional Trim-See Figure 2) |

## ANALOG CIRCUIT CONNECTIONS

Internal scaling resistors provided in the AD667 may be connected to produce bipolar output voltage ranges of $\pm 10, \pm 5$ or $\pm 2.5 \mathrm{~V}$ or unipolar output voltage ranges of 0 V to +5 V or 0 V to +10 V .
Gain and offset drift are minimized in the AD667 because of the thermal tracking of the scaling resistors with other device components. Connections for various output voltage ranges are shown in Table I.


Figure 1. Output Amplifier Voltage Range Scaling Circuit

## UNIPOLAR CONFIGURATION (Figure 2)

This configuration will provide a unipolar 0 volt to +10 volt output range. In this mode, the bipolar offset terminal, Pin 4, should be grounded if not used for trimming.


Figure 2. 0 V to +10 V Unipolar Voltage Output
STEP I . . . ZERO ADJUST
Turn all bits OFF and adjust zero trimmer R1, until the output reads 0.000 volts ( $1 \mathrm{LSB}=2.44 \mathrm{mV}$ ). In most cases this trim is not needed, and Pin 4 should be connected to Pin 5.
STEP II . . . GAIN ADJUST
Turn all bits ON and adjust $100 \Omega$ gain trimmer R2, until the output is 9.9976 volts. (Full scale is adjusted to 1 LSB less than nominal full scale of 10.000 volts.)

## BIPOLAR CONFIGURATION (Figure 3)

This configuration will provide a bipolar output voltage from -5.000 to +4.9976 volts, with positive full scale occurring with all bits ON (all 1s).

## STEP I . . . OFFSET ADJUST

Turn OFF all bits. Adjust $100 \Omega$ trimmer R1 to give -5.000 volts output.
STEP II . . . GAIN ADJUST
Turn ON all bits. Adjust $100 \Omega$ gain trimmer R2 to give a reading of +4.9976 volts.


Figure 3. $\pm 5$ V Bipolar Voltage Output

## INTERNAL/EXTERNAL REFERENCE USE

The AD667 has an internal low noise buried Zener diode reference which is trimmed for absolute accuracy and temperature coefficient. This reference is buffered and optimized for use in a high speed DAC and will give long-term stability equal or superior to the best discrete Zener reference diodes. The performance of the AD667 is specified with the internal reference driving the DAC since all trimming and testing (especially for full-scale error and bipolar offset) is done in this configuration.
The internal reference has sufficient buffering to drive external circuitry in addition to the reference currents required for the DAC (typically 0.5 mA to Ref In and 1.0 mA to Bipolar Offset). A minimum of 0.1 mA is available for driving external loads. The AD667 reference output should be buffered with an external op amp if it is required to supply more than 0.1 mA output current. The reference is typically trimmed to $\pm 0.2 \%$, then tested and guaranteed to $\pm 1.0 \%$ max error. The temperature coefficient is comparable to that of the full-scale TC for a particular grade.
If an external reference is used ( 10.000 V , for example), additional trim range must be provided, since the internal reference has a tolerance of $\pm 1 \%$, and the AD667 full-scale and bipolar offset are both trimmed with the internal reference. The gain and offset trim resistors give about $\pm 0.25 \%$ adjustment range, which is sufficient for the AD667 when used with the internal reference.

It is also possible to use external references other than 10 volts. The recommended range of reference voltage is from +8 to +11 volts, which allows both 8.192 V and 10.24 V ranges to be used. The AD667 is optimized for fixed-reference applications. If the reference voltage is expected to vary over a wide range in a particular application, a CMOS multiplying DAC is a better choice.

Reduced values of reference voltage will also permit the $\pm 12$ volt $\pm 5 \%$ power supply requirement to be relaxed to $\pm 12$ volts $\pm 10 \%$.

It is not recommended that the AD667 be used with external feedback resistors to modify the scale factor. The internal resistors are trimmed to ratio-match and temperature-track the other resistors on the chip, even though their absolute tolerances are $\pm 20 \%$, and absolute temperature coefficients are approximately $-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. If external resistors are used, a wide trim range ( $\pm 20 \%$ ) will be needed and temperature drift will be increased to reflect the mismatch between the temperature coefficients of the internal and external resistors.

## AD667

Small resistors may be added to the feedback resistors in order to accomplish small modifications in the scaling. For example, if a 10.24 V full scale is desired, a $140 \Omega 1 \%$ low TC metal-film resistor can be added in series with the internal (nominal) 5 k feedback resistor, and the gain trim potentiometer (between Pins 6 and 7 ) should be increased to $200 \Omega$. In the bipolar mode, increase the value of the bipolar offset trim potentiometer also to $200 \Omega$.

## GROUNDING RULES

The AD667 brings out separate analog and power grounds to allow optimum connections for low noise and high speed performance. These grounds should be tied together at one point, usually the device power ground. The separate ground returns are provided to minimize current flow in low level signal paths.
The analog ground at Pin 5 is the ground point for the output amplifier and is thus the "high quality" ground for the AD667; it should be connected directly to the analog reference point of the system. The power ground at Pin 16 can be connected to the most convenient ground point; analog power return is preferred. If power ground contains high frequency noise beyond 200 mV , this noise may feed through the converter, thus some caution will be required in applying these grounds.
It is also important to apply decoupling capacitors properly on the power supplies for the AD667 and the output amplifier. The correct method for decoupling is to connect a capacitor from each power supply pin of the AD667 to the analog ground pin of the AD667. Any load driven by the output amplifier should also be referred to the analog ground pin.

## OPTIMIZING SETTLING TIME

The dynamic performance of the AD667's output amplifier can be optimized by adding a small ( 20 pF ) capacitor across the feedback resistor. Figure 4 shows the improvement in both large-signal and small-signal settling for the 10 V range. In Figure 4 a , the top trace shows the data inputs (DB11-DB0 tied together), the second trace shows the CS pulse (A3-A0 tied low), and the lower two traces show the analog outputs for $\mathrm{C}_{\mathrm{F}}=0 \mathrm{pF}$ and 20 pF respectively.
Figures 4 b and 4 c show the settling time for the transition from all bits on to all bits off. Note that the settling time to $\pm 1 / 2$ LSB for the 10 V step is improved from 2.4 microseconds to $1.6 \mathrm{mi}-$ croseconds by the addition of the 20 pF capacitor.
Figures 4 d and 4 e show the settling time for the transition from all bits off to all bits on. The improvement in settling time gained by adding $\mathrm{C}_{\mathrm{C}}=20 \mathrm{pF}$ is similar.

a. Large Scale Settling

b. Fine-Scale Settling, $C_{F}=0 p F$

c. Fine-Scale Settling, $C_{F}=20 \mathrm{pF}$

d. Fine-Scale Settling, $C_{F}=0 p F$

e. Fine-Scale Settling, $C_{F}=20 \mathrm{pF}$

Figure 4. Settling Time Performance

## DIGITAL CIRCUIT DETAILS

The bus interface logic of the AD667 consists of four independently addressable registers in two ranks. The first rank consists of three four-bit registers which can be loaded directly from a 4 -, 8 -, 12 -, or 16 -bit microprocessor bus. Once the complete 12-bit data word has been assembled in the first rank, it can be loaded into the 12 -bit register of the second rank. This double-buffered organization avoids the generation of spurious analog output values. Figure 5 shows the block diagram of the AD667 logic section.
The latches are controlled by the address inputs, A0-A3, and the $\overline{\mathrm{CS}}$ input. All control inputs are active low, consistent with general practice in microprocessor systems. The four address lines each enable one of the four latches, as indicated in Table II.
All latches in the AD667 are level-triggered. This means that data present during the time when the control signals are valid will enter the latch. When any one of the control signals returns high, the data is latched.


Figure 5. AD667 Block Diagram
It is permissible to enable more than one of the latches simultaneously. If a first rank latch is enabled coincident with the second rank latch, the data will reach the second rank correctly if the "WRITE CYCLE \#1" timing specifications are met.

Table II. AD667 Truth Table

| $\overline{\overline{\mathbf{C S}}}$ | A3 | A2 | A1 | A0 | Operation |
| :--- | :--- | :---: | :---: | :---: | :--- |
| 1 | X | X | X | X | No Operation |
| X | 1 | 1 | 1 | 1 | No Operation |
| 0 | 1 | 1 | 1 | 0 | Enable 4 LSBs of First Rank |
| 0 | 1 | 1 | 0 | 1 | Enable 4 Middle Bits of First Rank |
| 0 | 1 | 0 | 1 | 1 | Enable 4 MSBs of First Rank |
| 0 | 0 | 1 | 1 | 1 | Loads Second Rank from First Rank |
| 0 | 0 | 0 | 0 | 0 | All Latches Transparent |

"X" = Don't Care.

## INPUT CODING

The AD667 uses positive-true binary input coding. Logic " 1 " is represented by an input voltage greater than 2.0 V and Logic " 0 " is defined as an input voltage less than 0.8 V .
Unipolar coding is straight binary, where all zeroes $\left(000_{\mathrm{H}}\right)$ on the data inputs yields a zero analog output and all ones $\left(\mathrm{FFF}_{\mathrm{H}}\right)$ yields an analog output 1 LSB below full scale.
Bipolar coding is offset binary, where an input code of $000_{\mathrm{H}}$ yields a minus full-scale output, an input of $\mathrm{FFF}_{\mathrm{H}}$ yields an output 1 LSB below positive full scale, and zero occurs for an input code with only the MSB on $\left(800_{\mathrm{H}}\right)$.
The AD667 can be used with twos complement input coding if an inverter is used on the MSB (DB11).

## DIGITAL INPUT CONSIDERATIONS

The threshold of the digital input circuitry is set at 1.4 volts and does not vary with supply voltage. The input lines can thus interface with any type of 5 volt logic. The configuration of the input circuit is shown in Figure 6.


Figure 6. Equivalent Digital Input Circuit

The AD667 data and control inputs will float to a Logic 0 if left open. It is recommended that any unused inputs be connected to power ground to improve noise immunity.
Fanout for the AD667 is 100 when used with a standard low power Schottky gate output device.

## 8-BIT MICROPROCESSOR INTERFACE

The AD667 interfaces easily to 8-bit microprocessor systems of all types. The control logic makes possible the use of right- or left-justified data formats.
Whenever a 12 -bit DAC is loaded from an 8 -bit bus, two bytes are required. If the program considers the data to be a 12 -bit binary fraction (between 0 and 4095/4096), the data is leftjustified, with the eight most significant bits in one byte and the remaining bits in the upper half of another byte. Right-justified data calls for the eight least significant bits to occupy one byte, with the 4 most significant bits residing in the lower half of another byte, simplifying integer arithmetic.


## b. Right Justified

Figure 7. 12-Bit Data Formats for 8-Bit Systems
Figure 8 shows an addressing scheme for use with an AD667 set up for left-justified data in an 8-bit system. The base address is decoded from the high-order address bits and the resultant active-low signal is applied to $\overline{\mathrm{CS}}$. The two LSBs of the address bus are connected as shown to the AD667 address inputs. The latches now reside in two consecutive locations, with location X01 loading the four LSBs and location X10 loading the eight MSBs and updating the output.


Figure 8. Left-Justified 8-Bit Bus Interface

## AD667

Right－justified data can be similarly accommodated．The over－ lapping of data lines is reversed，and the address connections are slightly different．The AD667 still occupies two adjacent locations in the processor＇s memory map．In the circuit of Fig－ ure 9，location X01 loads the 8 LSBs and location X10 loads the 4 MSBs and updates the output．


Figure 9．Right－Justified 8－Bit Bus Interface
USING THE AD667 WITH 12－AND 16－BIT BUSES
The AD667 is easily interfaced to 12 －and 16－bit data buses．In this operation，all four address lines（A0 through A3）are tied
low，and the latch is enabled by CS going low．The AD667 thus occupies a single memory location．

This configuration uses the first and second rank registers simultaneously．The $\overline{\mathrm{CS}}$ input can be driven from an active－low decoded address．It should be noted that any data bus activity during the period when $\overline{\mathrm{CS}}$ is low will cause activity at the AD667 output．If data is not guaranteed stable during this period，the second rank register can be used to provide double buffering．


Figure 10．Connections for 12－and 16－Bit Bus Interface

OUTLINE DIMENSIONS
Dimensions shown in inches and（mm）．



[^0]:    REV. A
    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

