## 20 GHz to 54 GHz , GaAs, pHEMT, MMIC, 29 dBm ( 0.5 W) Power Amplifier

## Data Sheet

## FEATURES


$P_{\text {SAT }}$ : 29 dBm typical at 24 GHz to 36 GHz
Gain: 19.5 dB typical at 24 GHz to 36 GHz
Input return loss: 17.5 dB typical at 24 GHz to 36 GHz
Output return loss: $\mathbf{2 2 . 0} \mathbf{~ d B}$ typical at $\mathbf{2 4 ~ G H z}$ to $\mathbf{3 6} \mathbf{~ G H z}$
Output IP3: $\mathbf{3 5} \mathbf{~ d B m}$ typical at $24 \mathbf{~ G H z}$ to $\mathbf{3 6} \mathbf{~ G H z}$
Supply voltage: 5 V typical at 750 mA
$50 \Omega$ matched input and output
Die size: $\mathbf{2 . 7 5 0 ~ m m \times 1 . 8 4 5 ~ m m \times 0 . 1 0 2 ~ m m ~}$

## APPLICATIONS

Military and space
Test instrumentation
Satellite communications

## GENERAL DESCRIPTION

The ADPA7009CHIP is a gallium arsenide (GaAs), pseudomorphic high electron mobility transistor (pHEMT), monolithic microwave integrated circuit (MMIC), 29 dBm saturated output power ( 0.5 W ) distributed power amplifier that operates from 20 GHz to 54 GHz . The amplifier provides a gain of 19.5 dB , an output power for 1 dB compression (P1dB) of 28.5 dBm , and a typical output third-order intercept (IP3) of

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

35 dBm at 24 GHz to 36 GHz . The ADPA7009CHIP requires 750 mA from a 5 V supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) and features inputs and outputs that are internally matched to $50 \Omega$, facilitating integration into multichip modules (MCMs). All data is taken with the RFIN and RFOUT pads connected via one 0.076 mm ( 3 mil ) ribbon bond of 0.076 mm ( 3 mil ) minimal length.

Rev. 0

## ADPA7009CHIP

## TABLE OF CONTENTS

Features .....  1
Applications ..... 1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
20 GHz to 24 GHz Frequency Range ..... 3
24 GHz to 36 GHz Frequency Range ..... 3
36 GHz to 50 GHz Frequency Range ..... 4
50 GHz to 54 GHz Frequency Range ..... 4
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
Electrostatic Discharge (ESD) Ratings .....  5
ESD Caution ..... 5
Pin Configuration and Function Descriptions ..... 6
Interface Schematics ..... 7
Typical Performance Characteristics .....  8
Lower Bias Operation ..... 15
Theory of Operation ..... 18
Applications Information ..... 19
Typical Application Circuit ..... 19
Biasing the ADPA7009CHIP with the HMC980LP4E ..... 21
Application Circuit Setup ..... 21
Limiting VGATE for the ADPA7009CHIP VGgx Absolute Maximum Rating Requirement ..... 21
HMC980LP4E Bias Sequence ..... 23
Constant Drain Current Biasing vs. Constant Gate Voltage Biasing. ..... 23
Constant $\mathrm{I}_{\mathrm{DD}}$ Operation ..... 24
Assembly Diagram ..... 26
Mounting and Bonding Techniques for Millimeterwave GaAs MMICs ..... 27
Handling Precautions ..... 27
Mounting ..... 27
Wire Bonding ..... 27
Outline Dimensions ..... 28
Ordering Guide ..... 28

## REVISION HISTORY

## 3/2021—Revision 0: Initial Version

## SPECIFICATIONS

## 20 GHz TO 24 GHz FREQUENCY RANGE

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, supply voltage $\left(\mathrm{V}_{\mathrm{DD}}\right)=5 \mathrm{~V}, \mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$, and $50 \Omega$ matched input and output, unless otherwise noted. Adjust the gate voltage $\left(\mathrm{V}_{\mathrm{GGx}}\right)$ from -1.5 V to 0 V to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical.

Table 1.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY RANGE |  | 20 |  | 24 | GHz |  |
| GAIN <br> Gain Flatness <br> Gain Variation Over Temperature |  | 14.5 | $\begin{aligned} & \hline 17 \\ & \pm 1.2 \\ & 0.033 \\ & \hline \end{aligned}$ |  | dB dB $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |  |
| NOISE FIGURE |  |  | 6.5 |  | dB |  |
| RETURN LOSS <br> Input <br> Output |  |  | $\begin{aligned} & 15.0 \\ & 20.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |  |
| OUTPUT <br> Output Power for 1 dB Compression <br> Saturated Output Power Output Third-Order Intercept | P1dB <br> $\mathrm{P}_{\text {SAT }}$ <br> IP3 |  | $\begin{aligned} & 27.5 \\ & 28.5 \\ & 32 \end{aligned}$ |  | dBm <br> dBm <br> dBm | Output power (Pout) per tone $=14 \mathrm{dBm}$ with 1 MHz tone spacing |
| SUPPLY <br> Quiescent Current Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{DQ}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ |  | $\begin{aligned} & 750 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \end{aligned}$ | Adjust $\mathrm{V}_{\mathrm{GGx}}$ to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical |

## 24 GHz TO 36 GHz FREQUENCY RANGE

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$, and $50 \Omega$ matched input and output, unless otherwise noted. Adjust $\mathrm{V}_{\mathrm{GGx}}$ from -1.5 V to 0 V to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical.

Table 2.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY RANGE |  | 24 |  | 36 | GHz |  |
| GAIN <br> Gain Flatness <br> Gain Variation Over Temperature |  | 17.0 | $\begin{aligned} & 19.5 \\ & \pm 1.1 \\ & 0.023 \end{aligned}$ |  | dB <br> dB <br> $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |  |
| NOISE FIGURE |  |  | 5.5 |  | dB |  |
| RETURN LOSS <br> Input <br> Output |  |  | $\begin{aligned} & 17.5 \\ & 22.0 \end{aligned}$ |  | $\begin{array}{r} \mathrm{dB} \\ \mathrm{~dB} \end{array}$ |  |
| OUTPUT <br> Output Power for 1 dB Compression <br> Saturated Output Power Output Third-Order Intercept | $\begin{aligned} & \mathrm{P} 1 \mathrm{~dB} \\ & \mathrm{P}_{\mathrm{SAT}} \\ & \mathrm{IP} 3 \end{aligned}$ |  | $\begin{aligned} & 28.5 \\ & 29 \\ & 35 \end{aligned}$ |  | dBm dBm dBm | Pout per tone $=14 \mathrm{dBm}$ with 1 MHz tone spacing |
| SUPPLY <br> Quiescent Current Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{DQ}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | 3 | $\begin{aligned} & 750 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \end{aligned}$ | Adjust $\mathrm{V}_{\mathrm{GGx}}$ to achieve $\mathrm{IDQ}=750 \mathrm{~mA}$ typical |

## ADPA7009CHIP

## 36 GHz TO 50 GHz FREQUENCY RANGE

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$, and $50 \Omega$ matched input and output, unless otherwise noted. Adjust $\mathrm{V}_{\mathrm{GGx}}$ from -1.5 V to 0 V to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical.

Table 3.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY RANGE |  | 36 |  | 50 | GHz |  |
| GAIN <br> Gain Flatness <br> Gain Variation Over Temperature |  | 17.5 | $\begin{aligned} & 20.0 \\ & \pm 1.1 \\ & 0.026 \end{aligned}$ |  | dB <br> dB <br> $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |  |
| NOISE FIGURE |  |  | 6.0 |  | dB |  |
| RETURN LOSS Input Output |  |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |  |
| OUTPUT <br> Output Power for 1 dB Compression <br> Saturated Output Power Output Third-Order Intercept | $\begin{aligned} & \text { P1dB } \\ & \text { PSAT } \\ & \text { IP3 } \end{aligned}$ | 22 | $\begin{aligned} & 25 \\ & 27.0 \\ & 34.5 \end{aligned}$ |  | dBm <br> dBm <br> dBm | Pout per tone $=14 \mathrm{dBm}$ with 1 MHz tone spacing |
| SUPPLY <br> Quiescent Current Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{DO}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | 3 | $\begin{aligned} & 750 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \end{aligned}$ | Adjust $\mathrm{V}_{\text {GGx }}$ to achieve $\mathrm{l}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical |

## 50 GHz TO 54 GHz FREQUENCY RANGE

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$, and $50 \Omega$ matched input and output, unless otherwise noted. Adjust $\mathrm{V}_{\mathrm{GGx}}$ from -1.5 V to 0 V to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical.

Table 4.

| Parameter | Symbol | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY RANGE |  | 50 |  | 54 | GHz |  |
| GAIN <br> Gain Flatness <br> Gain Variation Over Temperature |  |  | $\begin{aligned} & 20.5 \\ & \pm 0.85 \\ & 0.027 \\ & \hline \end{aligned}$ |  | dB dB $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |  |
| NOISE FIGURE |  |  | 6.0 |  | dB |  |
| RETURN LOSS <br> Input Output |  |  | $\begin{aligned} & 16.5 \\ & 20.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |  |
| OUTPUT <br> Output Power for 1 dB Compression <br> Saturated Output Power Output Third-Order Intercept | $\begin{aligned} & \text { P1dB } \\ & \mathrm{P}_{\text {SAT }} \\ & \text { IP3 } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 24.0 \\ & 26.0 \\ & 33 \\ & \hline \end{aligned}$ |  | dBm <br> dBm <br> dBm | Pout per tone $=14 \mathrm{dBm}$ with 1 MHz tone spacing |
| SUPPLY <br> Quiescent Current Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{DQ}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ |  | $\begin{aligned} & 750 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \end{aligned}$ | Adjust $\mathrm{V}_{\mathrm{GGx}}$ to achieve $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ typical |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Drain Bias Voltage (VDDx $)$ | 6.0 V |
| VGGx | -1.6 V to 0 V |
| RF Input Power (RFIN) | 20 dBm |
| Continuous Power Dissipation (PDIss), | 7.7 W |
| $\mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ (Derate $85 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $85^{\circ} \mathrm{C}$ ) |  |
| Junction Temperature to Maintain | $175^{\circ} \mathrm{C}$ |
| $\quad 1,000,000$ Hour Mean Time to Failure |  |
| (MTTF) |  |
| Nominal Junction Temperature ( $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$, | $129^{\circ} \mathrm{C}$ |
| $\quad$ VDD $=5 \mathrm{~V}$, loQ $=750 \mathrm{~mA}$ ) |  |
| Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $\quad$ Storage | $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Operating |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to the carrier or substrate on which the die is mounted. Careful attention is needed with each material used in the thermal path below the IC.
$\theta_{\text {JC }}$ is the channel to case thermal resistance, channel to bottom of die using die attach epoxy.

Table 6. Thermal Resistance

| Package Type | $\theta_{\text {sc }}$ | Unit |
| :--- | :--- | :--- |
| $\mathrm{C}-10-13$ | 11.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

ELECTROSTATIC DISCHARGE (ESD) RATINGS
The following ESD information is provided for handling of ESD sensitive devices in an ESD protected area only.
Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

## ESD Ratings for ADPA7009CHIP

Table 7. ADPA7009CHIP, 10-Pad Die

| ESD Model | Withstand Threshold (V) | Class |
| :--- | :--- | :--- |
| HBM | $\pm 500$ | 1 B |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 8. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | RFIN | RF Signal Input. This pad is ac-coupled and matched to $50 \Omega$. See Figure 6 for the interface schematic. |
| 2, 10 | $\mathrm{V}_{\mathrm{GG1}}, \mathrm{~V}_{\mathrm{GG} 2}$ | Amplifier Gate Controls. External bypass capacitors of $4.7 \mu \mathrm{~F}, 0.01 \mu \mathrm{~F}$, and 100 pF are required for these pads. Adjust $\mathrm{V}_{G \mathrm{Gx}}$ from -1.5 V to 0 V to achieve the desired quiescent current. See Figure 7 for the interface schematic. |
| 3,4,8,9 | $V_{D D 1}, V_{D D 2}$, <br> $V_{D D 4}, V_{D D 3}$ | Drain Biases for the Amplifier. External bypass capacitors of $4.7 \mu \mathrm{~F}, 0.01 \mu \mathrm{~F}$, and 100 pF are required for these pads. See Figure 9 for the interface schematic. |
| 5 | VREF | Reference Diode Voltage. Use this pad for temperature compensation of the VDET RF output power measurements. Used in combination with VDET, this voltage provides temperature compensation to the VDET RF output power measurements. See Figure 4 for the interface schematic. |
| 6 | RFOUT | RF Signal Output. This pad is ac-coupled and matched to $50 \Omega$. See Figure 8 for the interface schematic. |
| 7 | VDET | Detector Diode Used for Measuring the RF Output Power. Detection via this pad requires the application of a dc bias voltage through an external series resistor. Used in combination with VREF, the difference detector voltage, VREF - VDET, is a temperature compensated dc voltage proportional to the RF output power. See Figure 5 for the interface schematic. |
| Die Bottom | GND | Ground. The die bottom must be connected to RF and dc ground. See Figure 3 for the interface schematic. |

## Data Sheet

## INTERFACE SCHEMATICS

GND

Figure 3. GND Interface Schematic


Figure 4. VREF Interface Schematic


Figure 5. VDET Interface Schematic

RFIN o-_H
Figure 6. RFIN Interface Schematic


Figure 7. $V_{G G 1}, V_{G G 2}$ Interface Schematic


Figure 8. RFOUT Interface Schematic


Figure 9. V $V_{D D 1}$ to $V_{D D 4}$ Interface Schematic

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. Gain and Return Loss vs. Frequency, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 11. Gain vs. Frequency for Various Supply Voltages, $I_{D Q}=750 \mathrm{~mA}$


Figure 12. Input Return Loss vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 13. Gain vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 14. Gain vs. Frequency for Various $I_{D C}$ Currents, $V_{D D}=5 \mathrm{~V}$


Figure 15. Input Return Loss vs. Frequency for Various Supply Voltages, $I_{D Q}=750 \mathrm{~mA}$


Figure 16. Input Return Loss vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=5 \mathrm{~V}$


Figure 17. Output Return Loss vs. Frequency for Various Supply Voltages, $I_{D Q}=750 \mathrm{~mA}$


Figure 18. Reverse Isolation vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 19. Output Return Loss vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 20. Output Return Loss vs. Frequency for Various IDQ Currents, $V_{D D}=5 \mathrm{~V}$


Figure 21. Noise Figure vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 22. Output P1dB vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 23. Output P1dB vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=5 \mathrm{~V}$


Figure 24. Output P1dB vs. Frequency for Various Supply Voltages, $I_{D Q}=750 \mathrm{~mA}$


Figure 25. P SAT Vs. Frequency for Various Temperatures,

$$
V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}
$$



Figure 26. $P_{S A T}$ Vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=5 \mathrm{~V}$


Figure 27. $P_{S A T}$ Vs. Frequency for Various Voltages, $I_{D Q}=750 \mathrm{~mA}$


Figure 28. Power Added Efficiency (PAE) vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}, \mathrm{PAE}$ at $P_{S A T}(\mathrm{dBm})$


Figure 29. PAE vs. Frequency for Various IDQ Currents, $V_{D D}=5 \mathrm{~V}$, PAE at $P_{S A T}(d B m)$


Figure 30. Pout, Gain, PAE, and Drain Current with RF Applied (IDD) vs. Input Power, $26 \mathrm{GHz}, V_{D D}=5 \mathrm{~V}, \mathrm{I}_{D Q}=750 \mathrm{~mA}$


Figure 31. PAE vs. Frequency for Various Supply Voltages, $I_{D Q}=750 \mathrm{~mA}$, PAE at $P_{S A T}(\mathrm{dBm})$


Figure 32. Pout, Gain, PAE, and $I_{D D}$ vs. Input Power, $22 G H z, V_{D D}=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 33. Pout, Gain, PAE, and IDD vs. Input Power, 30 GHz, VDD $=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 34. Pout, Gain, PAE, and IDD vs. Input Power, $36 \mathrm{GHz}, V_{D D}=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 35. Pout, Gain, PAE, and $I_{D D} v s$. Input Power, $44 G H z, V_{D D}=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 36. PDISS vs. Input Power for Various Frequencies at $T_{A}=85^{\circ} \mathrm{C}$, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 37. Pout, Gain, PAE, and IDD vs. Input Power, 40 GHz, VDD $=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 38. Pout, Gain, PAE, and $I_{D D}$ vs. Input Power, 50 GHz, $V_{D D}=5 \mathrm{~V}$, $I_{D Q}=750 \mathrm{~mA}$


Figure 39. Output IP3 vs. Frequency at $-20^{\circ} \mathrm{C},-40^{\circ} \mathrm{C}$, and $-55^{\circ} \mathrm{C}$, Pout per Tone $=14 \mathrm{dBm}, V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 40. Output IP3 vs. Frequency at $+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}$ and $-20^{\circ} \mathrm{C}$, Pout per Tone $=14 \mathrm{dBm}, V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 41. Output IP3 vs. Frequency for Various IDQ Currents, $P_{\text {OUT }}$ per Tone $=14 \mathrm{dBm}, V_{D D}=5 \mathrm{~V}$


Figure 42. Third-Order Intermodulation Distortion (IM3) vs. Роит per Tone, $V_{D D}=4 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 43. Drain Supply Current vs. Input Power at Various Frequencies, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 44. Output IP3 vs. Frequency for Various Supply Voltages,
Poutper Tone $=14 \mathrm{dBm}, I_{D Q}=750 \mathrm{~mA}$


Figure 45. IM3 vs. Pout per Tone, $V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 46. Drain Supply Current vs. Input Power at Various Temperature, $36 \mathrm{GHz}, V_{D D}=5 \mathrm{~V}, I_{D Q}=750 \mathrm{~mA}$


Figure 47. Drain Supply Current vs. Gate Voltage at Various Temperature


Figure 48. Detector Voltage (VREF - VDET) vs. Output Power for Various Temperatures at 36 GHz


Figure 49. Detector Voltage (VREF - VDET) vs. Output Power for Various Frequencies


Figure 50. Detector Voltage (VREF - VDET) vs. Frequency for Various Output Powers

## LOWER BIAS OPERATION



Figure 51. Gain vs. Frequency for Various $I_{D C}$ Currents, $V_{D D}=3 \mathrm{~V}$


Figure 52. Input Return Loss vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=3 \mathrm{~V}$


Figure 53. Output Return Loss vs. Frequency for Various IDQ Currents, $V_{D D}=3 \mathrm{~V}$


Figure 54. Gain vs. Frequency for Various $I_{D C}$ Currents, $V_{D D}=4 \mathrm{~V}$


Figure 55. Input Return Loss vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=4 \mathrm{~V}$


Figure 56. Output Return Loss vs. Frequency for Various IDO Currents, $V_{D D}=4 \mathrm{~V}$


Figure 57. Output P1dB vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=3 \mathrm{~V}$


Figure 58. $P_{S A T}$ Vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=3$ V


Figure 59. Noise Figure vs. Frequency for Various $I_{D Q}$ Currents,
$V_{D D}=3 \mathrm{~V}$


Figure 60. Output P1dB vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=4 \mathrm{~V}$


Figure 61. $P_{S A T}$ Vs. Frequency for Various $I_{D Q}$ Currents, $V_{D D}=4 V$


Figure 62. Noise Figure vs. Frequency for Various $I_{D Q}$ Currents,
$V_{D D}=4 \mathrm{~V}$


Figure 63. Output IP3 vs. Frequency for Various $I_{D Q}$ Currents, Pout per Tone $=14 \mathrm{dBm}, V_{D D}=3 \mathrm{~V}$


Figure 64. Output IP3 vs. Frequency for Various $I_{D Q}$ Currents,
Pout per Tone $=14 \mathrm{dBm}, V_{D D}=4 \mathrm{~V}$

## THEORY OF OPERATION

The architecture of the ADPA7009CHIP, a medium power amplifier, is shown in Figure 65. The ADPA7009CHIP uses a cascaded, four-stage amplifier operating in quadrature between two $90^{\circ}$ hybrids.
The input signal is divided evenly in two. Each path is amplified through four independent gain stages. The amplified signals are then combined at the output. This balanced amplifier approach forms an amplifier with a combined gain of 19.5 dB and a $\mathrm{P}_{\mathrm{SAT}}$ value of 29 dBm . The gate pins are internally connected and can be biased from either north or south of the circuit.

A portion of the RF output signal is directionally coupled to a diode for detection of the RF output power. When the diode is dc biased, the diode rectifies the RF power and makes the RF power available for measurement as a dc voltage at VDET. To allow temperature compensation of VDET, an identical and symmetrically located circuit, minus the coupled RF power, is available via VREF. Taking the difference of VREF - VDET provides a temperature compensated signal that is proportional to the RF output (see Figure 65).


## APPLICATIONS INFORMATION

The ADPA7009CHIP is a GaAs, pHEMT, MMIC power amplifier. Capacitive bypassing is required for all primary and alternate $V_{G G x}$ and $V_{D D x}$ pads. $V_{G G 1}$ and $V_{G G 2}$ are the gate bias pads for the amplifier. $V_{D D 1}, V_{D D 2}, V_{D D 3}$, and $V_{D D 4}$ are the drain bias pads for the amplifier.
All measurements for this device were taken using the primary application circuit (see Figure 66) and were configured as shown in the assembly diagram (see Figure 79).

The recommended bias sequence during power-up is as follows:

1. Connect GND to RF and dc ground.
2. Set the gate bias voltages, $\mathrm{V}_{\mathrm{GG1}}$ and $\mathrm{V}_{\mathrm{GG} 2}$, to -1.5 V .
3. Set all the drain bias voltages, $\mathrm{V}_{\mathrm{DDx}}$, to 5 V .
4. Increase the gate bias voltages, $\mathrm{V}_{\mathrm{GG1}}$ and $\mathrm{V}_{\mathrm{G} 2}$, to achieve an $\mathrm{I}_{\mathrm{DQ}}$ of 750 mA .
5. Apply the RF signal.

The recommended bias sequence during power-down is as follows:

1. Turn off the RF signal.
2. Decrease the primary gate bias voltages, $\mathrm{V}_{\mathrm{GG} 1}$ and $\mathrm{V}_{\mathrm{GG} 2}$, to -1.5 V to achieve $\mathrm{I}_{\mathrm{DQ}}=0 \mathrm{~mA}$ (approximately).
3. Decrease all the drain bias voltages to 0 V .
4. Increase the gate bias voltage to 0 V .

The $V_{D D}=5 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{DQ}}=750 \mathrm{~mA}$ bias conditions are recommended to optimize overall performance. Unless otherwise noted, the data shown was taken using the recommended bias conditions. Operation of the ADPA7009CHIP at different bias conditions may provide performance that differs from what is shown in Table 1 to Table 4. Biasing the ADPA7009CHIP for higher drain current typically results in higher P1dB and gain at the expense of increased power consumption (see Table 9).

## TYPICAL APPLICATION CIRCUIT

Figure 66 shows the primary application circuit. Figure 67 shows the alternate typical application circuit.

Table 9. Power Selection Table ${ }^{1,2}$

| $\mathbf{I}_{\text {DQ }}(\mathbf{m A})$ | Gain (dB) | P1dB (dBm) | Output IP3 (dBm) | P $_{\text {DISs }}$ (W) at P SAT | $\mathbf{V}_{\text {GGx }}(\mathbf{V})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 650 | 20.33 | 27.57 | 37.07 | 3.25 | -0.68 |
| 750 | 21.02 | 27.93 | 34.83 | 3.75 | -0.63 |
| 850 | 21.52 | 28.17 | 32.69 | 4.25 | -0.59 |
| 950 | 22.02 | 28.34 | 31.19 | 4.75 | -0.54 |

[^0]

Figure 66. Primary Application Circuit


Figure 67. Alternate Application Circuit

## BIASING THE ADPA7009CHIP WITH THE HMC980LP4E

The HMC980LP4E is an active bias controller that is designed to meet the bias requirements for enhancement mode and depletion mode amplifiers such as the ADPA7009CHIP. The controller provides constant drain current biasing over temperature and device to device variation, and properly sequences gate and drain voltages to ensure the safe operation of the amplifier. The HMC980LP4E also offers self-protection in the event of a short circuit, an internal charge pump that generates the negative voltage needed on the gate of the ADPA7008CHIP, and the option to use an external negative voltage source. The HMC980LP4E is also available in die form as the HMC980-Die.


Figure 68. HMC980LP4E Active Bias Control

## APPLICATION CIRCUIT SETUP

Figure 69 shows an application circuit using the HMC980LP4E
to control the ADPA7009CHIP. When using an external negative supply for VNEG, refer to the application circuit shown in Figure 70.
In the application circuit shown in Figure 69, the ADPA7009CHIP drain voltage, VDRAIN, and drain current, $\mathrm{I}_{\text {DRAIN }}$, are set by the following equations:

$$
\begin{align*}
& V_{D D}=V_{D R A N}+\left(I_{D R A N} \times 0.85 \Omega\right)  \tag{1}\\
& V_{D D}=5 \mathrm{~V}+(0.85 \mathrm{~A} \times 0.85 \Omega)=5.72 \mathrm{~V}
\end{align*}
$$

where:
$V_{D D}$ and $V_{D R A I N}$ are in volts.
$I_{D R A I N}$ is in amperes.

$$
\begin{align*}
& R 10=(150 \Omega \times \mathrm{A}) \div\left(I_{\text {DRAIN }}\right)  \tag{2}\\
& R 10=(150 \Omega \times \mathrm{A}) \div(0.85 \mathrm{~A})=176 \Omega
\end{align*}
$$

where:
R10 is in ohms.
$I_{\text {DRAIN }}$ is in amperes.

## LIMITING VGATE FOR THE ADPA7009CHIP V ${ }_{G G x}$ ABSOLUTE MAXIMUM RATING REQUIREMENT

When using the HMC980LP4E to control the ADPA7009CHIP, the minimum voltages for VNEG and VGATE must be -1.5 V to keep the voltages within the absolute maximum rating limit for the $\mathrm{V}_{\mathrm{GGx}}$ pad of the ADPA7009CHIP. To set the minimum voltages, set R15 and R16 to the values shown in Figure 69 and Figure 70. Refer to the AN-1363 Application Note for more information and calculations for R15 and R16.

The HMC980LP4E application circuits for biasing figures in the AN-1363 are two examples of how the HMC980LP4E is used as an active bias controller. Both application circuits within the AN- 1363 show the R5 and R7 resistors, which are analogous to the R15 and R16 resistor shown in Figure 69 and Figure 70.

## ADPA7009CHIP



Figure 69. Application Circuit Using the HMC980LP4E with the ADPA7009CHIP (Internal Negative Voltage Source)


Figure 70. Application Circuit Using the HMC980LP4E with the ADPA7009CHIP (External Negative Voltage Source)

## HMC980LP4E BIAS SEQUENCE

The dc supply sequence described in this section is required to prevent damage to the HMC980LP4E when using the device to control the ADPA7009CHIP.

## Power-Up Sequence

The power-up sequence for the HMC980LP4E is as follows:

1. Set VDIG $=3.3 \mathrm{~V}$.
2. Set $\mathrm{SO}=3.3 \mathrm{~V}$.
3. Set $\mathrm{VDD}=5.72 \mathrm{~V}$.
4. Set $\mathrm{VNEG}=-1.5 \mathrm{~V}$ (this step is unnecessary if using an internally generated voltage).
5. Set $\mathrm{EN}=3.3 \mathrm{~V}$ (the transition from 0 V to 3.3 V turns on VGATE and VDRAIN).

## Power-Down Sequence

The power-down sequence for the HMC980LP4E is as follows:

1. Set $\mathrm{EN}=0 \mathrm{~V}$ (the transition from 3.3 V to 0 V turns off $V_{\text {drain }}$ and $V_{G a t e}$ ).
2. Set $\mathrm{VNEG}=0 \mathrm{~V}$ (this step is unnecessary if using and internally generated voltage).
3. Set $\mathrm{VDD}=0 \mathrm{~V}$.
4. Set $S 0=0 V$.
5. Set VDIG $=0 \mathrm{~V}$.

After the HMC980LP4E bias control circuit is set up, toggle the bias to the ADPA7009CHIP on or off by applying 3.3 V or 0 V , respectively, to the EN pad. At $\mathrm{EN}=+3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{GATE}}$ drops to -1.5 V , and $\mathrm{V}_{\text {DRain }}$ turns on at +5 V . VGATE then rises until $\mathrm{I}_{\mathrm{DRain}}=850 \mathrm{~mA}$, and the closed control loop regulates $\mathrm{I}_{\mathrm{drain}}$ at 850 mA . When EN $=0 \mathrm{~V}$, VDRAIN is set to -1.5 V , and VDRAIN is set to 0 V .

## CONSTANT DRAIN CURRENT BIASING vs. CONSTANT GATE VOLTAGE BIASING

The HMC980LP4E uses closed-loop feedback to continuously adjust VGATE to maintain a constant drain current bias over dc supply variation, temperature, and device to device variation. In addition, constant drain current bias is the optimum method for reducing time in calibration procedures and for maintaining consistent performance over time. By comparing the constant drain current bias with a constant gate voltage bias where the current is driven to increase when RF power is applied, a slightly lower output P1dB is seen with a constant drain current bias. This output P1dB is shown in Figure 78, where the RF performance is slightly lower than the constant gate voltage bias operation due to a lower drain current at the high input powers as the device reaches 1 dB compression.
To increase the output P1dB performance for the constant drain current bias toward the constant gate voltage bias performance, increase the set current toward the $I_{D D}$ value this performance reaches under the RF drive in the constant gate voltage bias condition, as shown in Figure 78. The limit of increasing $I_{D Q}$ under the constant drain current operation is set by the thermal limitations found in Table 5 with the maximum power dissipation specification. As the Idd increase continues, the actual output P1dB does not continue to increase indefinitely and the power dissipation increases. Therefore, when using constant drain current biasing, take the trade-off between the power dissipation and the output P1dB performance into consideration.

## CONSTANT IDD OPERATION

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{DD}}=850 \mathrm{~mA}$ for nominal operation, unless otherwise noted. Figure 71 to Figure 78 are biased with the HMC980LP4E active bias controller. See the Biasing the ADPA7009CHIP with the HMC980LP4E section for biasing details.


Figure 72. $P_{S A T}$ Vs. Frequency for Various Temperatures, $V_{D D}=5 \mathrm{~V}$, Data Measured with Constant IDD


Figure 73. P1dB vs. Frequency for Various Drain Currents, $V_{D D}=5 \mathrm{~V}$, Data Measured with Constant IDD


Figure 74. $P_{S A T}$ Vs. Frequency for Various Drain Currents, $V_{D D}=5 \mathrm{~V}$, Data Measured with Constant IDD


Figure 75. IDD vs. Input Power, $V_{D D}=5 \mathrm{~V}$, Frequency $=36 \mathrm{GHz}$, Constant Drain Current Bias (IDRain Setpoint $=850 \mathrm{~mA}$ ) and Constant Gate Voltage Bias ( $V_{G G x} \approx-0.63 \mathrm{~V}$ )


Figure 76. PAE vs. Input Power, $V_{D D}=5$ V, Frequency $=36 \mathrm{GHz}$, Constant Drain Current Bias (IDRAIN Setpoint $=850 \mathrm{~mA})$ and Constant Gate Voltage Bias ( $V_{G G x} \approx-0.63 V$ )


Figure 77. Pout Vs. Input Power, $V_{D D}=5 \mathrm{~V}$, Frequency $=36 \mathrm{GHz}$, Constant Drain Current Bias (IDRAIN Setpoint $=850 \mathrm{~mA}$ ) and Constant Gate Voltage Bias ( $V_{G G x} \approx-0.63 \mathrm{~V}$ )


Figure 78. $P 1 d B$ vs. Frequency, $V_{D D}=5 \mathrm{~V}$, Constant Drain Current Bias (IDRAIN Setpoint $=850 \mathrm{~mA}$ ) and Constant Gate Voltage Bias ( $\mathrm{V}_{G G x} \approx-0.63 \mathrm{~V}$ )

## ASSEMBLY DIAGRAM

Figure 79 shows the assembly diagram for the ADPA7009CHIP.


Figure 79. Assembly Diagram with Bias Control on North Side of Die

## ADPA7009CHIP

## MOUNTING AND BONDING TECHNIQUES FOR MILLIMETERWAVE GaAs MMICS

Attach the die directly to the ground plane with conductive epoxy (see the Handling Precautions section, the Mounting section, and the Wire Bonding section).
Place the microstrip substrates as close to the die as possible to minimize ribbon bond length. Typical die to substrate spacing is 0.076 mm to 0.152 mm ( 3 mil to 6 mil ).


Figure 80. High Frequency Input Wideband Matching


Figure 81. High Frequency Output Wideband Matching

## HANDLING PRECAUTIONS

To avoid permanent damage, follow these storage, cleanliness, static sensitivity, transient, and general handling precautions:

- Place all bare die in either waffle- or gel-based ESD protective containers and then seal the die in an ESD protective bag for shipment. After the sealed ESD protective bag is opened, store all die in a dry nitrogen environment.
- Handle the chips in a clean environment. Do not attempt to clean the chips using liquid cleaning systems.
- Follow ESD precautions to protect against ESD strikes.
- While bias is applied, suppress instrument and bias supply transients. Use shielded signal and bias cables to minimize inductive pickup.
- Handle the chip along the edges with a vacuum collet or with a sharp pair of tweezers. The surface of the chip has fragile air bridges and must not be touched with a vacuum collet, tweezers, or fingers.


## MOUNTING

Before the epoxy die is attached, apply a minimum amount of epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip after it is placed into position. Cure the epoxy per the schedule of the manufacturer.

## WIRE BONDING

RF bonds made with $0.076 \mathrm{~mm} \times 0.0127 \mathrm{~mm}(3 \mathrm{mil} \times 0.5 \mathrm{mil})$ gold ribbon are recommended for the RF ports. These bonds must be thermosonically bonded with a force of 40 g to 60 g . Thermosonically bonded dc bonds of 0.025 mm (1 mil) diameter are recommended. Create ball bonds with a force of 40 g to 50 g , and wedge bonds with a force of 18 g to 22 g . Create all bonds with a nominal stage temperature of $150^{\circ} \mathrm{C}$. Apply the minimum amount of ultrasonic energy (depending on the process and package being used) to achieve reliable bonds. Keep all bonds as short as possible, less than 0.31 mm ( 12.2 mil ).

Alternatively, use short RF bonds that are $\leq 3 \mathrm{~mm}$ and made with two 1 mm wires.

## OUTLINE DIMENSIONS



*This die utilizes fragile air bridges. Any pickup tools used must not contact this area.
Figure 82. 10-Pad Bare Die [CHIP] (C-10-13)
Dimensions shown in millimeter
ORDERING GUIDE

| Model $^{1,2}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADPA7009CHIP | $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $10-$ Pad Bare Die [CHIP] | $\mathrm{C}-10-13$ |
| ADPA7009C-KIT | $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10 -Pad Bare Die [CHIP] | $\mathrm{C}-10-13$ |

${ }^{1}$ The ADPA7009CHIP and ADPA7009C-KIT are RoHS compliant parts.
${ }^{2}$ Die inspected to meet MIL-STD-883 Method 2010, Condition B.


[^0]:    ${ }^{1}$ Data taken at the following nominal bias conditions: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, and frequency $=36 \mathrm{GHz}$.
    ${ }^{2}$ Adjust $\mathrm{V}_{\mathrm{GGx}}$ from -1.5 V to 0 V to achieve the desired drain current.

