# $\mathcal{C Y}$ UIERR <br> TECHNOLOGY 16-Bit,500ksps, Low Power SAR ADC with Serial Interface 

## FEATURES

- 500ksps Throughput Rate
- $\pm 2$ LSB INL (Max)
- Guaranteed 16-Bit No Missing Codes

■ Low Power: 6.5 mW at $500 \mathrm{ksps}, 13 \mu \mathrm{~W}$ at 1 ksps

- 92dB SNR (Typ) at $f_{I N}=20 \mathrm{kHz}$
- Extended Acquisition Time of $1.25 \mu \mathrm{~s}$ Allows Use of Lower Power Drivers
- Guaranteed Operation to $125^{\circ} \mathrm{C}$
- 2.5V Supply
- Fully Differential Input Range $\pm 2.5 \mathrm{~V}$
- External 2.5V Reference Input
- No Pipeline Delay, No Cycle Latency
- 1.8 V to 5 V I/O Voltages
- SPI-Compatible Serial I/O with Daisy-Chain Mode
- Internal Conversion Clock
- 16-Pin MSOP and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Packages


## APPLICATIONS

- Medical Imaging
- High Speed Data Acquisition
- Portable or Compact Instrumentation
- Industrial Process Control
- Low Power Battery-Operated Instrumentation
- ATE


## DESCRIPTIOn

The LTC ${ }^{\circledR 2382-16 ~ i s ~ a ~ l o w ~ n o i s e, ~ l o w ~ p o w e r, ~ h i g h ~ s p e e d ~}$ 16-bit successive approximation register (SAR) ADC. Operating from a 2.5 V supply, the LTC2382-16 has a $\pm 2.5 \mathrm{~V}$ fully differential input range. The LTC2382-16 consumes only 6.5 mW and achieves $\pm 2 \mathrm{LSB}$ INL max, no missing codes at 16-bits and 92dB SNR.
The LTC2382-16 has a high speed SPI-compatible serial interface that supports $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 5 V logic while also featuring a daisy-chain mode. The fast 500 ksps throughput with no cycle latency makes the LTC2382-16 ideally suited for a wide variety of high speed applications. An internal oscillator sets the conversion time, easing external timing considerations. The LTC2382-16 automatically powers down between conversions, leading to reduced power dissipation that scales with the sampling rate.

The LTC2382-16 features a proprietary sampling architecture that enables the ADC to begin acquiring the next sample during the current conversion. The resulting extended acquisition time of $1.25 \mu \mathrm{~s}$ allows the use of extremely low power ADC drivers.
©T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION



32k Point FFT $\mathrm{f}_{\mathrm{S}}=500 \mathrm{ksps}, \mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$


## ABSOLUTG MAXIIMUM RATINGS

(Notes 1, 2)
Supply Voltage (VDD) ..............................................2.8V
Supply Voltage ( $0 V_{\text {DD }}$ ) ............................................... 6 V
Reference Input (REF).............................................2.8V
Analog Input Voltage (Note 3)
$\mathrm{IN}^{+}, \mathrm{IN}^{-}$ $\qquad$ (GND -0.3 V ) to (REF +0.3 V )
Digital Input Voltage
(Note 3) $\qquad$ $(G N D-0.3 \mathrm{~V})$ to $\left(0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$
Digital Output Voltage(Note 3)
$\qquad$(GND $-0.3 \mathrm{~V})$ to $\left(0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$
Power Dissipation ..... 500 mW
Operating Temperature Range
LTC2382C ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC2382। ..... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
LTC2382H

$\qquad$
$-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$Storage Temperature Range$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATION



## ORDER INFORMATION <br> http://www.linear.com/product/LTC2382-16\#orderinfo

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2382CMS-16\#PBF | LTC2382CMS-16\#TRPBF | 238216 | 16 -Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2382IMS-16\#PBF | LTC2382IMS-16\#TRPBF | 238216 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2382HMS-16\#PBF | LTC2382HMS-16\#TRPBF | 238216 | 16 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2382CDE-16\#PBF | LTC2382CDE-16\#TRPBF | 23826 | 16 -Lead ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2382IDE-16\#PBF | LTC2382IDE-16\#TRPBF | 23826 | 16 -Lead ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel//. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

ELECTRICAL CHARACTERISTICS The odenotes the specifications which apply ver the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}+$ | Absolute Input Range ( $\mathrm{IN}^{+}$) | (Note 5) | $\bullet$ | -0.05 |  | $V_{\text {REF }}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Absolute Input Range ( $\mathrm{IN}^{-}$) | (Note 5) | $\bullet$ | -0.05 |  | $V_{\text {REF }}$ | V |
| $\mathrm{V}_{\text {IN }}+-\mathrm{V}_{\text {IN }}$ | Input Differential Voltage range | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IN }}+-\mathrm{V}_{\text {IN }}$ | $\bullet$ | - $\mathrm{V}_{\text {REF }}$ |  | $+V_{\text {REF }}$ | V |
| $\mathrm{V}_{\text {CM }}$ | Common-Mode Input Range |  | $\bullet$ | $\begin{gathered} \mathrm{V}_{\text {REF/ } / 2-} \\ 0.05 \end{gathered}$ | $V_{\text {REF }} / 2$ | $\begin{gathered} \mathrm{V}_{\text {REF } / 2+} \\ 0.05 \end{gathered}$ | V |
| 1 IN | Analog Input Leakage Current |  | $\bullet$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance | Sample Mode Hold Mode |  |  | $\begin{gathered} 45 \\ 5 \end{gathered}$ |  | pF |
| CMRR | Input Common Mode Rejection Ratio |  |  |  | 70 |  | dB |

COПVERTER CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :--- | ---: | ---: |
|  | Resolution |  | $\bullet$ | 16 |  |  |
|  | No Missing Codes |  | $\bullet$ | 16 |  |  |
|  | Transition Noise |  |  | 0.6 | Bits |  |
| INL | Integral Linearity Error | (Note 6) | $\bullet$ | -2 | $\pm 0.9$ | 2 |
| DNL | Differential Linearity Error |  | $\bullet$ | -1 | $\pm 0.4$ | 1 |
| BZE | Bipolar Zero-Scale Error | (Note 7) | $\bullet$ | -6 | $\pm 0.25$ | 6 |
|  | Bipolar Zero-Scale Error Drift |  |  | LSB |  |  |
| FSE | Bipolar Full-Scale Error | (Note 7) | $\bullet$ | -14 | $\pm 3$ | 14 |
|  | Bipolar Full-Scale Error Drift |  |  |  | $\pm 0.1$ |  |

DYПAMIC ACCURACY The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{A}_{I N}=-1 \mathrm{dBFS}$. (Notes 4,8 )

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-(Noise + Distortion) Ratio | $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ | $\bullet$ | 88.5 | 92 | dB |
| SNR | Signal-to-Noise Ratio | $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ | $\bullet$ | 89 | 92 | dB |
| THD | Total Harmonic Distortion | $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$, First 5 Harmonics | $\bullet$ | -106 | -99 | dB |
| SFDR | Spurious Free Dynamic Range | $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$ |  | 107 | dB |  |
|  | -3 dB Input Bandwidth |  |  | 30 | MHz |  |
|  | Aperture Delay |  |  | 2 | ns |  |
|  | Aperture Jitter |  |  | 30 | ps |  |
|  | Transient Response | Full-Scale Step | 250 | ns |  |  |

REFEREПCE IMPUT The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {REF }}$ | Reference Voltage | (Note 5) | $\bullet$ | 2.4 | 2.6 | V |
| IREF | Load Current | (Note 9) | $\bullet$ |  | 495 | $\mu \mathrm{~A}$ |

DIGITAL INPUTS AND DIGITAL OUTPUTS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  | $\bullet$ | $0.8 \cdot 0 V_{\text {DD }}$ |  |  | V |
| VIL | Low Level Input Voltage |  | $\bullet$ |  |  | $0.2 \cdot \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\underline{1}$ | Digital Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\mathrm{DD}}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{I}_{0}=-500 \mu \mathrm{~A}$ | $\bullet$ | $0 \mathrm{~V}_{\mathrm{DD}}-0.2$ |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage | $\mathrm{I}_{0}=500 \mu \mathrm{~A}$ | $\bullet$ |  |  | 0.2 | V |
| $\mathrm{I}_{0 z}$ | Hi-Z Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to OV $\mathrm{V}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| ISOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -10 |  | mA |
| ISINK | Output Sink Current | $V_{\text {OUT }}=0 V_{\text {DD }}$ |  |  | 10 |  | mA |

POUલR REQUIREMEПTS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Supply VoItage |  | $\bullet$ | 2.375 | 2.5 | 2.625 |
| OV | Supply Voltage |  |  | 1.71 | V |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply Current | 500ksps Sample Rate | $\bullet$ | 2.25 | V |  |
|  | Power Down Mode | Conversion Done | 2.6 | 3.3 | mA |  |
|  | Power Down Mode | Conversion Done (H-Grade) | $\bullet$ | 0.5 | 40 | $\mu \mathrm{~A}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 500ksps Sample Rate | 0.5 | 110 | $\mu \mathrm{~A}$ |  |
|  | Power Down Mode | Conversion Done |  | 6.5 | 8.25 | mW |
|  | Power Down Mode | Conversion Done (H-Grade) |  | 1.25 | 100 | $\mu \mathrm{~W}$ |
|  |  |  | 1.25 | 275 | $\mu \mathrm{~W}$ |  |

ADC TIMInG CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f SMPL }}$ | Maximum Sampling Frequency |  | $\bullet$ |  | 500 | ksps |
| tCONV | Conversion Time |  | $\bullet$ | 1 | 1.5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{ACO}}$ | Acquisition Time | $\mathrm{t}_{\text {ACO }}=\mathrm{t}_{\text {CYC }}-\mathrm{t}_{\text {Hold }}($ Note 10) | $\bullet$ | 1.25 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HOLD }}$ | Maximum Time Between Acquisitions |  | $\bullet$ |  | 750 | ns |
| $\mathrm{t}_{\text {CYC }}$ | Time Between Conversions |  | $\bullet$ | 2 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {CNVH }}$ | CNV High Time |  | $\bullet$ | 20 |  | ns |
| t ${ }_{\text {BUSYLH }}$ | CNV $\uparrow$ to BUSY Delay | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ (Note 11) | $\bullet$ |  | 20 | ns |
| $\mathrm{t}_{\text {CNVL }}$ | Minimum Low Time for CNV | (Note 11) | $\bullet$ | 200 |  | ns |

ADC TIMIIG CHARACTERISTICS The e denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 4)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tsck | SCK Period | (Notes 11, 12) | $\bullet$ | 10 |  | ns |
| ${ }_{\text {t SCKH }}$ | SCK High Time |  | $\bullet$ | 4 |  | ns |
| tsCKL | SCK Low Time |  | $\bullet$ | 4 |  | ns |
| ${ }_{\text {tsSDISCK }}$ | SDI Setup Time From SCK $\uparrow$ | (Note 11) | - | 4 |  | ns |
| $t_{\text {HSDISCK }}$ | SDI Hold Time From SCK $\uparrow$ | (Note 11) | $\bullet$ | 1 |  | ns |
| $\mathrm{t}_{\text {SCKCH }}$ | SCK Period in Chain Mode | $\mathrm{t}_{\text {SCKCH }}=\mathrm{t}_{\text {SSDISCK }}+\mathrm{t}_{\text {DSDO }}($ Note 11) | $\bullet$ | 13.5 |  | ns |
| tosDO | SDO Data Valid Delay from SCK $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ (Note 11) | $\bullet$ |  | 9.5 | ns |
| $\mathrm{t}_{\text {HSDO }}$ | SDO Data Remains Valid Delay from SCK $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ (Note 10) | $\bullet$ | 1 |  | ns |
| $\mathrm{t}_{\text {DSDOBUSYL }}$ | SDO Data Valid Delay from BUSY $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ (Note 10) | $\bullet$ |  | 5 | ns |
| $\mathrm{t}_{\text {EN }}$ | Bus Enable Time After RDL $\downarrow$ | (Note 11) | $\bullet$ |  | 16 | ns |
| $\mathrm{t}_{\text {DIS }}$ | Bus Relinquish Time After RDL $\uparrow$ | (Note 11) | $\bullet$ |  | 13 | ns |
| tSSCKRDL | SCK Setup Time from RDL/SDI $\downarrow$ | (Note 10) | $\bullet$ | 1 |  | ns |
| $t_{\text {HSCKRDL }}$ | SCK Hold Time from RDL/SDI $\downarrow$ | (Note 10) | $\bullet$ | 16 |  | ns |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to ground.
Note 3: When these pin voltages are taken below ground or above REFor $O V_{D D}$, they will be clamped by internal diodes. This product can handle input currents up to 100 mA below ground or above REF or $\mathrm{OV}_{\mathrm{DD}}$ without latch-up.
Note 4: $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, O \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{REF}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{SMPL}}=500 \mathrm{kHz}$.
Note 5: Recommended operating conditions.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

Note 7: Bipolar zero-scale error is the offset voltage measured from -0.5 LSB when the output code flickers between 0000000000000000 and 1111111111111111 . Full-scale bipolar error is the worst-case of - FS or +FS untrimmed deviation from ideal first and last code transitions and includes the effect of offset error.
Note 8: All specifications in dB are referred to a full-scale $\pm 2.5 \mathrm{~V}$ input with a 2.5 V reference voltage.
Note 9: $\mathrm{f}_{\mathrm{SMPL}}=500 \mathrm{kHz}, \mathrm{I}_{\text {REF }}$ varies proportionately with sample rate.
Note 10: Guaranteed by design, not subject to test.
Note 11: Parameter tested and guaranteed at $\mathrm{OV}_{\mathrm{DD}}=1.71 \mathrm{~V}, 0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ and $O V_{D D}=5.25 \mathrm{~V}$.
Note 12: tsck of 10 ns maximum allows a shift clock frequency up to 100 MHz for rising capture.


Figure 1. Voltage Levels for Timing Specifications

TYPICAL PGRFORMAOCG CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}, 0 \mathrm{~V}_{0 \mathrm{D}}=2.5 \mathrm{~V}$, REF $=2.5 \mathrm{~V}$,
$\mathrm{f}_{\mathrm{SMPL}}=500 \mathrm{ksps}$, unless otherwise noted.


238216 G01
32k Point FFT $\mathrm{f}_{\mathrm{S}}=500 \mathrm{ksps}$,
$\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$


SNR, SINAD vs Input level,
$\mathrm{f}_{\mathrm{IN}}=20 \mathrm{kHz}$


Differential Nonlinearity
vs Output Code


238216 G02


DC Histogram


THD, Harmonics vs Input Frequency


SNR, SINAD vs Temperature


THD, Harmonics vs Temperature


TYPICAL PGRFORMANC CHARACTERISTICS $T_{A}=25^{\circ},, V_{D O}=2.5 \mathrm{~V}, 0 \mathrm{~V}_{00}=2.5 \mathrm{~V}$, REF $=2.5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SMPL}}=500 \mathrm{ksps}$, unless otherwise noted.







## PIn fUnCTIOnS

CHAIN (Pin 1): Chain Mode Selector Pin. When low, the LTC2382-16 operates in Normal Mode and the RDL/SDI input pin functions to enable or disable SDO. When high, the LTC2382-16 operates in Chain Mode and the RDL/ SDI pin functions as SDI, the daisy chain serial data input.
$V_{D D}$ (Pin 2): 2.5V Digital Power Supply. The range of $V_{D D}$ is 2.375 V to 2.625 V . Bypass $\mathrm{V}_{\mathrm{DD}}$ to GND with a $10 \mu \mathrm{~F}$ ceramic capacitor.
GND (Pins 3, 6, 10 and 16): Ground.
$\mathbf{I N}^{+}, \mathbf{I N}^{-}$(Pins 4, 5): Positive and Negative Differential Analog Inputs.
REF (Pins 7, 8): Reference Input. The range of REF is 2.4 V to 2.6 V . This pin is referred to the GND pin and should be decoupled closely to the pin with a $47 \mu \mathrm{~F}$ ceramic capacitor (X5R, 0805 size).
CNV (Pin 9): Convert Input. A rising edge on this input initiates a new conversion. When the conversion is done, the part powers down as long as CNV is held high. When CNV is returned low, the part powers up in preparation for the next conversion.

BUSY (Pin 11): BUSY indicator. Goes high at the start of a new conversion and returns low when the conversion has finished.

RDL/SDI (Pin 12): When CHAIN is low, the part is in Normal Mode and the pin is treated as a bus enabling input. When CHAIN is high, the part is in chain mode and the pin is treated as a serial data input pin where data from another ADC in the daisy chain is input.
SCK (Pin 13): Serial DataClock Input. WhenSDO is enabled, the conversion result or daisy chain data from another ADC is shifted out on the rising edges of this clock MSB first.

SDO (Pin 14): Serial Data Output. The conversion result or daisy chain data is output on this pin on each rising edge of SCK MSB first. The output data is in 2's complement format.

OV ${ }_{\text {DD }}$ (Pin 15): I/O Interface Digital Power. The range of $\mathrm{OV}_{\mathrm{DD}}$ is 1.71 V to 5.25 V . This supply is nominally set to the same supply as the host interface $(1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, or 5 V ). Bypass $\mathrm{OV}_{\mathrm{DD}}$ to GND with a $0.1 \mu \mathrm{~F}$ capacitor.
GND (Exposed Pad Pin 17 - DFN Package Only): Ground. Exposed pad must be soldered directly to the ground plane.

## fUnCTIONAL BLOCK DIAGRAM



## TIMING DIAGRAM

## Conversion Timing Using the Serial Interface



## APPLICATIONS INFORMATION

## OVERVIEW

The LTC2382-16 is alow noise, low power, high speed 16-bit successive approximation register (SAR) ADC. Operating from a single 2.5 V supply, the LTC2382-16 supports a large $\pm 2.5 \mathrm{~V}$ fully differential input range, making it ideal for high performance applications which require a wide dynamic range. The LTC2382-16 achieves $\pm 2$ LSB INL max, no missing codes at 16-bits and 92dB SNR.
Fast 500ksps throughput with no cycle latency makes the LTC2382-16 ideally suited for a wide variety of high speed applications. An internal oscillator sets the conversiontime, easing external timing considerations. The LTC2382-16 dissipates only 6.5 mW at 500 ksps , while an auto pow-er-down feature is provided to further reduce power dissipation during inactive periods.
The LTC2382-16 features a proprietary sampling architecture that enables the ADC to begin acquiring the next sample during the current conversion. The resulting extended acquisition time of $1.25 \mu \mathrm{~s}$ allows the use of extremely low power ADC drivers.

## CONVERTER OPERATION

A rising edge on the CNV pin initiates a conversion. During the conversion phase, the 16-bit CDAC is sequenced through a successive approximation algorithm, effectively comparing the sampled input with binary-weighted fractions of the reference voltage (e.g. $\mathrm{V}_{\text {REF }} / 2, \mathrm{~V}_{\mathrm{REF}} / 4 \ldots$ $V_{\text {REF }} / 65536$ ) using the differential comparator. At the end of conversion, the CDAC outputapproximates the sampled analog input. The ADC control logic then prepares the 16bit digital output code for serial transfer.

## TRANSFER FUNCTION

The LTC2382-16 digitizes the full-scale voltage of $2 \times$ REF into $2^{16}$ levels, resulting in an LSB size of $76 \mu \mathrm{~V}$ with $R E F=2.5 \mathrm{~V}$. The ideal transferfunction is shown in Figure 2. The output data is in 2's complement format.

## ANALOG INPUT

The analog inputs of the LTC2382-16 are fully differential in order to maximize the signal swing that can be digitized. The analog inputs can be modeled by the equivalent circuit

## APPLICATIONS InFORMATION

shown in Figure 3. The diodes at the input provide ESD protection. In the acquisition phase, each input sees approximately $45 \mathrm{pF}\left(\mathrm{C}_{\boldsymbol{\prime}}\right)$ from the sampling CDAC in series with $40 \Omega\left(R_{\text {ON }}\right)$ from the on-resistance of the sampling switch. Any unwanted signal that is common to both inputs will be reduced by the common mode rejection of the ADC. The inputs draw a current spike while charging the $\mathrm{C}_{\text {IN }}$ capacitors during acquisition. When the LTC2382-16 is not acquiring the input, the analog inputs draw only a small leakage current.


Figure 2. LTC2382-16 Transfer Function


Figure 3. The Equivalent Circuit for the Differential Analog Input of the LTC2382-16

## INPUT DRIVE CIRCUITS

A low impedance source can directly drive the high impedance inputs of the LTC2382-16 without gain error. A high impedance source should be buffered to minimize settling time during acquisition and to optimize the distortion performance of the ADC. Minimizing settling time
is important even for DC inputs, because the ADC inputs draw a current spike when entering acquisition.
For best performance, a buffer amplifier should be used to drive the analog inputs of the LTC2382-16. The amplifier provides low output impedance which produces fast settling of the analog signal during the acquisition phase. It also provides isolation between the signal source and the current spike the ADC inputs draw.

## Input Filtering

The noise and distortion of the buffer amplifier and signal source must be considered since they add to the ADC noise and distortion. Noisy input signals should be filtered prior to the buffer amplifier input with an appropriate filter to minimize noise. The simple 1-pole RC lowpass filter (LPF1) shown in Figure 4 is sufficient for many applications.
Anotherfilter network consisting of LPF2 and the $100 \Omega$ series input resistors should be used between the buffer and ADC inputs to both minimize the noise contribution of the buffer and to help minimize disturbances reflected into the buffer from sampling transients. Long RC time constants at the analog inputs will slow down the settling of the analog inputs. Therefore, LPF2 requires a wider bandwidth than LPF1. A buffer amplifier with a low noise density must be selected to minimize degradation of the SNR. With the 482kHz lowpass filter shown in Figure 4, the LT6350 provides the full data sheet performance of the LTC2382-16.

High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.


Figure 4. Input Signal Chain

## APPLICATIONS INFORMATION

## Single-to-Differential Conversion

For single-ended inputsignals, a single-ended to differential conversion circuit must be used to produce a differential signal at the inputs of the LTC2382-16. The LT6350 ADC driver is recommended for performing single-ended-to-differential conversions. The LT6350 is flexible and may be configured to convert single-ended signals of various amplitudes to the $\pm 2.5 \mathrm{~V}$ differential input range of the LTC2382-16. The LT6350 is also available in H-grade to complement the extended temperature operation of the LTC2382-16 up to $125^{\circ} \mathrm{C}$.

Figure 5 shows the LT6350 being used to convert a 0 V to 2.5 V single-ended input signal. In this case, the first amplifier is configured as a unity gain buffer and the sin-gle-ended input signal directly drives the high-impedance input of the amplifier. As shown in the FFT of Figure 5a, the LT6350 drives the LTC2382-16 to full data sheet performance without degrading the SNR or THD.


Figure 5. LT6350 Converting a OV-2.5V Single-Ended Signal to a $\pm 2.5 \mathrm{~V}$ Differential Input Signal


238216 F05a
Figure 5a.32k Point FFT Plot for Circuit Shown in Figure 5

The LT6350 can also be used to buffer and convert single-ended signals larger than the input range of the LTC2382-16 in order to maximize the signal swing that can be digitized. Figure 6 shows the LT6350 converting a $0 \mathrm{~V}-5 \mathrm{~V}$ single-ended input signal to the $\pm 2.5 \mathrm{~V}$ differential input range of the LTC2382-16. In this case, the first amplifier in the LT6350 is configured as an inverting amplifier stage, which acts to attenuate the input signal down to the 0V-2.5V input range of the LTC2382-16. In the inverting amplifier configuration, the single-ended input signal source no longer directly drives a high impedance input of the first amplifier. The input impedance is instead set by resistor $\mathrm{R}_{\mathrm{IN}}$. $\mathrm{R}_{\mathrm{IN}}$ must be chosen carefully based on the source impedance of the signal source. Higher values of $R_{\text {IN }}$ tend to degrade both the noise and distortion of the LT6350 and LTC2382-16 as a system. R1, R2 and R3 must be selected in relation to $R_{I N}$ to achieve the desired attenuation and to maintain a balanced input impedance in the first amplifier. Table 1 shows the resulting SNR and THD for several values of $\mathrm{R}_{\mathrm{IN}}, \mathrm{R} 1, \mathrm{R} 2$ and R3 in this configuration. Figure 6a shows the resulting FFT when using the LT6350 as shown in Figure 6.
The LT6350 can also be used to buffer and convert large, true bipolar signals which swing below ground to the $\pm 2.5 \mathrm{~V}$ differential input range of the LTC2382-16. Figure 7 shows the LT6350 being used to convert a $\pm 10 \mathrm{~V}$ true bipolar signal for use by the LTC2382-16. The input impedance is again set by resistor $\mathrm{R}_{\mathrm{IN}}$. Table 2 shows the resulting SNR and THD for several values of $R_{I N}$. Figure 7a shows the resulting FFT when using the LT6350 as shown in Figure 7.

## APPLICATIONS InFORMATION



Figure 6. LT6350 Converting a OV-5V Single-Ended Signal to a $\pm 2.5 \mathrm{~V}$ Differential Input Signal


238216 F06a
Figure 6a. 32k Point FFT Plot for Circuit Shown in Figure 6

Table 1. SNR, THD vs $R_{\text {IN }}$ for 0-5V Single-Ended Input Signal

| $\mathbf{R}_{\mathbf{I N}}$ <br> $(\boldsymbol{\Omega})$ | $\mathbf{R 1}$ <br> $(\boldsymbol{\Omega})$ | R2 <br> $(\boldsymbol{\Omega})$ | R3 <br> $(\boldsymbol{\Omega})$ | R4 <br> $(\boldsymbol{\Omega})$ | SNR <br> $(\mathbf{d B})$ | THD <br> $(\mathrm{dB})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 k | 1 k | 1 k | 2 k | 680 | 92 | -100 |
| 10 k | 5 k | 5 k | 10 k | 3.3 k | 91 | -100 |
| 50 k | 25 k | 25 k | 50 k | 16.5 k | 91 | -97 |

## ADC REFERENCE

The LTC2382-16 requires an external reference to define its input range. A low noise, low temperature drift reference is critical to achieving the full data sheet performance of the ADC. Linear Technology offers a portfolio of high performance references designed to meet the needs of many applications. With its small size, low power and high accuracy, the LTC6652-2.5 is particularly well suited for


Figure 7. LT6350 Converting a $\pm 10 \mathrm{~V}$ Single-Ended Signal to a $\pm 2.5 \mathrm{~V}$ Differential Input Signal


238316 F07a
Figure 7a. 32k Point FFT Plot for Circuit Shown in Figure 7

Table 2. SNR, THD vs R $_{\text {IN }}$ for $\pm 10 \mathrm{~V}$ Single-Ended Input Signal

| $\mathbf{R}_{\mathbf{I N}}$ <br> $(\boldsymbol{\Omega})$ | R1 <br> $(\boldsymbol{\Omega})$ | R2 <br> $(\boldsymbol{\Omega})$ | R3 <br> $(\boldsymbol{\Omega})$ | R4 <br> $(\boldsymbol{\Omega})$ | SNR <br> $(\mathbf{d B})$ | THD <br> $(\mathrm{dB})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10 k | 1.24 k | 1.24 k | 10 k | 1.1 k | 92 | -96 |
| 50 k | 6.19 k | 6.19 k | 50 k | 5.49 k | 91 | -96 |
| 100 k | 12.4 k | 12.4 k | 100 k | 11 k | 91 | -97 |

use with the LTC2382-16. The LTC6652-2.5 offers 0.05\% (max) initial accuracy and $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (max) temperature coefficient for high precision applications. The LTC6652-2.5 is fully specified over the H -grade temperature range and complements the extended temperature operation of the LTC2382-16 up to $125^{\circ} \mathrm{C}$. We recommend bypassing the LTC6652-2.5 with a 47 $\mu \mathrm{F}$ ceramic capacitor (X5R, 0805 size) close to the REF pin. All performance curves shown in this data sheet were obtained using the LTC6652-2.5.

## APPLICATIONS IIFORMATION

The REF pin of the LTC2382-16 draws charge ( $Q_{\text {CONV }}$ ) from the $47 \mu \mathrm{~F}$ bypass capacitor during each conversion cycle. The reference replenishes this charge with a DC current, $I_{\text {REF }}=Q_{\text {CONV }} / t_{\text {cyc }}$. The DC current draw of the REF pin, $I_{\text {REF }}$, depends on the sampling rate and output code. If the LTC2382-16 is used to continuously sample a signal at a constant rate, the LTC6652-2.5 will keep the deviation of the reference voltage over the entire code span to less than 0.5LSBs.
When idling, the REF pin on the LTC2382-16 draws only a small leakage current (<1 1 A). In applications where a burst of samples is taken after idling for long periods as shown in Figure 8, $\mathrm{I}_{\text {REF }}$ quickly goes from approximately $0 \mu \mathrm{~A}$ to a maximum of $495 \mu \mathrm{~A}$ at 500 ksps . This step in DC current draw triggers a transient response in the reference that must be considered since any deviation in the reference output voltage will affect the accuracy of the output code. In applications where the transient response of the reference is important, the fast settling LTC6655-2.5 reference is recommended. Inserting a $1 \Omega$ resistor between the $47 \mu \mathrm{~F}$ bypass capacitor and reference output as shown in Figure 9 helps to improve the transient settling time and minimize the reference voltage deviation.

## DYNAMIC PERFORMANCE

Fast Fourier Transform (FFT) techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2382-16 provides guaranteed tested limits for both AC distortion and noise measurements.


Figure 9. LTC6655-2.5 Driving REF of LTC2382-16


238216 F10
Figure 10. 32k Point FFT of the LTC2382-16

## Signal-to-Noise and Distortion Ratio (SINAD)

The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the A/D output. The output is band-limited to frequencies from above DC and below half the sampling frequency. Figure 10 shows that the LTC2382-16 achieves a typical SINAD of 92 dB at a 500 kHz sampling rate with a 20 kHz input.


Figure 8. CNV Waveform Showing Burst Sampling

## APPLICATIONS INFORMATION

Signal-to-Noise Ratio (SNR)

The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 10 shows that the LTC2382-16 achieves a typical SNR of 92dB at a 500 kHz sampling rate with a 20 kHz input.

## Total Harmonic Distortion (THD)

Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency (fsM$\mathrm{pL} / 2)$. THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V 2^{2}+V 3^{2}+V 4^{2}+\ldots+V_{N}^{2}}}{V 1}
$$

where V 1 is the RMS amplitude of the fundamental frequency and V 2 through $\mathrm{V}_{N}$ are the amplitudes of the second through Nth harmonics.

## POWER CONSIDERATIONS

The LTC2382-16 provides two power supply pins: the 2.5 V power supply ( $\mathrm{V}_{\mathrm{DD}}$ ), and the digital input/output interface power supply ( $0 V_{D D}$ ). The flexible $\mathrm{OV}_{\mathrm{DD}}$ supply allows the LTC2382-16 to communicate with any digital logic operating between 1.8 V and 5 V , including 2.5 V and 3.3V systems.

## Power Supply Sequencing

The LTC2382-16 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC2382-16 has a power-on-reset (POR) circuit that will reset the LTC2382-16 at initial power-up or whenever the power supply voltage drops below 1 V . Once the supply voltage reenters the nominal supply voltage range, the POR will reinitialize the ADC. No conversions should be initiated until $20 \mu \mathrm{~s}$ after a POR event to ensure the reinitialization period has ended. Any conversions initiated before this time will produce invalid results.


238216 F11
Figure 11. Power Supply Current of the LTC2382-16 vs Sampling Rate

## TIMING AND CONTROL

## CNV Timing

The LTC2382-16 conversion is controlled by CNV. A rising edge on CNV will start a conversion. Once a conversion has been initiated, it cannot be restarted until the conversion is complete. For optimum performance, CNV should be driven by a clean low jitter signal. Converter status is indicated by the BUSY output which remains high while the conversion is in progress. To ensure that no errors occur in the digitized results, any additional transitions on CNV should occur within 40ns from the start of the conversion or after the conversion has been completed.

## ACQUISITION

A proprietary sampling architecture allows the LTC2382-16 to begin acquiring the input signal for the next conversion 750 ns after the start of the current conversion. This extends the acquisitiontime to $1.25 \mu \mathrm{~s}$, easing settling requirements and allowing the use of extremely low power ADC drivers. (Refer to the Timing Diagram.)

## Internal Conversion Clock

The LTC2382-16 has an internal clock that is trimmed to achieve a maximum conversion time of $1.5 \mu \mathrm{~s}$.

## APPLICATIONS INFORMATION

## Auto Power-Down

The LTC2382-16 automatically powers down after a conversion has been completed as long as CNV remains high. During power-down, the data from the last conversion can be clocked out. To minimize power dissipation during power-down, disable SDO and turn off SCK. To power up the part, bring CNV low at least 200ns ( $\mathrm{t}_{\mathrm{CoNvL}}$ ) before the initiation of the next conversion. The auto power-down feature will reduce the power dissipation of the LTC238216 as the sampling frequency is reduced. Since the time required to power up the part does not change at lower sample rates, the LTC2382-16 can remain powered-down for a larger fraction of the conversion cycle ( $\mathrm{t}_{\mathrm{cyc}}$ ), thereby reducing the average power dissipation which scales linearly with sampling rate as shown in Figure 11.

## DIGITAL INTERFACE

The LTC2382-16 has a serial digital interface. The flexible OV ${ }_{\text {DD }}$ supply allows the LTC2382-16 to communicate with any digital logic operating between 1.8 V and 5 V , including 2.5 V and 3.3 V systems.

The serial output data is clocked out on the SDO pin when an external clock is applied to the SCK pin if SDO is enabled. Clocking out the data after the conversion will yield the best performance. With a shift clock frequency of at least 30 MHz , a 500 ksps throughput is still achieved. The serial output data changes state on the rising edge of SCK and can be captured on the falling edge or next rising edge of SCK. D15 remains valid till the first rising edge of SCK.

The serial interface on the LTC2382-16 is simple and straightforward to use. The following sections describe the operation of the LTC2382-16. Several modes are provided depending on whether a single or multiple ADCs share the SPI bus or are daisy-chained.

## APPLICATIONS INFORMATION

Normal Mode, Single Device
When CHAIN $=0$, the LTC2382-16 operates in Normal mode. In Normal mode, RDL/SDI enables or disables the serial data output pin SDO. If RDL/SDI is high, SDO is in high-impedance. If RDL/SDI is low, SDO is driven.

Figure 12 shows a single LTC2382-16 operated in Normal Mode with CHAIN and RDL/SDI tied to ground. With RDL/ SDI grounded, SDO is enabled and the MSB(D15) of the new conversion data is available at the falling edge of BUSY. This is the simplest way to operate the LTC2382-16.


Figure 12. Using a Single LTC2382-16 in Normal Mode

## APPLICATIONS InFORMATION

Normal Mode, Multiple Devices
Figure 13 shows multiple LTC2382-16 devices operating in Normal Mode(CHAIN = 0) sharing CNV, SCK and SDO. By sharing CNV, SCK and SDO, the number of required signals to operate multiple ADCs in parallel is reduced. Since SDO is shared, the RDL/SDI input of each ADC must be used to allow only one LTC2382-16 to drive SDO at a
time in order to avoid bus conflicts. As shown in Figure 13, the RDL/SDI inputs idle high and are individually brought low to read data out of each device between conversions. When RDL/SDI is brought low, the MSB of the selected device is output onto SDO. To ensure the MSB is properly output and captured, SCK must be held low at least 1ns before and 16 ns after bringing RDL/SDI low.


238216 F13a


Figure 13. Normal Mode with Multiple Devices Sharing CNV, SCK and SDO

## APPLICATIONS InFORMATION

When CHAIN $=0 V_{D D}$, the LTC2382-16 operates in Chain Mode. In Chain Mode, SDO is always enabled and RDL/ SDI serves as the serial data input pin (SDI) where daisy chain data output from another ADC can be input.

This is useful for applications where hardware constraints may limit the number of lines needed to interface to a large number of converters. Figure 14 shows an example with two daisy chained devices. The MSB of converter A will appear at SDO of converter B after 16 SCK cycles. The MSB of converter $A$ is clocked in at the SDI/RDL pin of converter B on the rising edge of the first SCK.


238216 F14a


Figure 14. Chain Mode Timing Diagram

## BOARD LAYOUT

To obtain the best performance from the LTC2382-16 a printed circuit board is recommended. Layout for the printed circuit board (PCB) should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals alongside analog signals or underneath the ADC.

## Recommended Layout

The following is an example of a recommended PCB layout. A single solid ground plane is used. Bypass capacitors to the supplies are placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. The analog input traces are screened by ground. For more details and information refer to DC1571A, the evaluation kit for the LTC2382-16.

Partial Top Silkscreen


## BOARD LAYOUT

Partial Layer 1 Component Side


Partial Layer 2 Ground Plane


## BOARD LAYOUT

Partial Layer 3 PWR Plane


238216 BLO4

Partial Layer 4 Bottom Layer


Partial Schematic of Demoboard


## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC2382-16\#packaging for the most recent package drawings.

## DE Package

16-Lead Plastic DFN ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1732 Rev Ø)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


BOTTOM VIEW—EXPOSED PAD
NOTE:

1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WGED-3) IN JEDEC PACKAGE OUTLINE MO-229
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC2382-16\#packaging for the most recent package drawings.

MS Package
16-Lead Plastic MSOP
(Reference LTC DWG \# 05-08-1669 Rev A)


## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $07 / 16$ | Updated graphs G01, G02 and G03 | 6 |

## TYPICAL APPLICATION

## ADC Driver: Single-Ended Input to Differential Output with Filter




238216 TA04

## reLated parts

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| ADCs |  |  |
| LTC2383-16/LTC2381-16 | 16-Bit, 1Msps/250ksps Serial ADC | 2.5V Supply, Differential Input, 92dB SNR, $\pm 2.5 \mathrm{~V}$ Input Range,16-Pin MSOP and $4 m m \times 3 m m 16-$ Pin DFN Packages,Pin compatible with the LTC2382-16 |
| LTC2393-16 | 16-Bit, 1Msps Parallel/Serial ADC | 5V Supply, Differential Input, 94dB SNR, 4.096V Input Range, 48-Pin LQFP Package, Pin compatible with the LTC2392-16, LTC2391-16 |
| LTC2392-16 | 16-Bit, 500ksps Parallel/Serial ADC | 5V Supply, Differential Input, 94dB SNR, 4.096V Input Range, 48-Pin LQFP Package, Pin compatible with the LTC2393-16, LTC2391-16 |
| LTC2391-16 | 16-Bit, 250ksps Parallel/Serial ADC | 5V Supply, Differential Input, 94dB SNR, 4.096V Input Range, 48-Pin LQFP Package, Pin compatible with the LTC2393-16, LTC2392-16 |
| LTC1864/LTC1864L | 16-Bit, 250ksps/150ksps 1-Channel $\mu$ Power, ADC | 5V/3V Supply, 1-Channel, 4.3mW/1.3mW, MSOP-8 Package |
| LTC1865/LTC1865L | 16-Bit, 250ksps 2-Channel $\mu$ Power ADC | 5V/3V Supply, 1-Channel, 4.3mW/1.3mW, MSOP-8 Package |
| LTC2302/LTC2306 | 12-Bit, 500ksps, 1-/2-Channel, Low Noise, ADC | 5 V Supply, 14 mW at 500 ksps , 10-pin DFN Package |
| LTC2355-14/LTC2356-14 | 14-Bit, 3.5Msps Serial ADC | 3.3V Supply, 1-Channel, Unipolar/Bipolar, 18mW, MSOP-10 Package |
| LTC1417 | 14-Bit 400ksps Serial ADC | $5 \mathrm{~V} / \pm 5 \mathrm{~V}$ Supply, 1-Channel, Unipolar/Bipolar, 20mW, 16-Pin Narrow SSOP Package |
| DACs |  |  |
| LTC2641 | 16-Bit Single Serial $\mathrm{V}_{\text {Out }}$ DACs | $\pm 1$ LSB INL, $\pm 1$ LSB DNL, MSOP-8 Package, OV to 5V Output |
| LTC2630 | 12-/10-/8-Bit Single V ${ }_{\text {Out }}$ DACs | SC70 6-Pin Package, Internal Reference, $\pm 1$ LSB INL (12 Bits) |
| REFERENCES |  |  |
| LTC6652 | Precision Low Drift Low Noise Buffered Reference | 2.5V, 5ppm/ ${ }^{\circ} \mathrm{C}$ Max Tempco, 2.1ppm Peak-to-Peak Noise, MSOP-8 Package |
| LTC6655 | Precision Low Drift Low Noise Buffered Reference | 2.5V, 5ppm/ ${ }^{\circ} \mathrm{C}$ Max Tempco, 0.25ppm Peak-to-Peak Noise, MSOP-8 Package |
| AMPLIFIERS |  |  |
| LT6350 | Low Noise Single-Ended-To-Differential ADC Driver | Rail-to-Rail Input and Outputs, 240ns 0.01\% Settling Time, DFN-8 or MSOP-8 Packages |
| $\begin{aligned} & \text { LT6200/LT6200-5/ } \\ & \text { LT6200-10 } \end{aligned}$ | $165 \mathrm{MHz} / 800 \mathrm{MHz} / 1.6 \mathrm{GHz}$ Op Amp with Unity Gain/AV $=5 / A V=10$ | Low Noise Voltage: $0.95 \mathrm{nV} / \sqrt{\mathrm{Hz}}(100 \mathrm{kHz})$, Low Distortion: -80 dB at 1 MHz , TSOT23-6 Package |
| LT6202/LT6203 | Single/Dual 100MHz Rail-to-Rail Input/Output Noise Low Power Amplifiers | $1.9 \mathrm{nV} \sqrt{\mathrm{Hz}}, 3 \mathrm{~mA} \mathrm{Maximum}, \mathrm{100MHz} \mathrm{Gain} \mathrm{Bandwidth}$ |
| LTC1992 | Low Power, Fully Differential Input/Output Amplifier/Driver Family | 1 mA Supply Current |

