### 11.3 Gbps, Active Back-Termination, Differential Laser Diode Driver

## Data Sheet

## FEATURES

3.3 V operation<br>Up to 11.3 Gbps operation<br>Typical 26 ps rise/fall times

Bias current range: $\mathbf{1 0} \mathbf{m A}$ to $\mathbf{1 0 0} \mathbf{m A}$
Differential modulation current range: $\mathbf{1 0} \mathbf{~ m A}$ to $\mathbf{8 0} \mathbf{~ m A}$ Voltage input control for bias and modulation currents
Data inputs sensitivity: $\mathbf{1 5 0} \mathbf{~ m V}$ p-p differential
Automatic laser shutdown (ALS)
Crosspoint adjustment (CPA)
VCSEL, FP, DFB laser support
SFF/SFP/XFP/SFP+ MSA compliant
Optical evaluation board available
Compact, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP

## APPLICATIONS

Optical transmitters, up to 11.3 Gbps, for SONET/SDH, Ethernet, and Fibre Channel applications SFF/SFP/SFP+/XFP/X2/XENPAK/XPAK MSA compliant 300-pin optical modules, up to 11.3 Gbps

## GENERAL DESCRIPTION

The ADN2531 laser diode driver can work with directly modulated laser diodes, including vertical-cavity surface-emitting laser (VCSEL), Fabry-Perot (FP) lasers, and distributed feedback (DFB) lasers, with a differential loading resistance ranging from $5 \Omega$ to $140 \Omega$. The active back-termination in the ADN2531 absorbs signal reflections from the laser diode side of the output transmission lines, enabling excellent optical eye quality even when the TOSA end of the output transmission lines is significantly mismatched. The ADN2531 is a SFP+ MSA-compliant device, and small package and enhanced ESD protection provides the optimum solution for compact modules in which laser diodes are packaged in low pin-count optical subassemblies.
The modulation and bias currents are programmable via the MSET and BSET control pins. By driving these pins with control voltages, the user has the flexibility to implement various average optical power and extinction ratio control schemes, including a closed-loop or a look-up table control. The automatic laser shutdown (ALS) feature allows turning the bias on and off while simultaneously modulating currents by driving the ALS pin with a low voltage transistor-to-transistor logic (LVTTL) source.

The product is available in a space-saving, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP package and operates from $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$.

FUNCTIONAL BLOCK DIAGRAM


Rev. C

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Package Thermal Specifications ..... 4
Absolute Maximum Ratings ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions. ..... 6
Typical Performance Characteristics ..... 7
Test Circuit ..... 10
Theory of Operation ..... 11
REVISION HISTORY
4/2017—Rev. B to Rev. C
Changed CP-16-27 to CP-16-22 ..... Throughout
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 18
9/2016-Rev. A to Rev. B
Changes to Figure 3 ..... 6
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 18
10/2013-Rev. 0 to Rev. A
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 18
9/2009—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=\mathrm{VCC}_{\text {min }}$ to $\mathrm{VCC}_{\mathrm{max}}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}, 12 \Omega$ differential load impedance, crosspoint adjust disabled, unless otherwise noted. Typical values are specified at $25^{\circ} \mathrm{C}$ and $\mathrm{I}_{\text {bias }}=\mathrm{I}_{\text {мод }}=40 \mathrm{~mA}$ with crosspoint adjust disabled, unless otherwise noted.

Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BIAS CURRENT (IBIAs) <br> Bias Current Range <br> Bias Current While ALS Asserted Compliance Voltage ${ }^{1}$ | $\begin{aligned} & 10 \\ & 0.6 \\ & 0.55 \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 300 \\ & V_{c c} \\ & V_{c c} \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{ALS}=\mathrm{high} \\ & \mathrm{I}_{\mathrm{BIAS}}=80 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{BAAS}}=10 \mathrm{~mA} \end{aligned}$ |
| MODULATION CURRENT (IMODP, IMODN) <br> Modulation Current $I_{\text {MOD }}$ Range <br> Imod While ALS Asserted <br> Crosspoint Adjust (CPA) Range ${ }^{2}$ <br> Rise Time ( $20 \%$ to $80 \%)^{2,3,4}$ <br> Fall Time ( $20 \%$ to $80 \%)^{2,3,4}$ <br> Random Jitter ${ }^{2,3,4}$ <br> Deterministic Jitter ${ }^{2,4,5}$ <br> Deterministic Jitter 2, 4, 6 <br> Differential \|S22| <br> Compliance Voltage ${ }^{1}$ | 10 <br> 35 <br> $V_{c C}-1.1$ | 70 <br> 26 <br> 26 <br> <0.5 <br> 5.4 <br> 5.8 <br> 5.4 <br> 5.8 <br> -5 <br> $-10.5$ | $\begin{aligned} & 80 \\ & 500 \\ & 65 \\ & 32.5 \\ & 32.5 \\ & \\ & 8.2 \\ & 8.2 \\ & 8.2 \\ & 8.2 \\ & \\ & V_{\mathrm{cc}}+1.1 \end{aligned}$ | mA diff <br> mA diff <br> $\mu \mathrm{A}$ diff <br> \% <br> ps <br> ps <br> ps rms <br> psp-p <br> psp-p <br> psp-p <br> psp-p <br> dB <br> dB <br> V | $\begin{aligned} & \text { RLOAD }=5 \Omega \text { to } 50 \Omega \text { differential } \\ & \text { RLOAD }=100 \Omega \text { differential } \\ & \text { ALS }=\text { high } \end{aligned}$ <br> 10.7 Gbps, CPA disabled <br> 10.7 Gbps, CPA 35\% to 65\% <br> 11.3 Gbps, CPA disabled <br> 11.3 Gbps, CPA 35\% to 65\% <br> $5 \mathrm{GHz}<\mathrm{f}<10 \mathrm{GHz}, \mathrm{Z}_{0}=100 \Omega$ differential $^{7}$ <br> $\mathrm{f}<5 \mathrm{GHz}, \mathrm{Z}_{0}=100 \Omega$ differential $^{7}$ |
| DATA INPUTS (DATAP, DATAN) Input Data Rate Differential Input Swing Differential \|S11| Input Termination Resistance | $\begin{aligned} & 0.15 \\ & 85 \end{aligned}$ | $\begin{array}{r} -15 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 11.3 \\ & 1.6 \\ & 115 \end{aligned}$ | Gbps <br> V p-p diff <br> dB <br> $\Omega$ | NRZ <br> Differential ac-coupled $\mathrm{f}<10 \mathrm{GHz}, \mathrm{Z}_{0}=100 \Omega$ differential Differential |
| BIAS CONTROL INPUT (BSET) BSET Voltage to IBAA Gain BSET Input Resistance | 800 | $\begin{aligned} & 100 \\ & 1000 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} / \mathrm{V} \\ & \Omega \end{aligned}$ |  |
| MODULATION CONTROL INPUT (MSET) <br> MSET Voltage to Imod Gain <br> MSET Input Resistance |  | $\begin{aligned} & 120 \\ & 600 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} / \mathrm{V} \\ & \Omega \end{aligned}$ |  |
| BIAS MONITOR (IBMON) <br> Ibmon to Ibias Ratio Accuracy of Ibias to Ibmon Ratio | $\begin{aligned} & -5.0 \\ & -4.0 \\ & -2.5 \\ & -2 \end{aligned}$ | 10 | $\begin{aligned} & +5.0 \\ & +4.0 \\ & +2.5 \\ & +2 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} / \mathrm{mA} \\ & \% \\ & \% \\ & \% \\ & \% \end{aligned}$ |  |
| AUTOMATIC LASER SHUTDOWN (ALS) $V_{I H}$ <br> VIL <br> liL <br> $\mathrm{I}_{\mathrm{H}}$ <br> ALS Assert Time <br> ALS Negate Time | $\begin{aligned} & 2.0 \\ & -20 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & +20 \\ & 200 \\ & 2 \\ & 10 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ | Rising edge of ALS to falling edge of $I_{\text {BIAS }}$ and Imod below 10\% of nominal; see Figure 2 <br> Falling edge of ALS to rising edge of IBAA and $I_{\text {mod }}$ above $90 \%$ of nominal; see Figure 2 |

## ADN2531

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| POWER SUPPLY | 3.0 | 3.3 | 3.6 |  |  |
| $\mathrm{~V}_{\subset \subset}$ |  | 36 |  | mA | $\mathrm{~V}_{\text {BSET }}=\mathrm{V}_{\text {MSET }}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\triangle \subset}{ }^{8}$ |  |  |  |  |  |
| $\mathrm{I}_{\text {SUPPLY }}{ }^{9}$ |  | 55 | 62 | mA | $\mathrm{~V}_{\text {BSET }}=\mathrm{V}_{\text {MSET }}=0 \mathrm{~V}$ |

${ }^{1}$ The voltage between the pin with the specified compliance voltage and GND.
${ }^{2}$ Specified for $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ due to test equipment limitation. See the Typical Performance Characteristics section for data on performance for $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$.
${ }^{3}$ The pattern used is composed of a repetitive sequence of eight 1 s followed by eight 0 s at 10.7 Gbps .
${ }^{4}$ Measured using the high speed characterization circuit shown in Figure 22.
${ }^{5}$ The pattern used is K28.5 ( 00111110101100000101 ) at 10.7 Gbps rate.
${ }^{6}$ The pattern used is K28.5 (00111110101100000101) at 11.3 Gbps rate.
${ }^{7}$ Measured at balanced IMODP and IMODN.
${ }^{8}$ Only includes current in the ADN2531 VCC pins.
${ }^{9}$ Includes current in ADN2531 VCC pins and dc current in IMODP and IMODN pull-up inductors. See the Power Consumption section for total supply current calculation.

## PACKAGE THERMAL SPECIFICATIONS

Table 2.


## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage: VCC to GND | -0.3 V to +4.2 V |
| IMODP, IMODN to GND | $\mathrm{VCC}-1.5 \mathrm{~V}$ to 4.5 V |
| DATAP, DATAN to GND | $\mathrm{VCC}-1.8 \mathrm{~V}$ to VCC -0.4 V |
| All Other Pins | -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| ESD on IMODP/IMODN $^{1}$ | 200 V HBM |
| ESD on All Other Pins $^{1}$ | 1.5 kV HBM |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

${ }^{1}$ HBM means human body model.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



NOTES

1. THERE IS AN EXPOSED PAD ON THE BOTTOM OF THE PACKAGE THAT MUST BE CONNECTED TO THE VCC OR GND PLANE.

Figure 3. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | I/O | Description |
| :--- | :--- | :--- | :--- |
| 1 | MSET | Input | Modulation Current Control Input |
| 2 | CPA | Input | Crosspoint Adjust Control Input |
| 3 | ALS | Input | Automatic Laser Shutdown |
| 4 | GND | Power | Negative Power Supply |
| 5 | VCC | Power | Positive Power Supply |
| 6 | IMODN | Output | Modulation Current Negative Output |
| 7 | IMODP | Output | Modulation Current Positive Output |
| 8 | VCC | Power | Positive Power Supply |
| 9 | GND | Power | Negative Power Supply |
| 10 | IBIAS | Output | Bias Current Output |
| 11 | BSET | Output | Bias Current Monitoring Output |
| 12 | VCC | Input | Bias Current Control Input |
| 13 | DATAP | Power | Positive Power Supply |
| 14 | DATAN | Input | Data Signal Positive Input |
| 15 | Input | Data Signal Negative Input |  |
| 16 | PCC | Power | Positive Power Supply |
| Exposed Pad | EP |  |  |

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, crosspoint adjust disabled, unless otherwise noted.


Figure 4. Rise Time vs. IMOD


Figure 5. Fall Time vs. IMOD



Figure 7. Deterministic Jitter vs. IMод


Figure 8. Random Jitter vs. IMOD


Figure 9. Differential |S22|


Figure 10. Rise Time vs. Temperature (Worse-Case Conditions, CPA Disabled)


Figure 11. Fall Time vs. Temperature
(Worst-Case Conditions, CPA Disabled)


Figure 12. Random Jitter vs. Temperature (Worst-Case Conditions, CPA Disabled [Worst-Case Imод $=40 \mathrm{~mA}$ ])


Figure 13. Deterministic Jitter vs. Temperature (Worse-Case Conditions, CPA Disabled)


Figure 14. IMOD Eye Diagram Crosspoint vs. CPA Input Peripheral Voltage and $V_{C C}$ $\left(I_{\text {MOD }}=40 \mathrm{~mA}\right)$


Figure 15. IMOD Eye Diagram Crosspoint vs. CPA Input Peripheral Voltage and
Ambient Temperature ( ${ }_{\text {MOD }}=40 \mathrm{~mA}$ )


Figure 16. Total Supply Current vs. $I_{\text {MOD }}$ and $I_{\text {BIAS }}$


Figure 17. Average Rise/Fall Time Distribution vs. Імод


Figure 18. I IBAS Vs. VBEST at Various Temperatures


Figure 19. IMOD vs. $V_{\text {MSET }}$ at Various $R_{\text {LOAD }}$ Resistors


Figure 20. Electrical Eye Diagram (I ${ }_{\text {MOD }}=40 \mathrm{~mA}$, PRBS31 Pattern at 10.3125 Gbps )


Figure 21. Filtered 10 Gb Ethernet Optical Eye Using NX8346TS DFB (PRBS31 Pattern at 10.3125 Gbps )

## TEST CIRCUIT



Figure 22. High Speed Characterization Circuit

ADN2531

## THEORY OF OPERATION

As shown in Figure 1, the ADN2531 consists of an input stage and two voltage-controlled current sources for bias and modulation. The bias current is available at the IBIAS pin. It is controlled by the voltage at the BSET pin and can be monitored at the IBMON pin. The differential modulation current is available at the IMODP and IMODN pins. It is controlled by the voltage at the MSET pin.

The output stage implements the active back-termination circuitry for proper transmission line matching and power consumption reduction. The ADN2531 can drive a load with differential resistance ranging from $5 \Omega$ to $140 \Omega$. The excellent back-termination in the ADN2531 absorbs signal reflections from the TOSA end of the output transmission lines, enabling excellent optical eye quality to be achieved even when the TOSA end of the output transmission lines is significantly misterminated.

## INPUT STAGE

The input stage of the ADN2531 converts the data signal applied to the DATAP and DATAN pins to a level that ensures proper operation of the high speed switch. The equivalent circuit of the input stage is shown in Figure 23.


Figure 23. Equivalent Circuit of the Input Stage
The DATAP and DATAN pins are terminated internally with a $100 \Omega$ differential termination resistor. This minimizes signal reflections at the input that can otherwise lead to degradation in the output eye diagram. It is not recommended to drive the ADN2531 with single-ended data signal sources.
The ADN2531 input stage must be ac-coupled to the signal source to eliminate the need for matching between the common-mode voltages of the data signal source and the input stage of the driver (see Figure 24). The ac coupling capacitors must have an impedance less than $50 \Omega$ over the required frequency range. Generally, this is achieved using 10 nF to 100 nF capacitors, for more than 1 Gbps operation.


Figure 24. AC Coupling the Data Source to the ADN2531 Data Inputs

## BIAS CURRENT

The bias current is generated internally using a voltage-to-current converter consisting of an internal operational amplifier and a transistor, as shown in Figure 25.


Figure 25. Voltage-to-Current Converter Used to Generate I IBAS
The BSET to $\mathrm{I}_{\text {bias }}$ voltage-to-current conversion factor is set at $100 \mathrm{~mA} / \mathrm{V}$ by the internal resistors, and the bias current is monitored at the IBMON pin using a current mirror with a gain equal to $1 / 100$. By connecting a $750 \Omega$ resistor between IBMON and GND, the bias current can be monitored as a voltage across the resistor. A low temperature coefficient precision resistor must be used for the IBMON resistor ( $\mathrm{R}_{\text {IBmол }}$ ). Any error in the value of $\mathrm{R}_{\text {Ibмол }}$ due to tolerances or drift in value over temperature contributes to the overall error budget for the $\mathrm{I}_{\text {BIAS }}$ monitor voltage.

If the IBMON voltage is being connected to an ADC for analog-to-digital conversion, $\mathrm{R}_{\mathrm{IBMON}}$ must be placed close to the ADC to minimize errors due to voltage drops on the ground plane. See the Design Example section for example calculations of the accuracy of the $I_{\text {bias }}$ monitor as a percentage of the nominal $I_{\text {bias }}$ value.

## ADN2531

The equivalent circuits of the BSET, IBIAS, and IBMON pins are shown in Figure 26 to Figure 28.


Figure 26. Equivalent Circuit of the BSET Pin


Figure 27. Equivalent Circuit of the IBIAS Pin


Figure 28. Equivalent Circuit of the IBMON Pin
The recommended configuration for the BSET, IBIAS, and IBMON pins is shown in Figure 29.


Figure 29. Recommended Configuration for BSET, IBIAS, and IBMON Pins
The circuit that drives the BSET voltage must be able to drive the $1 \mathrm{k} \Omega$ input resistance of the BSET pin. For proper operation of the bias current source, the voltage at the IBIAS pin must be between the compliance voltage specifications for this pin over supply, temperature, and bias current range (see Table 1). The maximum compliance voltage is specified for only two bias current levels ( 10 mA and 100 mA ), but it can be calculated for any bias current by

$$
V_{\text {COMPLIANCE }}(\mathrm{V})=V_{C C}(\mathrm{~V})-0.75-4.4 \times I_{\text {BIAS }}(\mathrm{A})
$$

See the Headroom Calculations section for examples.
The function of Inductor $L$ is to isolate the capacitance of the IBIAS output from the high frequency signal path. For recommended components, see Table 6.

## AUTOMATIC LASER SHUTDOWN (ALS)

The ALS pin is a digital input that enables/disables both the bias and modulation currents, depending on the logic state applied, as shown in Table 5.

Table 5. ALS Logic States

| ALS Logic State | IBas $^{\text {and }}$ Iмод |
| :--- | :--- |
| High | Disabled |
| Low | Enabled |
| Floating | Enabled |

The ALS pin is compatible with 3.3 V CMOS and LVTTL logic levels. The equivalent circuit is shown in Figure 30.


Figure 30. Equivalent Circuit of the ALS Pin

## MODULATION CURRENT

The modulation current can be controlled by applying a dc voltage to the MSET pin. This voltage is converted into a dc current via a voltage-to-current converter that uses an operational amplifier and a bipolar transistor, as shown in Figure 31.


Figure 31. Generation of Modulation Current on the ADN2531
The dc current is switched by the data signal applied to the input stage (DATAP and DATAN pins) and gained up by the output stage to generate the differential modulation current at the IMODP and IMODN pins. The output stage also generates the active back-termination, which provides proper transmission line termination. Active back-termination uses feedback around an active circuit to synthesize a broadband termination resistance. This provides excellent transmission line termination while dissipating less power than a traditional resistor passive backtermination. No portion of the modulation current flows in the active back-termination resistance. All of the preset modulation current ( $\mathrm{I}_{\text {MOD }}$ ), the range of which is specified in Table 1, flows into the external load.

The equivalent circuits for the MSET, IMODP, and IMODN pins are shown in Figure 32 and Figure 33. The two $50 \Omega$ resistors in Figure 33 represent the active back-termination resistance.


Figure 32. Equivalent Circuit of the MSET Pin


Figure 33. Equivalent Circuit of the IMODP and IMODN Pins
The recommended configuration of the MSET, IMODP, and IMODN pins is shown in Figure 34. See Table 6 for recommended components. When the voltage on DATAP is greater than the voltage on DATAN, the modulation current flows into the IMODP pin and out of the IMODN pin, generating an optical Logic 1 level at the TOSA output when the TOSA is connected as shown in Figure 34.


Figure 34. Recommended Configuration for the MSET, IMODP, and IMODN Pins
The ratio between the voltage applied to the MSET pin and the differential modulation current available at the IMODP and IMODN pins is a function of the load resistance value, as shown in Figure 35.


Figure 35. MSET Voltage to Modulation Current Ratio vs. Differential Load Resistance

Using the resistance of the TOSA, the user can calculate the voltage range that must be applied to the MSET pin to generate the required modulation current range (see the example in the Applications Information section).
The circuit that drives the MSET voltage must be able to drive the $600 \Omega$ resistance of the MSET pin. To be able to drive 80 mA modulation currents through the differential load, the output stage of the ADN2531 (IMODP and IMODN pins) must be accoupled to the load. The voltages at these pins have a dc component equal to $\mathrm{V}_{\mathrm{CC}}$ and an ac component with single-ended peak-to-peak amplitude of $\mathrm{I}_{\text {MOD }} \times 50 \Omega$. This is the case when the load impedance ( $\mathrm{R}_{\text {Tosa }}$ ) is less than $100 \Omega$ differential because the transmission line characteristic impedance sets the peak-to-peak amplitude. For the case where $\mathrm{R}_{\text {TOSA }}$ is greater than $100 \Omega$, the single-ended, peak-to-peak amplitude is $\mathrm{I}_{\text {MOD }} \times \mathrm{R}_{\text {TOSA }} \div 2$.
For proper operation of the output stage, the voltages at the IMODP and IMODN pins must be between the compliance voltage specifications for this pin over supply, temperature, and modulation current range, as shown in Figure 36. See the Headroom Calculations section for examples of headroom calculations.


Figure 36. Allowable Range for the Voltage at IMODP and IMODN

## LOAD MISTERMINATION

Due to excellent S22 performance, the ADN2531 can drive differential loads that range from $5 \Omega$ to $140 \Omega$. In practice, many TOSAs have differential resistance not equal to $100 \Omega$. In this case, with $100 \Omega$ differential transmission lines connecting the ADN2531 to the load, the load end of the transmission lines are misterminated. This mistermination leads to signal reflections back to the driver. The excellent back-termination in the ADN2531 absorbs these reflections, preventing reflection back to the load. This enables excellent optical eye quality to be achieved even when the load end of the transmission lines is significantly misterminated. The connection between the load and the ADN2531 must be made with $100 \Omega$ differential ( $50 \Omega$ single-ended) transmission lines so that the driver end of the transmission lines is properly terminated.

## CROSSPOINT ADJUST

The crossing level in the output electrical eye diagram can be adjusted between $35 \%$ and $65 \%$ using the crosspoint adjust (CPA) control input. This can compensate for asymmetry in the laser response and to optimize the optical eye mask margin. The CPA input is a voltage-control input, and a plot of eye crosspoint vs. CPA control voltage is shown in Figure 14 and Figure 15 in the Typical Performance Characteristics section. The equivalent circuit for the CPA pin is shown in Figure 37. To disable the crosspoint adjust function and set the eye crossing to $50 \%$, the CPA pin must be tied to $\mathrm{V}_{\mathrm{CC}}$.


Figure 37. Equivalent Circuit for CPA Pin

## POWER CONSUMPTION

The power dissipated by the ADN2531 is given by

$$
P=V_{C C} \times\left(\frac{V_{M S E T}}{5.8}+I_{S U P P L Y}\right)+V_{I B I A S} \times I_{B I A S}
$$

where:
$V_{C C}$ is the power supply voltage.
$I_{B I A S}$ is the bias current generated by the ADN2531.
$V_{M S E T}$ is the voltage applied to the MSET pin.
$I_{\text {sUPPLI }}$ is the sum of the current that flows into the VCC, IMODP, and IMODN pins when $V_{\text {BSET }}=V_{\text {MSET }}=0$ (see Table 1).
$V_{\text {IBAS }}$ is the average voltage on the IBIAS pin.

Considering $\mathrm{V}_{\mathrm{BSE}} / \mathrm{I}_{\mathrm{BIAS}}=10 \mathrm{~V} / \mathrm{A}$ as the conversion factor from $\mathrm{V}_{\text {BSET }}$ to IBIAS, the dissipated power becomes

$$
P=V_{C C} \times\left(\frac{V_{M S E T}}{5.8}+I_{S U P P L Y}\right)+V_{I B I A S} \times\left(\frac{V_{\text {BSET }}}{10 V / A}\right)
$$

To ensure long-term reliable operation, the ADN2531 junction temperature must not exceed $150^{\circ} \mathrm{C}$, as specified in Table 3. For improved heat dissipation, the module case can be used as a heat sink, as shown in Figure 38.


Figure 38. Typical Optical Module Structure
A compact optical module is a complex thermal environment, and calculations of device junction temperature using the junction to ambient thermal resistance $\left(\theta_{\mathrm{IA}}\right)$ of the package do not yield accurate results. The following equation, derived from the model in Figure 39, can estimate the IC junction temperature:

$$
T_{J}=\frac{P \times\left(\theta_{J-P A D} \times \theta_{J-T O P}\right)+T_{T O P} \times \theta_{J-P A D}+T_{P A D} \times \theta_{J-T O P}}{\theta_{J-P A D}+\theta_{J-T O P}}
$$

where:
$T_{\text {TOP }}$ is the temperature at the top of the package in ${ }^{\circ} \mathrm{C}$.
$T_{P A D}$ is the temperature at the package exposed paddle in ${ }^{\circ} \mathrm{C}$.
$T_{J}$ is the IC junction temperature in ${ }^{\circ} \mathrm{C}$.
$P$ is the ADN2531 power dissipation in watts.
$\theta_{\mathrm{J} \text {-ToP }}$ is the thermal resistance from the IC junction to the top of the package.
$\theta_{\text {I-PAD }}$ is the thermal resistance from the IC junction to the exposed paddle of the package.


Figure 39. Electrical Model for Thermal Calculations
$\mathrm{T}_{\mathrm{TOP}}$ and $\mathrm{T}_{\text {PAD }}$ can be determined by measuring the temperature at points inside the module, as shown in Figure 38. The thermocouples must be positioned to obtain an accurate measurement of the temperatures of the package top and paddle. $\theta_{J-T O P}$ and $\theta_{I-P A D}$ are given in Table 2.

## APPLICATIONS INFORMATION

## TYPICAL APPLICATION CIRCUIT

Figure 40 shows a typical application circuit for the ADN2531. The dc voltages applied to the BSET and MSET pins control the bias and modulation currents. The bias current can be monitored as a voltage drop across the $750 \Omega$ resistor connected between the IBMON pin and GND. The dc voltage applied to the CPA pin controls the crosspoint in the output eye diagram. By tying the CPA pin to VCC, the CPA function is disabled. The ALS pin allows the user to turn the bias and modulation currents on and off, depending on the logic level applied to the pin. The data signal source must be connected to the DATAP and DATAN pins of the ADN2531 using $50 \Omega$ transmission lines. The modulation current outputs, IMODP and IMODN, must be connected to the load (TOSA) using $100 \Omega$ differential ( $50 \Omega$ single-ended) transmission lines.
Table 6 provides a list of recommended components for the ac coupling interface between the ADN2531 and the TOSA. The reference circuit can support up to 11.3 Gbps applications, and the low frequency cutoff performance is dependent on the dc blocking capacitance and the transmission line impedance.

For additional applications information and optical eye diagram performance data, consult the relevant application notes on the ADN2531 product page at www.analog.com.

Table 6. Recommended Components

| Component | Value | Description |
| :--- | :--- | :--- |
| R1, R2 | $110 \Omega$ | 0603 size resistor |
| R3, R4 | $300 \Omega$ | 0603 size resistor |
| R13, R14 | Varies | The resistor value and size are TOSA <br> load impedance dependent |
| C3, C4 | 100 nF | 0402 size capacitor, <br> Phycomp 223878719849 |
| L6, L7 | 160 nH | 0603 size inductor, <br> Murata LQW18ANR16 |
| L2, L3 | 0603 size chip ferrite bead, Murata <br> BLM18HG601 <br> 0805 size inductor, <br> Murata LQM21FN100M70L |  |
| L1, L4, L5, L8 | $10 \mu \mathrm{H}$ |  |



Figure 40. Typical ADN2531 Application Circuit

## LAYOUT GUIDELINES

Due to the high frequencies at which the ADN2531 operates, care must be taken when designing the PCB layout to obtain optimum performance. For example, use controlled impedance transmission lines for high speed signal paths, and keep the length of transmission lines as short as possible to reduce losses and pattern-dependent jitter. In addition, the PCB layout must be symmetrical, both on the DATAP and DATAN inputs and on the IMODP and IMODN outputs, to ensure a balance between the differential signals.
Furthermore, all VCC and GND pins must be connected to solid copper planes by using low inductance connections. When these connections are made through vias, multiple vias can be connected in parallel to reduce the parasitic inductance. Each GND pin must be locally decoupled to VCC with high quality capacitors (see Figure 40). If proper decoupling cannot be achieved using a single capacitor, use multiple capacitors in parallel for each GND pin. A $20 \mu \mathrm{~F}$ tantalum capacitor must be used as the general decoupling capacitor for the entire module.
For recommended PCB layouts, including those suitable for the SFP+ and XFP modules, contact sales. For guidelines on the surface-mount assembly of the ADN2531, see the AN-772 Application Note, A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP), on www.analog.com.

## DESIGN EXAMPLE

Assuming that the impedance of the TOSA is $12 \Omega$, the forward voltage of the laser at low current is $\mathrm{V}_{\mathrm{F}}=1.5 \mathrm{~V}, \mathrm{I}_{\text {BIAS }}=40 \mathrm{~mA}$, $\mathrm{I}_{\text {MOD }}=40 \mathrm{~mA}$, and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, this design example calculates

- The headroom for the IBIAS, IMODP, and IMODN pins.
- The typical voltage required at the BSET and MSET pins to produce the desired bias and modulation currents.
- The $\mathrm{I}_{\text {BIAS }}$ monitor accuracy over the $\mathrm{I}_{\text {BIAS }}$ current range.


## Headroom Calculations

To ensure proper device operation, the voltages on the IBIAS, IMODP, and IMODN pins must meet the compliance voltage specifications in Table 1.
Considering the typical application circuit shown in Figure 40, the voltage at the IBIAS pin can be written as

$$
V_{I B I A S}=V_{C C}-V_{F}-\left(I_{B I A S} \times R_{T O S A}\right)-V_{L A}
$$

where:
$V_{C C}$ is the supply voltage.
$V_{F}$ is the forward voltage across the laser at low current.
$R_{\text {TOSA }}$ is the resistance of the TOSA.
$V_{L A}$ is the dc voltage drop across L5, L6, L7, and L8.
For proper operation, the minimum voltage at the IBIAS pin must be greater than 0.6 V , as specified by the minimum IBIAS compliance specification in Table 1.
Assuming that the voltage drop across the $50 \Omega$ transmission lines is negligible and that $\mathrm{V}_{\mathrm{LA}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{F}}=1.5 \mathrm{~V}$, and $\mathrm{I}_{\mathrm{BIAS}}=40 \mathrm{~mA}$,

Therefore, $\mathrm{V}_{\text {IBAAS }}=1.32 \mathrm{~V}>0.6 \mathrm{~V}$, which satisfies the requirement
The maximum voltage at the IBIAS pin must be less than the maximum IBIAS compliance specification as described by

$$
V_{\text {COMPLIANCE_MAX }}=V_{C C}-0.75-4.4 \times I_{\text {BIAS }}(\mathrm{A})
$$

For this example,

$$
V_{\text {COMPLAANCE_MAX }}=V_{C C}-0.75-4.4 \times 0.04=2.374 \mathrm{~V}
$$

Therefore, $\mathrm{V}_{\text {IBAS }}=1.32 \mathrm{~V}<2.374 \mathrm{~V}$, which satisfies the requirement.
To calculate the headroom at the modulation current pins (IMODP and IMODN), the voltage has a dc component equal to $V_{C C}$ due to the ac-coupled configuration and a swing equal to $I_{\text {mod }} \times 50 \Omega$ because RTOSA is less than $100 \Omega$. For proper operation of the ADN2531, the voltage at each modulation output pin must be within the normal operation region shown in Figure 36.
Assuming the dc voltage drop across L1, L2, L3, and L4 is 0 V and $\mathrm{I}_{\text {MOD }}$ is 40 mA , the minimum voltage at the modulation output pins is equal to

$$
V_{C C}-\left(I_{M O D} \times 12\right) / 2=V_{C C}-0.24 \mathrm{~V}
$$

Therefore, $\mathrm{V}_{\mathrm{CC}}-0.24>\mathrm{V}_{\mathrm{CC}}-1.1 \mathrm{~V}$, which satisfies the requirement.
The maximum voltage at the modulation output pins is equal to

$$
V_{C C}+\left(I_{M O D} \times 12\right) / 2=V_{C C}+0.24 \mathrm{~V}
$$

Therefore, $\mathrm{V}_{\mathrm{CC}}+0.24<\mathrm{V}_{\mathrm{CC}}+1.1 \mathrm{~V}$, which satisfies the requirement.
Headroom calculations must be repeated for the minimum and maximum values of the required $\mathrm{I}_{\text {BIAS }}$ and $\mathrm{I}_{\text {MOD }}$ ranges to ensure proper device operation over all operating conditions.

## BSET and MSET Pin Voltage Calculations

To set the desired bias and modulation currents, the BSET and MSET pins of the ADN2531 must be driven with the appropriate dc voltage. The voltage range required at the BSET pin to generate the required Ibas $_{\text {range can be calculated using the BSET voltage to }}$ $I_{\text {BIAs }}$ gain specified in Table 1. Assuming that $I_{\text {BIAS }}=40 \mathrm{~mA}$ and that $\mathrm{I}_{\text {BiAS }} / \mathrm{V}_{\text {BSET }}=100 \mathrm{~mA} / \mathrm{V}$ (which is the typical $\mathrm{I}_{\text {BIAS }} / \mathrm{V}_{\text {BSET }}$ ratio), the BSET voltage is given by

$$
V_{B S E T}=\frac{I_{B I A S}(\mathrm{~mA})}{100 \mathrm{~mA} / \mathrm{V}}=\frac{40}{100}=0.4 \mathrm{~V}
$$

The BSET voltage range can be calculated using the required $I_{\text {bias }}$ range and the minimum and maximum BSET voltage to $I_{\text {BIAS }}$ gain values specified in Table 1.
The voltage required at the MSET pin to produce the desired modulation current can be calculated using

$$
V_{M S E T}=\frac{I_{M O D}}{K}
$$

where $K$ is the MSET voltage to $\mathrm{I}_{\text {MOD }}$ ratio.

$$
V_{I B I A S}=3.3-1.5-(0.04 \times 12)=1.32 \mathrm{~V}
$$

The value of K depends on the actual resistance of the TOSA and can be obtained from Figure 35. For a TOSA resistance of $12 \Omega$, the typical value of K is $110 \mathrm{~mA} / \mathrm{V}$. Assuming that $\mathrm{I}_{\mathrm{MOD}}=$ 40 mA and using the preceding equation, the MSET voltage is given by

$$
V_{M S E T}=\frac{I_{M O D}(\mathrm{~mA})}{110 \mathrm{~mA} / \mathrm{V}}=\frac{40}{110}=0.36 \mathrm{~V}
$$

The MSET voltage range can be calculated using the required $I_{\text {mod }}$ range and the minimum and maximum K values. These values can be obtained from the minimum and maximum curves in Figure 35.

## IBIAS Monitor Accuracy Calculations



Figure 41. Accuracy of $I_{\text {BIAS }}$ to $I_{\text {BMON }}$ Ratio

This example assumes that the nominal value of $I_{\text {BIAs }}$ is 40 mA and that the $\mathrm{I}_{\text {BIAS }}$ range for all operating conditions is 10 mA to 80 mA . The accuracy of the $\mathrm{I}_{\text {BIAs }}$ to $\mathrm{I}_{\text {BMON }}$ ratio is given in Table 1 and is plotted in Figure 41.
Referring to Figure 41, the IBMON output current accuracy is $\pm 4.3 \%$ for the minimum $I_{\text {bias }}$ of 10 mA and $\pm 3.0 \%$ for the maximum Ibias value of 80 mA .
The accuracy of the IBMON output current as a percentage of the nominal $I_{\text {bias }}$ is given by

$$
I B M O N_{-} \text {Accuracy }_{\text {MIN }}=10 \mathrm{~mA} \frac{4.3}{100} \times \frac{100}{40 \mathrm{~mA}}= \pm 1.075 \%
$$

for the minimum $\mathrm{I}_{\text {BIAS }}$ value, and by

$$
I B M O N_{-} \text {Accuracy }_{M A X}=80 \mathrm{~mA} \frac{3.0}{100} \times \frac{100}{40 \mathrm{~mA}}= \pm 6.0 \%
$$

for the maximum $I_{\text {bIas }}$ value. This gives a worse-case accuracy for the IBMON output current of $\pm 6.0 \%$ of the nominal Ibias value over all operating conditions. The IBMON output current accuracy numbers can be combined with the accuracy numbers for the $750 \Omega$ IBMON resistor ( $\mathrm{R}_{\text {IBMON }}$ ) and any other error sources to calculate an overall accuracy for the IBMON voltage.

## ADN2531

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6.
Figure 42. 16-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-16-22)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADN2531ACPZ | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 16 -Lead LFCSP | $\mathrm{CP}-16-22$ | FOK |
| ADN2531ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 16 -Lead LFCSP, 1,500-Piece Reel | CP-16-22 | FOK |
| EVAL-ADN2531-NTZ |  | Optical Evaluation Board Without Laser Populated |  |  |

[^0]Data Sheet ADN2531

NOTES

## NOTES


[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

