AD ADC84/AD ADC85

## FEATURES

PERFORMANCE
Complete 12-bit A/D converter with reference and clock Fast successive approximation conversion: $\mathbf{1 0} \mu \mathrm{s}$ or $\mathbf{5} \mu \mathrm{s}$ Buried Zener reference for long-term stability and low

Gain TC: 10 ppm/ ${ }^{\circ} \mathrm{C}$
Max nonlinearity: $< \pm \mathbf{0 . 0 1 2 \%}$
Low power: $\mathbf{8 8 0} \mathbf{~ m W}$ typ
Low chip count-high reliability
Industry-standard pinout
Z models for $\pm 12 \mathrm{~V}$ operation available
MIL-STD-883B processing available

## VERSATILITY

Negative true parallel logic outputs
Short cycle capability
Precision +6.3 V reference for external applications

## PRODUCT DESCRIPTION

The AD ADC84/AD ADC85 series devices are high speed, low cost 12-bit successive approximation analog-to-digital converters that include an internal clock, reference, and comparator. Its hybrid IC design utilizes MSI digital and linear monolithic chips in conjunction with a 12 -bit monolithic DAC to provide modular performance and versatility with IC size, price, and reliability.

Important performance characteristics of the AD ADC84/ AD ADC85 series include maximum linearity error of $\pm 0.012 \%$; gain TC below $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ at $25^{\circ} \mathrm{C}$; typical power dissipation of 880 mW ; and conversion time of less than $10 \mu \mathrm{~s}$ for the 12 -bit versions. Of considerable significance in severe and aerospace applications is the guaranteed performance from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ of the AD ADC85S, which is also available with environmental screening. Monotonic operation of the feedback DAC guarantees no missing codes over temperature ranges of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C},-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

The design of the AD ADC84/AD ADC85 includes scaling resistors that provide analog input signal ranges of $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}, 0 \mathrm{~V}$ to +5 V , or 0 V to +10 V . The 6.3 V precision reference, which can be used for external applications, and the input buffer amplifier add flexibility and value. All digital signals are fully DTL and TTL compatible, and the data output is negative-true and available in parallel form.

The AD ADC84/AD ADC85 are available in a performance grade specified for 12 -bit accuracy ( $\pm 0.012 \%$ FSR max) with $10 \mu \mathrm{~s}$ maximum conversion time.

## Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


Figure 1. Functional Block Diagram
The AD ADC84 and AD ADC85C are specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. The AD ADC 85 and AD ADC85S are specified for the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ranges, respectively. The serial output function is no longer supported on the AD ADC84/AD ADC85 after date code 9623.

## PRODUCT HIGHLIGHTS

1. The AD ADC84/ AD ADC85 series devices are complete 12-bit ADCs. No external components are required to perform a conversion.
2. The AD ADC84/ AD ADC85 directly replaces other devices of this type with significant increases in performance.
3. The fast conversion rates of the AD ADC84 and AD ADC85 ( $10 \mu \mathrm{~s}$ ) make them an excellent choice for applications requiring high system throughput rates.
4. The internal buried Zener reference is laser trimmed to 6.3 V $\pm 0.1 \%$ and $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical TC. The reference is available externally and can provide up to 1 mA .
5. The integrated package construction provides high quality and reliability with small size and weight.
6. The monolithic 12-bit feedback DAC is used for reduced chip count and higher reliability.
7. The AD ADC85S/883B comes processed to MIL-STD-883, Class B requirements.

## AD ADC84/AD ADC85

## TABLE OF CONTENTS

Specifications ..... 3
Typical Performance Characteristics ..... 5
Functional Description .....  6
Offset Adjustment ..... 6
Gain Adjustment. .....  6
Theory of Operation .....  .6
Timing ..... 6
Digital Output Data .....  7
REVISION HISTORY
Revision B
11/03-Data Sheet changed from Rev. A to Rev. B
Removed AD5240

$\qquad$
Universal
Updated format. Universal
Added text to PRODUCT DESCRIPTION .....  1
Updated OUTLINE DIMENSIONS ..... 11
Input Scaling .....  8
Input Voltage Range and LSB Values .....  8
Calibration .....  9
Grounding .....  9
Clock Rate Control Alternate Connections ..... 10
Microprocessor Interfacing. ..... 10
Outline Dimensions ..... 11
Ordering Guide ..... 11

## SPECIFICATIONS

Table 1. Typical @ $25^{\circ} \mathrm{C}, \pm \mathbf{1 5} \mathrm{V}$ and +5 V , unless otherwise noted

| Model | AD ADC84 | AD ADC85C | AD ADC85 | AD ADC85S | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION | 12 | 12 | 12 | 12 | Bits |
| ANALOG INPUTS <br> Voltage Ranges <br> Bipolar <br> Unipolar <br> Impedance (Direct Input) <br> 0 V to $+5 \mathrm{~V}, \pm 2.5 \mathrm{~V}$ <br> 0 V to $+10 \mathrm{~V}, \pm 5 \mathrm{~V}$ <br> $\pm 10 \mathrm{~V}$ <br> Buffer Amplifier ${ }^{1}$ Impedance (Min) Bias Current Settling Time to $0.01 \%$ for 20 V Step | $\begin{aligned} & \pm 2.5, \pm 5, \pm 10 \\ & 0 \text { to }+5,0 \text { to }+10 \\ & 2.5( \pm 20 \%) \\ & 5( \pm 20 \%) \\ & 10( \pm 20 \%) \\ & 100 \\ & 50 \\ & 2 \end{aligned}$ |  |  |  | V <br> V <br> k $\Omega$ <br> $\mathrm{k} \Omega$ <br> k $\Omega$ <br> $\mathrm{M} \Omega$ <br> nA <br> $\mu \mathrm{s}$ |
| DIGITAL INPUTS ${ }^{2}$ Convert Command Logic Loading | Positive Pulse 100 ns Min Trailing Edge Initiates Conversion 1 |  |  |  | TTL Load |
| TRANSFER CHARACTERISTICS ERROR <br> Gain Error ${ }^{3}$ <br> Offset Error <br> Unipolar <br> Bipolar ${ }^{5}$ <br> Linearity Error (max) ${ }^{6}$ <br> Inherent Quantization Error <br> Differential Linearity Error <br> No Missing Codes <br> Temperature Range <br> Power Supply Sensitivity $\begin{aligned} & \pm 15 \mathrm{~V} \\ & +5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 0.1 \text { ( } \pm 0.25 \% \text { max) } \\ & \text { Adjustable to Zero } \\ & \pm 0.05 \text { ( } \pm 0.2 \% \text { max) } \\ & \pm 0.1 \text { ( } \pm 0.25 \% \text { max) } \\ & \pm 0.012 \\ & \pm 0.5 \\ & \pm 0.5 \\ & \\ & 0 \text { to }+70 \\ & \\ & \pm 0.004 \\ & \pm 0.001 \end{aligned}$ | 0 to +70 | $-25 \text { to }+85$ | $-55 \text { to }+125$ | \% <br> \% of FSR ${ }^{4}$ <br> \% of FSR <br> \% of FSR <br> LSB <br> LSB <br> ${ }^{\circ} \mathrm{C}$ <br> \% of FSR/\% V <br> \% of FSR/\% V |
| DRIFT <br> Specification Temperature Range <br> Gain (Max) <br> Offset <br> Unipolar <br> Bipolar (Max) <br> Linearity <br> Monotonicity | $\begin{aligned} & 0 \text { to }+70 \\ & \pm 30 \\ & \pm 3 \\ & \pm 15 \\ & \pm 3 \\ & \text { Guaranteed } \end{aligned}$ | $\pm 25$ <br> $\pm 12$ | $\begin{aligned} & -25 \text { to }+85 \\ & \pm 15 \\ & * \\ & \pm 7 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & -55 \text { to }+125 \\ & \pm 25 \\ & \\ & \pm 5 \text { max } \\ & \pm 10 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ ppm $/{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED (MAX) | 10 | * | * | * | $\mu \mathrm{s}$ |

## AD ADC84/AD ADC85

| Model | AD ADC84 | AD ADC85C | AD ADC85 | AD ADC85S | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL OUTPUT <br> (All Codes Complementary) <br> Parallel <br> Output Codes ${ }^{7}$ <br> Unipolar <br> Bipolar <br> Output Drive <br> Status <br> Status Output Drive <br> Internal Clock <br> Clock Output Drive Frequency | ```CSB COB, CTC 2 Logic 1 during Conversion 2 2 1.9/1.22``` |  |  |  | TTL Loads <br> TTL Loads <br> TTL Loads <br> MHz |
| INTERNAL REFERENCE VOLTAGE <br> Maximum External Current (with No Degradation of Specifications) Tempco of Drift (Max) | $\begin{aligned} & 6.3 / \pm 15 \mathrm{mV} \text { max } \\ & 1.0 \\ & \pm 20 \mathrm{max} \end{aligned}$ | $\pm 10 \text { typ }$ | $\pm 5 \text { typ }$ | $\pm 5 \text { typ }$ | V <br> mA <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| POWER REQUIREMENTS <br> Rated Voltages <br> Range for Rated Accuracy <br> Z Models ${ }^{8}$ <br> Supply Drain $\begin{aligned} & +15 \mathrm{~V} \\ & -15 \mathrm{~V} \\ & +5 \mathrm{~V} \end{aligned}$ <br> Total Power Dissipation | $\begin{aligned} & +5, \pm 15 \\ & +4.75 \text { to }+5.25 \text { and } \\ & \pm 13.5 \text { to }-16.5 \\ & +4.75 \text { to }+5.25 \text { and } \\ & \pm 11.4 \text { to }-16.5 \\ & 25 \mathrm{Max} \\ & 35 \mathrm{Max} \\ & 140 \mathrm{Max} \\ & 1500 \mathrm{Max} \end{aligned}$ |  |  |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE <br> Specification Operating (Derated Specs) Storage | $\begin{aligned} & 0 \text { to }+70 \\ & -25 \text { to }+85 \\ & -55 \text { to }+125 \\ & \hline \end{aligned}$ | * | $\begin{aligned} & -25 \text { to }+85 \\ & -55 \text { to }+125 \end{aligned}$ | $\begin{aligned} & -55 \text { to }+125 \\ & -55 \text { to }+125 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| PACKAGE OPTION ${ }^{9}$ DH-32F | Ceramic | Ceramic | Ceramic | Ceramic |  |

[^0][^1]
## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2. Linearity Error vs. Conversion Speed


Figure 3. Gain Drift Error (\%FSR) vs. Temperature


Figure 4. Change in Differential Linearity vs. Conversion Speed


Figure 5. Conversion Speed vs. Control Voltage

## AD ADC84/AD ADC85

## FUNCTIONAL DESCRIPTION

## OFFSET ADJUSTMENT

The zero adjust circuit consists of a potentiometer connected across $\pm \mathrm{V}_{\mathrm{s}}$ with its slider connected through a $1.8 \mathrm{M} \Omega$ resistor to Comparator Input Pin 22 for all ranges. As shown in Figure 6, the tolerance of this fixed resistor is not critical, and a carbon composition type is generally adequate. Using a carbon composition resistor having a $-1200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ tempco contributes a worst-case offset tempco of $8 \times 244 \times 10^{-6} \times 1200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $=2.3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of FSR , if the OFFSET ADJ potentiometer is set at either end of its adjustment range. Since the maximum offset adjustment required is typically no more than $\pm 4$ LSB, use of a carbon composition offset summing resistor typically contributes no more than $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of FSR offset tempco.


Figure 6. Offset Adjustment Circuit

An alternate offset adjust circuit, which contributes negligible offset tempco if metal film resistors (tempco $<100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) are used, is shown in Figure 7.


Figure 7. Low Tempco Zero Adjustment Circuit
In either zero adjust circuit, the fixed resistor connected to Pin 22 should be located close to this pin to keep the pin connection runs short. (Comparator Input Pin 22 is quite sensitive to external noise pickup).

## GAIN ADJUSTMENT

The gain adjust circuit consists of a potentiometer connected across $\pm \mathrm{V}_{\mathrm{s}}$ with its slider connected through a $10 \mathrm{M} \Omega$ resistor to the Gain Adjust pin 27 as shown in Figure 8.


Figure 8. Gain Adjustment Circuit

An alternate gain adjust circuit which contributes negligible gain tempco if metal film resistors (Tempco $<100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) are used is shown in Figure 9.


Figure 9. Low Tempco Gain Adjustment Circuit

## THEORY OF OPERATION

On receipt of a CONVERT START command, the AD ADC84/ AD ADC85 converts the voltage as its analog input into an equivalent 12-bit binary number. This conversion is accomplished as follows: The 12-bit successive approximation register (SAR) has its 12 -bit outputs connected both to the device bit output pins and to the corresponding bit inputs of the feedback DAC. The analog input is successively compared to the feedback DAC output, one bit at a time (MSB first, LSB last). The decision to keep or reject each bit is then made at the completion of each bit comparison period, depending on the state of the comparator at that time.

## TIMING

The timing diagram is shown in Figure 10. Receipt of a CONVERT START signal sets the STATUS flag, indicating conversion in progress. This, in turn, removes the inhibit applied to the gated clock, permitting it to run through 13 cycles. All the SAR parallel bits, STATUS flip-flops, and the gated clock inhibit signal are initialized on the trailing edge of the CONVERT START signal. At time $t_{0}$, Bit 1 is reset and Bit 2 to Bit 12 are set unconditionally. At $t_{1}$, the Bit 1 decision is made (keep) and Bit 2 is unconditionally reset. At $\mathrm{t}_{2}$, the Bit 2 decision is made (keep) and Bit 3 is reset unconditionally. This sequence continues until the Bit 12 (LSB) decision (keep) is made at $\mathrm{t}_{12}$. After a 40 ns delay period, the STATUS flag is reset, indicating that the conversion is complete and that the parallel output data is valid. Resetting the STATUS flag restores the gated clock inhibit signal, forcing the clock output to the Logic 0 state.

Corresponding parallel data bits become valid on the same positive-going clock edge (see Figure 10).

Incorporation of the 40 ns delay guarantees that the parallel data is valid at the Logic 1 to 0 transition of the STATUS flag, permitting parallel data transfer to be initiated by the trailing edge of the STATUS signal.


## NOTES

1. THE CONVERT START PULSE WIDTH IS 100 ns MIN AND MUST REMAIN LOW DURING A CONVERSION. THE CONVERSION IS INITIATED BY THE "TRAILING EDGE" OF THE CONVERT COMMAND.
2. $10 \mu \mathrm{~s}$ FOR 12 BITS (AD ADC84/AD ADC85).
3. MSB DECISION.
4. LSB DECISION 2Ons PRIOR TO THE STATUS GOING LOW.
*BIT DECISIONS.

Figure 10. Timing Diagram (Binary Code 011001110110 )

## DIGITAL OUTPUT DATA

Parallel data from TTL storage registers are in negative true form. Parallel data coding is complementary binary for unipolar ranges and either complementary offset binary or complementary twos complement binary, depending on whether BIT 1 (Pin 12) or its logical inverse $\overline{\text { BIT } 1}$ (Pin 13) is used as the MSB. Parallel data becomes valid approximately 40 ns before the STATUS flag returns to Logic " 0 ", permitting parallel data transfer to be clocked on the " 1 " to " 0 " transition of the STATUS flag.

Parallel data outputs change state on positive-going clock edges. There are 13 negative-going clock edges in the complete 12-bit conversion cycle, as shown in Figure 10. The first edge shifts an invalid bit into the register, which is shifted out on the 13th negative-going clock edge.

## Short Cycle Input

A short cycle input, Pin 14, permits the timing cycle shown in Figure 10 to be terminated after any number of desired bits has been converted, permitting somewhat shorter conversion times in applications not requiring full 12 -bit resolution. When 12 -bit resolution is required, Pin 14 is connected to +5 V (Pin 16). When 10 -bit resolution is required, Pin 14 is connected to Bit 11 output Pin 2. The conversion cycle then terminates, and the STATUS flag resets after the Bit 10 decision ( $\mathrm{t}_{10}+40 \mathrm{~ns}$ in timing diagram of Figure 10). Short cycle pin connections and associated maximum 12-, 10-, and 8-bit conversion times are summarized in Table 2.

## AD ADC84/AD ADC85

## INPUT SCALING

The AD ADC84/AD ADC85 inputs should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table 3. See Figure 11 for circuit detail.


Figure 11. Input Scaling Circuit

Table 2. Short Cycle Connections

| Connect Short Cycle <br> Pin 14 to Pin | Connect Clock Rate Control <br> Pin $\mathbf{1 7}$ to Pin | Bits | Resolution <br> (\% FSR) | AD ADC84/AD ADC85 <br> ConversionTime $(\boldsymbol{\mu s})$ | Status Flag <br> Reset |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 16 | 15 | 12 | 0.024 | $10(5)$ | $\mathrm{t}_{12}+40 \mathrm{~ns}$ |
| 2 | 16 | 10 | 0.100 | $8.5(4.1)$ | $\mathrm{t}_{10}+40 \mathrm{~ns}$ |
| 4 | 28 | 8 | 0.390 | $6.8(3.3)$ | $\mathrm{t}_{8}+40 \mathrm{~ns}$ |

Table 3. Input Scaling Connections

| Input Signal Range | Output Code | Connect Pin 23 to Pin | Connect Pin 25 to | For Direct Input Connect Input Signal to Pin | Input Pin 30 Connect Pin 29 to Pin |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | COB or CTC | 22 | Input Signal | 25 | 25 |
| $\pm 5 \mathrm{~V}$ | COB or CTC | 22 | Open | 24 | 24 |
| $\pm 2.5 \mathrm{~V}$ | COB or CTC | 22 | Pin 22 | 24 | 24 |
| 0 V to +5V | CSB | 26 | Pin 22 | 24 | 24 |
| 0 V to +10 V | CSB | 26 | Open | 24 | 24 |

## INPUT VOLTAGE RANGE AND LSB VALUES

Table 4. Input Voltages and Code Definition

| Analog Input Voltage Range |  | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 2.5 \mathrm{~V}$ | 0 V to +10 V | 0 V to +5 V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Code Designation |  | $\mathrm{COB}^{1}$ or CTC ${ }^{2}$ | COB or CTC | COB or CTC | CSB ${ }^{3}$ | CSB |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & \mathrm{n}=8 \\ & \mathrm{n}=10 \\ & \mathrm{n}=12 \end{aligned}$ | $\begin{aligned} & \frac{20 \mathrm{~V}}{2^{n}} \\ & 78.13 \mathrm{mV} \\ & 19.53 \mathrm{mV} \\ & 4.88 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \frac{10 \mathrm{~V}}{2^{\mathrm{n}}} \\ & 39.06 \mathrm{mV} \\ & 9.77 \mathrm{mV} \\ & 2.44 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \frac{5 \mathrm{~V}}{2^{n}} \\ & 19.53 \mathrm{mV} \\ & 4.88 \mathrm{mV} \\ & 1.22 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \frac{10 \mathrm{~V}}{2^{n}} \\ & 39.06 \mathrm{mV} \\ & 9.77 \mathrm{mV} \\ & 2.44 \mathrm{mV} \end{aligned}$ | $\begin{aligned} & \frac{5 \mathrm{~V}}{2^{n}} \\ & 19.53 \mathrm{mV} \\ & 4.88 \mathrm{mV} \\ & 1.22 \mathrm{mV} \end{aligned}$ |
| Transition Values  <br> MSB LSB <br> $000 \ldots 000^{4}$  <br> $011 \ldots 111$  <br> $111 \ldots 110$  | +Full Scale <br> Mid Scale <br> -Full Scale | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & 0 \\ & -10 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ | $\begin{aligned} & +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & 0 \\ & -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ | $\begin{aligned} & +2.5-3 / 2 \text { LSB } \\ & 0 \\ & -2.5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & +5 \mathrm{~V} \\ & 0 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ | $\begin{aligned} & +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & +2.5 \mathrm{~V} \\ & 0 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ |

[^2]
## CALIBRATION

External ZERO ADJ and GAIN ADJ potentiometers, connected as shown in Figure 12 and Figure 13, are used for device calibration. To prevent interaction of these two adjustments, zero is always adjusted first and then gain. Zero is adjusted with the analog input near the most negative end of the analog range ( 0 for unipolar and -FS for bipolar input ranges). Gain is adjusted with the analog input near the most positive end of the analog range.


Figure 12. Analog and Power Connections for Unipolar 0 to +10 V Input Range with Buffer Follower


Figure 13. Analog and Power Connections for Bipolar -10 V to +10 V Input Range with Buffer Follower

## O to +10 V Range

Set analog input to $+1 \mathrm{LSB}=+0.0024 \mathrm{~V}$. Adjust Zero for digital output $=111111111110$. Zero is now calibrated. Set analog input to + FSR -2 LSB $=+9.9952$ V. Adjust gain for 000000000001 digital output code; full-scale (gain) is now calibrated. Halfscale calibration check: set analog input to +5.0000 V ; digital output code should be 011111111111 .

## -10 V to +10 V Range

Set analog input to -9.9951 V; adjust zero for 111111111110 digital output (complementary offset binary) code. Set analog input to +9.9902 V ; adjust Gain for 000000000001 digital output (complementary offset binary) code. Half-scale calibration check: set input to 0.0000 V ; digital output (complementary offset binary) code should be 011111111111.

## Other Ranges

Representative digital coding for 0 to +10 V and -10 V to +10 V ranges is given above. Coding relationships and calibration points for 0 to $+5 \mathrm{~V},-2.5 \mathrm{~V}$ to +2.5 V , and -5 V to +5 V ranges can be found by halving the corresponding code equivalents listed for the 0 to +10 V and -10 V to +10 V ranges, respectively.

Zero and full-scale calibration can be accomplished to a precision of approximately $\pm 1 / 4$ LSB using the static adjustment procedure described above. By summing a small sine or triangular-wave voltage with the signal applied to the analog input, the output can be cycled through each of the calibration codes of interest to more accurately determine the center (or end points) of each discrete quantization level.

## GROUNDING

Many data acquisition components have two or more ground pins which are not connected together within the device. These grounds are usually referred to as the Logic Power Return, Analog Common (Analog Power return), and Analog Signal Ground. These grounds must be tied together at one point, usually at the system power-supply ground. Ideally, a single solid ground would be desirable. However, since current flows through the ground wires and etch stripes of the circuit cards, and since these paths have resistance and inductance, hundreds of millivolts can be generated between the system ground point and the ground pin of the AD ADC84/ AD ADC85. Separate ground returns should be provided to minimize the current flow in the path from sensitive points to the system ground point. In this way, supply currents and logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors.

Each of the AD ADC84/ AD ADC 85 supply terminals should be capacitively decoupled as close to the device as possible. A large value capacitor such as $1 \mu \mathrm{~F}$ in parallel with a $0.1 \mu \mathrm{~F}$ capacitor is usually sufficient. Analog supplies are bypassed to the Analog Power Return pin and the logic supply is bypassed to the Logic Power Return pin.

## AD ADC84/AD ADC85

## CLOCK RATE CONTROL ALTERNATE CONNECTIONS

If adjustment of the CLOCK RATE is desired for faster conversion speeds, the CLOCK RATE CONTROL may be connected to an external multiturn trim potentiometer with a TCR of $\pm 100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less as shown in Figure 14 and Figure 15. If the potentiometer is connected to -15 V , conversion time can be increased as shown in Figure 5. If these adjustments are used, delete the connections shown in Table 2 for Pin 17. See Figure 2 for nonlinearity error versus conversion speed and Figure 5 for the effect of the control voltage on clock speed.


Figure 14. 12-Bit Clock Rate Control Optional Fine Adjust


Figure 15. 8-Bit Clock Rate Control Optional Fine Adjust

## MICROPROCESSOR INTERFACING

The fast conversion times of the AD ADC84/AD ADC85 suggests several methods of interface to microprocessors. In systems where the ADC is used for high sampling rates on a single signal which is to be digitally processed, CPU-controlled conversion may be inefficient due to the slow cycle times of most microprocessors. It is generally preferable to perform conversions independently, inserting the resultant digital data directly into memory. This can be done using direct memory access (DMA), which is totally transparent to the CPU. Interface to user-designed DMA hardware is facilitated by the guaranteed data validity on the falling edge of the EOC signal.

Clearly, 12 bits of data must be broken up for interface to a 8 -bit wide data bus. There are two possible formats: right-justified and left-justified. In a right-justified system, the least significant 8 bits occupy one byte and the four MSBs reside in the low nibble of another byte. This format is useful when the data from the ADC is being treated as a binary number between 0 and 4095. The left-justified format supplies the eight most-
significant bits in one byte and the 4 LSBs in the high nibble of another byte. The data now represents the fractional binary number relating the analog signal to the full-scale voltage. An advantage to this organization is that the most-significant eight bits can be read by the processor as a coarse indication of the true signal value. The full 12 -bit word can then be read only when all 12 bits are needed. This allows faster and more efficient control of a process.

Figure 16 shows a typical connection of 8085-type bus, using a left-justified data format for unipolar inputs. Status polling is optional, and can be read simultaneously with the 4LSBs. If it is desired to right-justify the data, pins 1 through 12 of the ADADC84/AD ADC85 should be reversed, as well as the connections to the data bus high and low byte address signals.

When dealing with bipolar inputs ( $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ ranges), using the MSB directly yields a complementary offset binary-coded output. If complementary twos complement coding is desired, it can be produced be substituting MSB (Pin 13) for the MSB. This facilitates the arithmetic operation which are subsequently performed on the ADC output data.


Figure 16. AD ADC84/AD ADC85-8085A Interface Connections

## OUTLINE DIMENSIONS



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
Figure 17. 32-Lead Side Brazed Ceramic DIP [SBDIP/H]
(DH-32F)

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

ORDERING GUIDE

| Model $^{1}$ | Operation Voltage (V) | Linearity (\%) | Temperature Range | Gain TC (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Conversion Time ( $\boldsymbol{\mu s}$ ) |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADADC84-12 $^{2}$ | $\pm 15$ | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 30$ | 10 |
| ADADC84Z-12 | $\pm 12$ | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 30$ | 10 |
| ADADC85C-12 | $\pm 15$ | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 25$ | 10 |
| ADADC85-12 $^{\circ}$ | $\pm 15$ | $\pm 0.012$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 15$ | 10 |
| ADADC85Z-12 | $\pm 12$ | $\pm 0.012$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 15$ | 10 |
| ADADC85S-12 | $\pm 15$ | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | 10 |
| ADADC85SZ-12 | $\pm 12$ | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | 10 |
| ADADC85S12/883B | $\pm 15$ | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | 10 |
| ADADC85SZ12/883 | $\pm 12$ | $\pm 0.012$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | 10 |

[^3]
## AD ADC84/AD ADC85

## NOTES


[^0]:    *Specifications same as AD ADC84.

[^1]:    ${ }^{1}$ Buffer settling time adds to conversion speed when buffer is connected to input.
    ${ }^{2}$ DTL/TTL compatible Logic $0=0.8 \mathrm{~V}$ max, Logic $1=2.0 \mathrm{~V}$ min for digital output, Logic $0=0.4 \mathrm{~V}$ max, Logic $1=2.4 \mathrm{~V}$ min.
    ${ }^{3}$ Adjustable to zero.
    ${ }^{4}$ FSR means full-scale range.
    ${ }^{5}$ Guaranteed at VIN $=0 \mathrm{~V}$.
    ${ }^{6}$ Error shown is the same as $\pm 1 / 2$ LSB max error in \% of FSR.
    ${ }^{7}$ See Table 2.
    ${ }^{8}$ For $\pm 12 \mathrm{~V}$ operation, add Z to model number. Input range limited to a maximum of $\pm 5 \mathrm{~V}$.
    ${ }^{9}$ For package outline information, see Outline Dimensions section.

[^2]:    ${ }^{1}$ COB $=$ Complementary Offset Binary.
    ${ }^{2}$ CTC = Complementary Twos Complement - obtained by using the complement of the most significant bit $\left.\overline{\mathrm{MSB}}\right) . \overline{\mathrm{MSB}}$ is available to Pin 13.
    ${ }^{3}$ CSB $=$ Complementary Straight Binary.
    ${ }^{4}$ Voltages given are the nominal value for transition to the code specified.

[^3]:    ${ }^{1}$ For complete model number, suffixes must be added for " $Z$ " option ( $\pm 12 \mathrm{~V}$ operation), linearity. The following guide shows the proper suffix order: AD ADC( $\left.{ }^{*}\right)\left({ }^{(* *)}\right)-\left({ }^{(* *)}\right)$, where ${ }^{*}=$ Model Number, ${ }^{* *}=$ Z Version Designator, and ${ }^{* * *}=$ Linearity.
    Typical Part Numbers: AD ADC84-12, AD ADC85SZ-12.
    ${ }^{2}$ Last Time Buy.

