# S30ML-P ORNAND<sup>™</sup> Flash Family

S30ML512P, S30ML256P, S30ML128P 512 Megabit, 256 Megabit, 128 Megabit 3.0-Volt NAND Interface Flash Memory

featuring MirrorBit<sup>®</sup> Technology

Data Sheet (Advance Information)







### **Notice On Data Sheet Designations**

Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions.

#### **Advance Information**

The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content:

"This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice."

#### Preliminary

The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content:

"This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications."

#### Combination

Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page.

#### Full Production (No Designation on Document)

When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or V<sub>IO</sub> range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category:

"This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur."

Questions regarding these document designations may be directed to your local sales office.

# S30ML-P ORNAND<sup>™</sup> Flash Family

S30ML512P, S30ML256P, S30ML128P 512 Megabit, 256 Megabit, 128 Megabit 3.0-Volt NAND Interface Flash Memory featuring MirrorBit<sup>®</sup> Technology

Data Sheet (Advance Information)

# **Distinctive Characteristics**

#### ■ Single power supply operation

- Full voltage range: 2.7 to 3.6 volt read, erase, and program operations
- Manufactured on 90 nm MirrorBit process technology
- x8 and x16 Bus width

#### Page and block sizes

- Page Size of 528 bytes (512 bytes for user area and 16 bytes for spare area)
- Number of Blocks
  - 512Mb: 128 blocks
  - 256Mb: 64 blocks
  - 128Mb: 32 blocks
- Block Size
  - x8 device block size = (512K + 16K) bytes
  - x16 device block size = (256K + 8K) words

#### Compatibility with NAND Flash I/O

- Provides pinout and command set compatibility with single-power supply NAND flash
- 100,000 program/erase cycles per sector typical
- 10-Year data retention typical
- Industrial operating temperature range (-40°C to +85°C)
- 48-pin standard pinout TSOP
- Devices with < 2% invalid blocks (requires ECC capable of correcting 1 bit per 512 Bytes)</p>

#### Optional

- 100% valid blocks
- Enhanced Versatilel/O<sup>™</sup> Control
- All input and output levels (address, control and I/O levels) are determined by voltage on V\_{IO} input. V\_{IO} range is 1.7 to V\_{CC}

# **Performance Characteristics**

| Read Access Times (Maximum) |             |       |
|-----------------------------|-------------|-------|
| Full Page Random Access     |             | 9 µs  |
| Sorial Road                 | x8 devices  | 30 ns |
| Sellai neau                 | x16 devices | 50 ns |

| Current Consumption (Typical) | -     |
|-------------------------------|-------|
| Read Current                  | 35 mA |
| Erase Current                 | 31 mA |
| Program Current               | 31 mA |
| Standby Current               | 10 µA |

| Program and Erase Performance | e (Typical) |
|-------------------------------|-------------|
| Page Program Time             | 180 µs      |
| Block Erase Time              | 150 ms      |

#### Legend

b = bit, B = Byte, K = 1024, M = 1048576

Publication Number S30ML-P 00 Revision 03 Issue Date April 8, 2008

This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice.





# **General Description**

The S30ML-P ORNAND<sup>™</sup> Flash Family family consists of 3.0-volt, single-power-supply Flash memory devices that have memory arrays organized as shown in the following tables.

| S30ML-P Device Organization |         |         |         |        |
|-----------------------------|---------|---------|---------|--------|
| Device Name                 | Density | Rows    | Columns | Blocks |
| S30ML512P                   | 512 Mb  | 131,072 | 528     | 128    |
| S30ML256P                   | 256 Mb  | 65,536  | 528     | 64     |
| S30ML128P                   | 128 Mb  | 32,768  | 528     | 32     |

| S30ML-P Block & Page Divisions |                                                                                                  |             |  |
|--------------------------------|--------------------------------------------------------------------------------------------------|-------------|--|
| Division x8 Devices            |                                                                                                  | x16 Devices |  |
| Page                           | 528 bytes (512-byte main area + 16-byte spare area) 264 words (256-word main area + 8-word spare |             |  |
| Block                          | 1024                                                                                             | pages       |  |

S30ML-P ORNAND<sup>™</sup> Flash Family devices have a Static Page Register that allows program and read data to be transferred between the static page register and the memory cell array in whole-page increments (528 bytes for x8 devices and 264 words for x16 devices). The erase operation is implemented in block increments.

S30ML-P ORNAND<sup>™</sup> Flash Family devices use I/O pins to serially shift command, address, or data into the device, and data or status out of the device. These serial-type memory devices are well suited for shadowing applications where the contents of the Flash memory is copy straight into a random access memory with the code executed out of random access memory. S30ML-P devices are not recommended for applications where code is executed directly out of the flash memory, as jump and branch microcode instructions require the fast read access characteristics provided by NOR Flash devices. Contact a Spansion representative for more information on the complete line of Spansion products.



# **Table of Contents**

| Dist | inctive Cl                                                                       | haracteristics                                                                                                                                                                                                                                                                                          | . 3                                                |
|------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Perf | formance                                                                         | Characteristics                                                                                                                                                                                                                                                                                         | . 3                                                |
| Gen  | eral Desc                                                                        | cription                                                                                                                                                                                                                                                                                                | . 4                                                |
| 1.   | Connect<br>1.1<br>1.2                                                            | tion Diagrams<br>48-pin TSOP Connections<br>55-Ball FBGA Connections                                                                                                                                                                                                                                    | .8<br>.8<br>.9                                     |
| 2.   | <b>Physica</b><br>2.1<br>2.2                                                     | I Dimensions         48-pin TSOP Dimensions         VBW055 - 55-Ball Fine-Pitch Ball Grid Array Dimensions                                                                                                                                                                                              | 11<br>11<br>12                                     |
| 3.   | <b>Pin Nam</b><br>3.1<br>3.2                                                     | nes and Descriptions.<br>Pin Names and Functions<br>Pin Descriptions                                                                                                                                                                                                                                    | 13<br>13<br>13                                     |
| 4.   | Block Di                                                                         | iagram                                                                                                                                                                                                                                                                                                  | 15                                                 |
| 5.   | Ordering<br>5.1                                                                  | g Information                                                                                                                                                                                                                                                                                           | 16<br>16                                           |
| 6.   | Electrica<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7<br>6.8                | al Specifications         Absolute Maximum Ratings         Capacitance         Valid Blocks         Recommended DC Operating Conditions         DC Characteristics—CMOS Compatible         AC Characteristics—CMOS Compatible         AC Test Conditions         Programming And Erase Characteristics. | 17<br>17<br>18<br>18<br>18<br>20<br>20<br>21       |
| 7.   | Timing [                                                                         | Diagrams                                                                                                                                                                                                                                                                                                | 21                                                 |
| 8.   | Schema<br>8.1<br>8.2<br>8.3                                                      | tic Cell Layouts and Address Assignments         x8 Array Organization         x16 Array Organization         Address Assignments                                                                                                                                                                       | 27<br>27<br>28<br>29                               |
| 9.   | Operatio                                                                         | on Mode: Logic and Command Tables                                                                                                                                                                                                                                                                       | 30                                                 |
| 10.  | Device 0<br>10.1<br>10.2<br>10.3<br>10.4<br>10.5<br>10.6<br>10.7<br>10.8<br>10.9 | <b>Dperation</b> Pointer Operation.         Read Mode         Page Program         Page Duplicate Program         Block Erase         Status Read         Reset         Fast Program/Erase Mode         ID Read Operation                                                                               | 31<br>32<br>34<br>35<br>35<br>36<br>37<br>38<br>38 |
| 11.  | Applicat<br>11.1<br>11.2                                                         | tion Notes.<br>Power-on/off Sequence                                                                                                                                                                                                                                                                    | 41<br>41<br>41                                     |
|      | 11.3<br>11.4                                                                     | Bad Block Management for Devices With Up to 2% Bad Blocks.         When WP# Signal Goes Low.                                                                                                                                                                                                            | 41<br>42                                           |
| 12.  | Revisior                                                                         | n History                                                                                                                                                                                                                                                                                               | 43                                                 |



# Figures

| Figure 1.1   | 48-pin TSOP                                                                 | . 8 |
|--------------|-----------------------------------------------------------------------------|-----|
| Figure 1.2   | 55-Ball FBGA Connections - x8                                               | . 9 |
| Figure 1.3   | 55-Ball FBGA Connections - x16                                              | 10  |
| Figure 4.1   | S30ML-P ORNAND <sup>™</sup> Flash Family Block Diagram                      | 15  |
| Figure 6.1   | Maximum Negative Overshoot Waveform                                         | 17  |
| Figure 6.2   | Maximum Positive Overshoot Waveform                                         | 17  |
| Figure 7.1   | Command Latch Cycle Timing Diagram                                          | 21  |
| Figure 7.2   | Address Latch Cycle Timing Diagram                                          | 22  |
| Figure 7.3   | Input Data Latch Cycle Timing Diagram                                       | 22  |
| Figure 7.4   | Sequential Data Out Cycle Timing Diagram (CLE = Low, ALE = Low, WE# = High) | 23  |
| Figure 7.5   | Status Read Cycle Timing Diagram                                            | 23  |
| Figure 7.6   | Read Operation Timing Diagram (00h or 01h Commands)                         | 24  |
| Figure 7.7   | Read Spare Area Operation Timing Diagram (50h command)                      | 24  |
| Figure 7.8   | Page Program Timing Diagram                                                 | 25  |
| Figure 7.9   | Page Duplicate Program Timing Diagram                                       | 25  |
| Figure 7.10  | Block Erase Timing Diagram                                                  | 26  |
| Figure 7.11  | Spansion Command Mode Entry Timing Diagram                                  | 26  |
| Figure 8.1   | x8 Array Organization                                                       | 27  |
| Figure 8.2   | x16 Array Organization                                                      | 28  |
| Figure 10.1  | Pointer Operations                                                          | 31  |
| Figure 10.2  | Pointer Operations for Programming                                          | 32  |
| Figure 10.3  | Read Block Diagram                                                          | 33  |
| Figure 10.4  | Page Program                                                                | 34  |
| Figure 10.5  | Page Program Commands                                                       | 35  |
| Figure 10.6  | Block Erase                                                                 | 35  |
| Figure 10.7  | Status Read                                                                 | 36  |
| Figure 10.8  | Example with Multiple Devices                                               | 36  |
| Figure 10.9  | Reset (FFh) Command Input During Programming                                | 37  |
| Figure 10.10 | Reset (FFh) Command Input During Erasing                                    | 37  |
| Figure 10.11 | Reset (FFh) Command Input During a Read Operation                           | 37  |
| Figure 10.12 | Status Read Command (70h) Input after a Reset                               | 37  |
| Figure 10.13 | Two or More Reset Commands Input in Succession                              | 38  |
| Figure 10.14 | Timing diagram for Fast Program/Erase Mode                                  | 38  |
| Figure 10.15 | ID Read Operation Timing Diagram.                                           | 39  |
| Figure 11.1  | Power-On/off Sequence                                                       | 41  |
| Figure 11.2  | WP# Functions                                                               | 42  |
|              |                                                                             |     |



# Tables

| Table 3.1  | S30ML-P ORNAND <sup>™</sup> Flash Family Pin Configurations | 13 |
|------------|-------------------------------------------------------------|----|
| Table 3.2  | S30ML-P ORNAND <sup>™</sup> Flash Family Pin Descriptions   | 13 |
| Table 6.1  | Devices with up to 2% Invalid Blocks (ECC-Required)         | 18 |
| Table 6.2  | No V <sub>IO</sub> Pin                                      | 18 |
| Table 6.3  | With $V_{IO}$ Pin, $V_{IO} = 1.8V$                          | 19 |
| Table 8.1  | 512 Mb, 256 Mb, and 128 Mb x8 Addressing                    | 29 |
| Table 8.2  | 512 Mb, 256 Mb, and 128 Mb x16 Addressing                   | 29 |
| Table 9.1  | Device Bus Operations                                       | 30 |
| Table 9.2  | Normal Mode Commands                                        | 30 |
| Table 9.3  | Read Mode States                                            | 31 |
| Table 10.1 | Fast Program/Erase Mode Performance                         | 38 |
| Table 10.2 | ID Definition Table                                         | 39 |
| Table 10.3 | ID Bytes                                                    | 39 |



# 1. Connection Diagrams

### 1.1 48-pin TSOP Connections





Note

Pin 35 is No Connect. If Enhanced Versatile  $I/O^{TM}$  Control is needed, pin 35 is used as the  $V_{IO}$  pin for both x 8 and x 16 modes through different OPN offering.



# 1.2 55-Ball FBGA Connections



Note

Ball F4 is No Connect. If Enhanced Versatile I/O<sup>™</sup> Control is needed, ball F4 is used as the VIO pin for both x8 and x16 modes through different OPN offerings.





#### Figure 1.3 55-Ball FBGA Connections - x16

#### Note

Ball F4 is No Connect. If Enhanced Versatile I/O<sup>™</sup> Control is needed, ball F4 is used as the VIO pin for both x8 and x16 modes through different OPN offerings.



#### **Physical Dimensions** 2.

#### 2.1 **48-pin TSOP Dimensions**

### STANDARD PIN OUT (TOP VIEW)



| Package | TS 048     |           |       |
|---------|------------|-----------|-------|
| Jedec   | MC         | )-142 (B) | EC    |
| Symbol  | MIN        | NOM       | MAX   |
| A       | -          | -         | 1.20  |
| A1      | 0.05       | -         | 0.15  |
| A2      | 0.95       | 1.00      | 1.05  |
| b1      | 0.17       | 0.20      | 0.23  |
| b       | 0.17       | 0.22      | 0.27  |
| c1      | 0.10       | -         | 0.16  |
| С       | 0.10       | -         | 0.21  |
| D       | 19.80      | 20.00     | 20.20 |
| D1      | 18.30      | 18.40     | 18.50 |
| E       | 11.90      | 12.00     | 12.10 |
| е       | 0.50 BASIC |           |       |
| L       | 0.50       | 0.60      | 0.70  |
| 0       | 0*         | 3°        | 5°    |
| R       | 0.08       | -         | 0.20  |
| Ν       | 48         |           |       |

NOTES

- CONTROLLING DIMENSIONS ARE IN MILLIMETERS (MM). (DIMENSIONING AND TOLERANCING CONFORMS TO ANSI Y14.5M-1982)  $\triangle$
- PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP).
- NOT APPLICABLE.
- 4 CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE.
- DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTUSION IS 0.15MM (.0059") PER SIDE. 5
- $\triangle$ DIMENSION b DOES NOT INCLUDE DAMBAR PROTUSION. ALLOWABLE DAMBAR PROTUSION SHALL BE 0.08 (0.0031") TOTAL IN EXCESS OF b DIMENSION AT MAX. MATERIAL CONDITION. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07 (0.0028").
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10MM (.0039") AND  $\overline{}$ 0.25MM (0.0098") FROM THE LEAD TIP.
- $\mathbb{A}$ LEAD COPLANARITY SHALL BE WITHIN 0.10MM (0.004") AS MEASURED FROM THE SEATING PLANE. ∕൭ DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS.

3325 \ 16-038.10a

#### Note

For other available package options, please contact your Spansion representative.



# 2.2 VBW055 - 55-Ball Fine-Pitch Ball Grid Array Dimensions



SIDE VIEW

| PACKAGE | VBW 055                                                                                           |            |                              |                          |
|---------|---------------------------------------------------------------------------------------------------|------------|------------------------------|--------------------------|
| JEDEC   | N/A                                                                                               |            |                              | -                        |
|         | 10.00 mm x 8.00 mm NOM<br>PACKAGE                                                                 |            | m NOM                        |                          |
| SYMBOL  | MIN                                                                                               | NOM        | MAX                          | NOTE                     |
| Α       |                                                                                                   |            | 1.00                         | PROFILE                  |
| A1      | 0.17                                                                                              |            |                              | BALL HEIGHT              |
| A2      | 0.60                                                                                              |            | 0.72                         | BODY THICKNESS           |
| D       |                                                                                                   | 10.00 BSC. |                              | BODY SIZE                |
| E       | 8.00 BSC.                                                                                         |            |                              | BODY SIZE                |
| D1      | 8.80 BSC.                                                                                         |            |                              | MATRIX FOOTPRINT         |
| E1      | 5.60 BSC.                                                                                         |            |                              | MATRIX FOOTPRINT         |
| MD      | 12                                                                                                |            |                              | MATRIX SIZE D DIRECTION  |
| ME      | 8                                                                                                 |            |                              | MATRIX SIZE E DIRECTION  |
| N       |                                                                                                   | 55         |                              | BALL COUNT               |
| Øb      | 0.35                                                                                              | 0.40       | 0.45                         | BALL DIAMETER            |
| eE      | 0:80 BSC.                                                                                         |            |                              | BALL PITCH               |
| eD      | 0.80 BSC.                                                                                         |            |                              | BALL PITCH               |
| SD SE   |                                                                                                   | 0.40 BSC.  |                              | SOLDER BALL PLACEMENT    |
|         | A2-A7, B2-B7, L1-L7, M2-M7,<br>K1, J1, H1, G1, F1, E1, D1, C1,<br>K8, J8, H8, G8, F8, E8, D8, C8, |            | M2-M7,<br>D1, C1,<br>D8, C8, | DEPOPULATED SOLDER BALLS |

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED).
- BREPRESENTS THE SOLDER BALL GRID PITCH.
   SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION.
- SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION.
- N IS THE TOTAL NUMBER OF SOLDER BALLS.
- 6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- A AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.
  - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000.
  - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = 0/2
- 8. NOT USED.
- 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3666 \ 16-038.25 \ 12.12.7



# 3. Pin Names and Descriptions

# 3.1 Pin Names and Functions

### Table 3.1 S30ML-P ORNAND<sup>™</sup> Flash Family Pin Configurations

| Pin Name        | Pin Function              |
|-----------------|---------------------------|
| I/O15 to I/O0   | Data Input/Output         |
| CLE             | Command Latch Enable      |
| ALE             | Address Latch Enable      |
| CE#             | Chip Enable               |
| RE#             | Read Enable               |
| WE#             | Write Enable              |
| WP#             | Write Protect             |
| PRE             | Power On Read Enable      |
| RY/BY#          | Ready/Busy Output         |
| V <sub>CC</sub> | Power                     |
| V <sub>SS</sub> | Ground                    |
| V <sub>IO</sub> | Input/Output Buffer Power |
| NC              | No Connect                |
| FP#             | Fast Program/Erase Mode   |

# 3.2 **Pin Descriptions**

This device is a word/byte serial access memory which uses time-sharing input of address information.

| Pin          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/07 – I/00  | <b>Data Inputs/Outputs.</b> The I/O0 to I/O7 pins are used for transferring address, command, and input data to the device and output data from the device. Active for x8 and x16 ORNAND device configurations.                                                                                                                                                                                                                                        |
| I/O15 – I/O8 | <b>Data Inputs/Data Outputs.</b> The I/O8 to I/O15 pins are used for transferring address, command, and input data to the device and output data from the device. Active only for x16 ORNAND device configuration. I/O8 to I/O15 must be low level during address and command input.                                                                                                                                                                   |
| CLE          | <b>Command Latch Enable.</b> The CLE input signal is used to control the loading of any command into the internal command register. The command is always latched into the internal command register from the data inputs on the rising edge of WE# signal while the CLE signal is active high.                                                                                                                                                        |
| ALE          | Address Latch Enable. The ALE input signal is used to control the loading of any address into the internal address register. The address is always latched into the internal address register from the data inputs on the rising edge of WE# signal while the ALE signal is active high.                                                                                                                                                               |
| CE#          | <b>Chip Enable.</b> The CE# input signal controls if the device is selected. When the device is in the Busy State (RY/BY# = L) while a read, program, or erase operation is in progress, the CE# signal going high is ignored. While in Busy State, the device will not enter Standby Mode even with the CE# signal going high.                                                                                                                        |
| RE#          | <b>Read Enable.</b> The RE# input signal controls reads from the device. Output data is driven and becomes available t <sub>REA</sub> time after the falling edge of RE# signal. The internal address column counter increments up one address every RE# rising edge.                                                                                                                                                                                  |
| WE#          | Write Enable. The WE# input signal controls writes to the device. Commands, addresses, and input data are latched on the rising edge of WE# signal.                                                                                                                                                                                                                                                                                                    |
| WP#          | <b>Write Protect.</b> The WP# input signal is used to protect the device from accidental programming or erasing. When WP# signal is asserted low, the entire memory is protected from writes and no program and erase operation can execute.                                                                                                                                                                                                           |
| PRE          | <b>Power-On Read Enable.</b> The PRE input signal controls the automatic read operation execution during power-on. The power-on automatic read feature is enabled when PRE signal is asserted high during power-on and allows page 0 to be automatically read out of the device so any system can automatically shadow boot code into DRAM without having to issue a read command. It is recommended that the user tie the PRE input pin to $V_{CC}$ . |

Table 3.2 S30ML-P ORNAND<sup>™</sup> Flash Family Pin Descriptions (Sheet 1 of 2)



| Pin             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RY/BY#          | <b>Ready/Busy.</b> The RY/BY# output signal is used to indicate the operating condition of the device. The RY/<br>BY# signal is always in the Busy State and asserts low when the device is executing read, program, and<br>erase operations. When a read, program, or erase operation has completed, the RY/BY# signal stops<br>asserting low to indicate completion and that the device is ready for a new operation. Since the RY/BY#<br>output is open-drain, an external pull-up resistor is required. |
| V <sub>CC</sub> | Power Supply. The $V_{CC}$ input is the main power supply for this device.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>SS</sub> | Ground. The $V_{SS}$ input is the main supply ground for this device.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NC              | No Connect. Lead is not internally connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>IO</sub> | $V_{IO}$ is the I/O power supply for device. The $V_{IO}$ pin exists only if the Enhanced VersatileI/O control feature is needed through a different product ordering part number.                                                                                                                                                                                                                                                                                                                          |
| FP#             | <b>Fast Program/Erase Mode.</b> FP# is used to set the device in standard mode or Fast Program/Erase Mode. When FP# is held at $V_{IL}$ , the device operates in Fast Program/Erase Mode. When FP# is held at $V_{IH}$ , the device operates in standard mode. Note: FP# contains an internal pull-up. When unconnected, FP# is at $V_{IH}$ .                                                                                                                                                               |

# **Table 3.2** S30ML-P ORNAND<sup>™</sup> Flash Family Pin Descriptions (Sheet 2 of 2)



# 4. Block Diagram



### Figure 4.1 S30ML-P ORNAND<sup>™</sup> Flash Family Block Diagram



# 5. Ordering Information

The ordering part number is formed by a valid combination of the following:



### 5.1 Valid Combinations

Valid Combination list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| Base Part Number      | Speed Option | Package, Material, and<br>Temperature Range | Model<br>Number<br>(Note 4) | Packing Type        | Package Description |  |
|-----------------------|--------------|---------------------------------------------|-----------------------------|---------------------|---------------------|--|
| S30ML512,             | 30           |                                             | 00, 50 TSC                  | TS048 TSOP (Note 2) |                     |  |
| S30ML256,<br>S30ML128 | 50           | TEI, BEI (Note 3)                           | 01, 51                      | 0, 3 (Note 1)       | VBW055 FBGA         |  |

Notes

- 1. Type 0 is standard.
- 2. TSOP package marking omits packing type designator from ordering part number.
- 3. Use "TFE" and "BFE" to request engineering samples prior to volume production release.
- 4. Consult your local sales representative for availability of model numbers 02, 03, 52, 53.



# 6. Electrical Specifications

# 6.1 Absolute Maximum Ratings

| Parameter                                                 | Symbol            | Rating                   | Unit |
|-----------------------------------------------------------|-------------------|--------------------------|------|
| Voltage on any pin relative to $\mathrm{V}_{\mathrm{SS}}$ | V <sub>CC</sub>   | -0.6 to +4.6             | V    |
| Storage Temperature                                       | T <sub>STG</sub>  | –65 to +150              | °C   |
| Operating Temperature                                     | T <sub>OPR</sub>  | -40 to +85 (Industrial)  | °C   |
| Temperature under bias                                    | T <sub>BIAS</sub> | -10 to +125 (Industrial) | °C   |
| Short circuit current                                     | I <sub>OS</sub>   | 5                        | mA   |

Notes

1. Minimum DC voltage is –0.6V on Input/ Output pins. During transitions the I/O pins may undershoot V<sub>SS</sub> to –2.0 V for periods of less than 20 ns

2. Maximum DC voltage is  $V_{CC}$  + 0.3 V on I/O pins which, during transitions, can overshoot to  $V_{CC}$  + 2.0 V for periods of less than 20ns.

 Permanent device damage can occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods can affect reliability.









### 6.2 Capacitance

| Symbol           | Description                                         | Test Condition       | Тур. | Max. | Unit |
|------------------|-----------------------------------------------------|----------------------|------|------|------|
| C <sub>IN</sub>  | Input Capacitance<br>(All pins, except PRE and WP#) | V <sub>IN</sub> = 0  | _    | 10   | pF   |
|                  | Input Capacitance - PRE and WP#                     | V <sub>IN</sub> = 0  |      | 25   | pF   |
| C <sub>OUT</sub> | Output Capacitance                                  | V <sub>OUT</sub> = 0 |      | 10   | pF   |

Notes

1. Test conditions  $T_A = 25^{\circ}C$ , f = 1.0 MHz

2. Sampled, not 100% tested.



### 6.3 Valid Blocks

 Table 6.1
 Devices with up to 2% Invalid Blocks (ECC-Required)

| Parameter              | Symbol          | Density | Minimum | Typical | Max | Unit   |  |
|------------------------|-----------------|---------|---------|---------|-----|--------|--|
| Number of Valid Blocks | N <sub>VB</sub> | 512 Mb  | 126     | -       | 128 |        |  |
|                        |                 | 256 Mb  | 63      | -       | 64  | Blocks |  |
|                        |                 | 128 Mb  | 31      | -       | 32  |        |  |

Note

1. For Model Numbers 50, 51, 52, and 53, Block 0 is valid upon shipment and error-free through 1000 cycles.

2. Model Numbers 00, 01, 02, 03 are offered with 100% valid blocks.

# 6.4 Recommended DC Operating Conditions

| Parameter                                   | Symbol          | Minimum | Typical | Max. | Unit |
|---------------------------------------------|-----------------|---------|---------|------|------|
| Power Supply Voltage                        | V <sub>CC</sub> | 2.7     | 3.3     | 3.6  | V    |
| Power Supply Ground                         | V <sub>SS</sub> | 0       | 0       | 0    | v    |
| I/O Power Supply Voltage                    | V <sub>IO</sub> | 1.7     | -       | 3.6  | V    |
| Ambient Temperature, Industrial (I) Devices | T <sub>A</sub>  | -40     | -       | +85  | °C   |

# 6.5 DC Characteristics—CMOS Compatible

| Parameter            | Description                                                     | Test Conditions                                        | Min. | Тур. | Max.        | Unit |
|----------------------|-----------------------------------------------------------------|--------------------------------------------------------|------|------|-------------|------|
| ILI                  | Input Load Current                                              | $V_{IN} = V_{SS}$ to $V_{CC}$ , $V_{CC} = V_{CC}$ max  |      |      | <u>+</u> 10 | μA   |
| I <sub>LO</sub>      | Output Leakage Current                                          | $V_{OUT} = V_{SS}$ to $V_{CC}$ , $V_{CC} = V_{CC}$ max |      |      | <u>+</u> 10 | μA   |
| I <sub>CC1</sub>     | V <sub>CC</sub> Active Read Current (average during read cycle) | $t_{CYCLE}$ = 30 ns, $I_{OUT}$ = 0 mA                  |      | 35   | 50          | mA   |
| I <sub>CC2</sub>     | V <sub>CC</sub> Program Current (Standard Mode)                 |                                                        |      | 31   | 47          | mA   |
| I <sub>CC3</sub> (1) | V <sub>CC</sub> Program Current (Fast Program/Erase Mode)       |                                                        |      | 48   | 73          | mA   |
| I <sub>CC4</sub>     | V <sub>CC</sub> Erase Current (Standard Mode)                   |                                                        |      | 31   | 47          | mA   |
| I <sub>CC5</sub> (1) | V <sub>CC</sub> Erase Current (Fast Program/Erase Mode)         |                                                        |      | 48   | 73          | mA   |

Note

1. For Fast Mode Operation,  $V_{CC} = 3.3V$  to 3.6V

Table 6.2 No VIO Pin

| Parameter                | Description                            | Test Conditions                                                                      | Min. | Тур. | Max.                 | Unit |
|--------------------------|----------------------------------------|--------------------------------------------------------------------------------------|------|------|----------------------|------|
| V <sub>IH</sub> (Note 1) | Input High Voltage                     |                                                                                      | 2.0  |      | V <sub>CC</sub> +0.3 | V    |
| V <sub>IL</sub> (Note 2) | Input Low Voltage                      |                                                                                      | -0.3 |      | 0.8                  | V    |
| V <sub>OH</sub>          | Output High Voltage                    | I <sub>OH</sub> = -400 μA                                                            | 2.4  |      |                      | V    |
| V <sub>OL</sub>          | Output Low Voltage                     | I <sub>OL</sub> = 2.1 mA                                                             |      |      | 0.4                  | V    |
| I <sub>OL</sub>          | Output Low Current (RY/BY#)            | V <sub>OL</sub> = 0.4 V                                                              | 8    | 12   |                      | mA   |
| I <sub>SB1</sub>         | V <sub>CC</sub> Standby Current (TTL)  | $CE\# = V_{IH},  WP\# = V_{IH} \text{ or } V_{IL},  PRE = V_{CC} \text{ or } V_{SS}$ |      |      | 1                    | mA   |
| I <sub>SB2</sub>         | V <sub>CC</sub> Standby Current (CMOS) | CE# = $V_{CC}$ -0.2 V, WP# = $V_{IH}$ or $V_{IL}$ ,<br>PRE = $V_{CC}$ or $V_{SS}$    |      | 10   | 50                   | μA   |

Notes

1.  $V_{IH}$  can overshoot to  $V_{CC}$  + 2.0 V for durations of 20 ns or less.

2.  $V_{IL}$  can undershoot to -2.0 V for durations of 20 ns or less.



### Table 6.3 With $V_{IO}$ Pin, $V_{IO} = 1.8V$

| Parameter                | Description                            | Test Conditions                                                                                             | Min.                 | Тур | Max                  | Unit |
|--------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|
| V <sub>IH</sub> (Note 1) | Input High Voltage                     |                                                                                                             | V <sub>IO</sub> -0.4 |     | V <sub>IO</sub> +0.3 | V    |
| V <sub>IL</sub> (Note 2) | Input Low Voltage                      |                                                                                                             | -0.3                 |     | 0.4                  | V    |
| V <sub>OH</sub>          | Output High Voltage                    | I <sub>OH</sub> = −100 μA                                                                                   | V <sub>IO</sub> -0.1 |     |                      | V    |
| V <sub>OL</sub>          | Output Low Voltage                     | I <sub>OL</sub> = 100 μA                                                                                    |                      |     | 0.1                  | V    |
| I <sub>OL</sub>          | Output Low Current (RY/BY#)            | V <sub>OL</sub> = 0.1 V                                                                                     | 2                    | 3   |                      | mA   |
| I <sub>SB1</sub>         | V <sub>CC</sub> Standby Current (TTL)  | CE# = V <sub>IH</sub> , WP# = V <sub>IH</sub> or V <sub>IL</sub> , PRE = V <sub>CC</sub> or V <sub>SS</sub> |                      |     | 1                    | mA   |
| I <sub>SB2</sub>         | V <sub>CC</sub> Standby Current (CMOS) | CE# = $V_{IO}$ -0.2 V, WP# = $V_{IH}$ or $V_{IL}$ ,<br>PRE = $V_{CC}$ or $V_{SS}$                           |                      | 10  | 50                   | μA   |

Notes

1.  $V_{IH}$  can overshoot to  $V_{CC}$  + 2.0 V for durations of 20 ns or less.

2.  $V_{IL}$  can undershoot to -2.0 V for durations of 20 ns or less.



# 6.6 AC Characteristics—CMOS Compatible

| Paramotor          | Description                            |         | Min.                                       | Max                        | Min.<br>(x8 with V <sub>IO,</sub><br>x16 no V <sub>IO</sub> , | Max<br>(x8 with V <sub>IO,</sub><br>x16 no V <sub>IO</sub> ,<br>x16 with V <sub>IO</sub> | Unit |  |
|--------------------|----------------------------------------|---------|--------------------------------------------|----------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|------|--|
| tava               | CLE Setup Time                         |         | ( <b>xo</b> , 110 <b>v</b> <sub>10</sub> ) | (xo, 110 v <sub>10</sub> ) | x 10 with v <sub>10</sub> )                                   | x 10 with v <sub>10</sub> )                                                              | Unit |  |
| <sup>t</sup> CLS   |                                        |         | 10                                         |                            | 10                                                            |                                                                                          |      |  |
|                    |                                        |         | 0                                          | _                          | 0                                                             | -                                                                                        |      |  |
| tou                |                                        | 10      |                                            | 10                         | -                                                             |                                                                                          |      |  |
| *CH                | Write Pulse Width (See Note)           |         | 15                                         |                            | 25                                                            | -                                                                                        |      |  |
| twe                | ALE Setup Time                         |         | 0                                          | -                          | 0                                                             | -                                                                                        |      |  |
| tALS               | ALE Hold Time                          |         | 10                                         | -                          | 10                                                            | -                                                                                        |      |  |
| tre                | Data Setup Time                        |         | 15                                         | -                          | 20                                                            | -                                                                                        |      |  |
| tou                | Data Hold Time                         |         | 5                                          | -                          | 10                                                            | -                                                                                        |      |  |
| twc                | Write Cycle Time                       |         | 30                                         | -                          | 45                                                            | -                                                                                        |      |  |
| t <sub>WH</sub>    | WE# High Hold Time                     |         | 10                                         | -                          | 15                                                            | -                                                                                        |      |  |
| t <sub>WW</sub>    | WP# High to WE# Low                    |         | 100                                        | -                          | 100                                                           | -                                                                                        |      |  |
| t <sub>BB</sub>    | Ready to RE# Falling Edge              |         | 20                                         | -                          | 20                                                            | -                                                                                        |      |  |
| t <sub>RW</sub>    | Ready to WE# Falling Edge              |         | 20                                         | -                          | 20                                                            | -                                                                                        |      |  |
| t <sub>RP</sub>    | Read Pulse Width                       |         | 20                                         | -                          | 30                                                            | -                                                                                        | ns   |  |
| t <sub>RC</sub>    | Read Cycle Time                        |         | 30                                         | -                          | 50                                                            | -                                                                                        |      |  |
| t <sub>REA</sub>   | RE# Access Time                        |         | -                                          | 18                         | -                                                             | 30                                                                                       |      |  |
| t <sub>CEA</sub>   | CE# Access Time                        |         | -                                          | 23                         | -                                                             | 35                                                                                       |      |  |
| t <sub>CLR</sub>   | CLE to RE# delay                       |         | 10                                         | -                          | 10                                                            | -                                                                                        |      |  |
| t <sub>ALEA</sub>  | ALE Access Time                        |         | -                                          | 28                         | -                                                             | 40                                                                                       |      |  |
| t <sub>OH</sub>    | Data Output Hold Time                  |         | 10                                         | -                          | 10                                                            | -                                                                                        |      |  |
| t <sub>RHZ</sub>   | RE# High to Output High Impedance      |         | -                                          | 40                         | -                                                             | 40                                                                                       |      |  |
| t <sub>CHZ</sub>   | CE# High to Output High Impedance      |         | -                                          | 40                         | -                                                             | 40                                                                                       |      |  |
| t <sub>REH</sub>   | RE# High Hold Time                     |         | 5                                          | -                          | 15                                                            | -                                                                                        |      |  |
| t <sub>IR</sub>    | Output High Impedance to RE# Falling E | Edge    | 0                                          | -                          | 0                                                             | -                                                                                        |      |  |
| t <sub>RHW</sub>   | RE# High to WE# Low                    |         | 30                                         | -                          | 30                                                            | -                                                                                        |      |  |
| t <sub>WHC</sub>   | WE# High to CE# Low                    |         | 30                                         | -                          | 30                                                            | -                                                                                        |      |  |
| t <sub>WHR</sub>   | WE# High to RE# Low                    |         | 60                                         | -                          | 60                                                            | -                                                                                        |      |  |
| t <sub>R</sub>     | Data Transfer from Memory to Register  |         | -                                          | 9                          | -                                                             | 9                                                                                        | μs   |  |
| t <sub>WB</sub>    | WE# High to Busy                       |         | -                                          | 100                        | -                                                             | 100                                                                                      | ns   |  |
|                    |                                        | Read    | 5                                          | -                          | 5                                                             | -                                                                                        |      |  |
| t <sub>RST</sub>   | Device Reset (Read/Program/Erase)      | Program | 10                                         | -                          | 10                                                            | -                                                                                        | μs   |  |
|                    |                                        | Erase   | 500                                        | -                          | 500                                                           | -                                                                                        |      |  |
| t <sub>REAID</sub> | RE# Access Time (Read ID)              |         |                                            | 18                         | -                                                             | 18                                                                                       | ns   |  |

Note

If  $T_{CS}$  is less than 10 ns,  $T_{WP}$  must be minimum 25 ns; otherwise  $T_{WP}$  may be minimum 15 ns.

# 6.7 AC Test Conditions

| Test Condition                                      | No V <sub>IO</sub>        | With V <sub>IO</sub>   |  |  |  |  |
|-----------------------------------------------------|---------------------------|------------------------|--|--|--|--|
| Operating Range                                     | $V_{CC}$ = 2.7 V to 3.6 V |                        |  |  |  |  |
| Input level                                         | 0.0 to V <sub>CC</sub>    | 0.0 to V <sub>IO</sub> |  |  |  |  |
| Input comparison                                    | V <sub>CC</sub> /2        | V <sub>IO</sub> /2     |  |  |  |  |
| Output data comparison level                        | V <sub>CC</sub> /2        | V <sub>IO</sub> /2     |  |  |  |  |
| Load capacitance (CL)                               | 30 pF                     |                        |  |  |  |  |
| Transition time $(t_T)$ (input rise and fall times) | 5                         | ns                     |  |  |  |  |



# 6.8 Programming And Erase Characteristics

| Symbol              | Parameter                                 | Min. | Typ. (Note 1) | Max. (Note 2) | Unit |
|---------------------|-------------------------------------------|------|---------------|---------------|------|
| +                   | Average Programming Time (Standard Mode)  |      | 180           | 1400          | μs   |
| <sup>t</sup> PROG   | Fast Program/Erase Mode Programming Time  |      | 170           | 1300          | μs   |
| Ν                   | Number of Programming Cycles on Same Page |      |               | 1             |      |
| +                   | Block Erase Time (Standard Mode)          |      | 150           | 400           | ms   |
| <sup>I</sup> BERASE | Fast Program/Erase Mode Block Erase Time  |      | 130           | 360           | ms   |

Notes

1. Assumes the following conditions:  $25^{\circ}C$ ,  $3.3V V_{CC}$ , 10,000 cycles; checkerboard data pattern.

2. Under worst case conditions: 90°C, 2.7V  $V_{CC}$ , 100,000 cycles.

# 7. Timing Diagrams









Figure 7.2 Address Latch Cycle Timing Diagram







Figure 7.4 Sequential Data Out Cycle Timing Diagram (CLE = Low, ALE = Low, WE# = High)







| I/O#  | Status                  | Definition                  |  |  |  |
|-------|-------------------------|-----------------------------|--|--|--|
| 1/0.0 | Brogrom/Eroop           | 0: Successful Program/Erase |  |  |  |
| 1/0 0 | Flogialitizerase        | 1: Error in Program/Erase   |  |  |  |
| I/O 1 | Reserved for Future Use | 0                           |  |  |  |
| I/O 2 | Block Status            | 0 = Normal                  |  |  |  |
| I/O 3 | Reserved for Future Use | Don't care                  |  |  |  |
| I/O 4 | Reserved for Future Use | Don't care                  |  |  |  |
| I/O 5 | Reserved for Future Use | Don't care                  |  |  |  |
| 1/0 6 | Device Operation        | <i>0</i> : Busy             |  |  |  |
| 1/0 0 | Device Operation        | 1 Ready                     |  |  |  |
| 1/0 7 | Write Protect           | 0: Protect                  |  |  |  |
| 1/0 / |                         | 1 Not Protected             |  |  |  |





Figure 7.6 Read Operation Timing Diagram (00h or 01h Commands)







#### Note

Address input cycles; 256 Mb and 128 Mb devices require 4 address input cycles; 256 Mb and 128 Mb devices require 3 address input cycles.



Figure 7.9 Page Duplicate Program Timing Diagram

#### Note

1. Address input cycle varies per device: 512 Mb devices require 4 address input cycles; 256 Mb and 128 Mb devices require 3 address input cycles.



Figure 7.10 Block Erase Timing Diagram









# 8. Schematic Cell Layouts and Address Assignments

The Program operation works on page units while the Erase operation work on block units.

# 8.1 x8 Array Organization



A page consists of 528 Bytes in which 512 Bytes are used for main memory storage and 16 Bytes are reserved for redundancy or other usage.

### 8.1.1 512 Mb, 256 Mb, and 128 Mb

- 1 Page = 528 Bytes = (512+16) Bytes
- 1 Block = 528 Bytes x 1024 Pages = (512K + 16K) Bytes
- 512 Mb ORNAND Flash = 528 Bytes x 1024 Pages x 128 Blocks
- 256 Mb ORNAND Flash = 528 Bytes x 1024 Pages x 64 Blocks
- 128 Mb ORNAND Flash = 528 Bytes x 1024 Pages x 32 Blocks



### 8.2 x16 Array Organization



A page consists of 264 Words in which 256 Words are used for main memory storage and 8 Words are reserved for redundancy or other usage.

### 8.2.1 512 Mb, 256 Mb, and 128 Mb

- 1 Page = 264 Words = (256 + 8) Words
- 1 Block = 264 Words x 1024 Pages = (256K + 8K) Words
- 512 Mb ORNAND Flash = 264 Words x 1024 Pages x 128 Blocks
- 256 Mb ORNAND Flash = 264 Words x 1024 Pages x 64 Blocks
- 128Mb ORNAND Flash = 264 Words x 1024 Pages x 32 Blocks

### 8.3 Address Assignments

The addresses for ORNAND Flash for accessing stored data is always input onto the I/O pins in a little-endian system. In a little-endian system, the least significant value in the sequence is stored first.

### 8.3.1 512 Mb, 256 Mb, and 128 Mb x8 Addressing

| 512 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 |
|---------|------|------|------|------|------|------|------|------|
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | A24  |
| Cycle 4 | A25  | L    | L    | L    | L    | L    | L    | L    |
| 256 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 |
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | A24  |
| 128 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 |
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | L    |

Table 8.1 512 Mb, 256 Mb, and 128 Mb x8 Addressing

Legend

L = Logic Low

Notes

1. 00h Command (Read) defines the starting address of the main page area of the register.

2. 50h Command (Read) defines the starting address of the spare area of the register

3. The device ignores any additional input of address cycles than required

### 8.3.2 512 Mb, 256 Mb, and 128 Mb x16 Addressing

| Table 8.2 | 512 Mb, | 256 Mb, | and | 128 Mb | x16 | Addressing |
|-----------|---------|---------|-----|--------|-----|------------|
|-----------|---------|---------|-----|--------|-----|------------|

| 512 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 | I/O8-I/O15 |
|---------|------|------|------|------|------|------|------|------|------------|
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   | L          |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  | L          |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | A24  | L          |
| Cycle 4 | A25  | L    | L    | L    | L    | L    | L    | L    | L          |
| 256 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 | I/O8-I/O15 |
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   | L          |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  | L          |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | A24  | L          |
| 128 Mb  | I/O0 | I/O1 | I/O2 | I/O3 | I/O4 | I/O5 | I/O6 | I/07 | I/O8-I/O15 |
| Cycle 1 | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   | L          |
| Cycle 2 | A9   | A10  | A11  | A12  | A13  | A14  | A15  | A16  | L          |
| Cycle 3 | A17  | A18  | A19  | A20  | A21  | A22  | A23  | L    | L          |

#### Legend

L = Logic Low

Notes

1. 00h Command (Read) defines the starting address of the 1st half of the register

2. 50h Command (Read) defines the starting address of the spare area of the register

3. The device ignores any additional input of address cycles than required

4. For x16 device, I/O8-I/O15 must be held to logic low when address is input



# 9. Operation Mode: Logic and Command Tables

Read, Reset, Program, and Erase are controlled by fourteen different command operations shown in Table 4. Address input, command input, and data input and output are controlled by the CLE, ALE, CE#, WE#, RE#, and WP# signals, as shown in Table 9.1.

| CLE | ALE | CE# | WE#   | RE#   | PRE                 | WP# | FP# | Ν                   | lode          |
|-----|-----|-----|-------|-------|---------------------|-----|-----|---------------------|---------------|
| н   | L   | L   | Pulse | н     | Х                   | х   | ц   | Road Mada           | Command Input |
| L   | н   | L   | Pulse | н     | х                   | х   | п   | neau Moue           | Address Input |
| L   | L   | х   | Н     | н     | Х                   | х   | н   | During Read (Busy   | ()            |
| L   | L   | L   | Н     | Pulse | Х                   | х   | н   | Sequential Read &   | Data Output   |
| Н   | L   | L   | Pulse | н     | Х                   | Н   | н   | Brogram Mada        | Command Input |
| L   | Н   | L   | Pulse | н     | х                   | Н   | н   | Program Mode        | Address Input |
| Н   | L   | L   | Pulse | Н     | Х                   | Н   | L   | Fast Program        | Command Input |
| L   | н   | L   | Pulse | н     | х                   | Н   | L   | Mode                | Address Input |
| L   | L   | L   | Pulse | н     | х                   | Н   | н   | Data Input          |               |
| х   | х   | х   | х     | х     | Х                   | Н   |     | During Program (E   | Busy)         |
| х   | х   | х   | х     | х     | Х                   | Н   |     | During Erase (Busy) |               |
| х   | х   | Х   | х     | х     | Х                   | L   |     | Write Protect       |               |
| х   | Х   | Н   | х     | х     | 0 V/V <sub>CC</sub> | H/L |     | Standby             |               |

| Tahle 9 1 | Device Bus | Operations |
|-----------|------------|------------|
| 1abie 3.1 | Device Dua |            |

Notes

1.  $H = V_{IH}, L = V_{IL}, X = V_{IH} \text{ or } V_{IL}.$ 

2. H/L = WP# should be biased to CMOS high or CMOS low for standby.

Table 9.2 Normal Mode Commands

| Function               | 1 <sup>st</sup> Cycle | 2 <sup>nd</sup> Cycle | 3 <sup>rd</sup> Cycle | Command Accepted<br>During Busy State |
|------------------------|-----------------------|-----------------------|-----------------------|---------------------------------------|
| Read 1                 | 00h/01h               | -                     | -                     | No                                    |
| Read 2                 | 50h                   | -                     | -                     | No                                    |
| ID Read                | 90h                   | -                     | -                     | No                                    |
| Reset                  | FFh                   | -                     | -                     | Yes                                   |
| Page Program           | 80h                   | 10h                   | -                     | No                                    |
| Page Duplicate Program | 00h                   | 8Ah                   | 10h                   | No                                    |
| Block Erase            | 60h                   | D0h                   | -                     | No                                    |
| Status Read            | 70h                   | -                     | -                     | Yes                                   |

Notes

1. It is recommended that the user enter specified commands into the device. Illegal commands may corrupt stored data.

2. During Busy State, only Reset and Status Read commands are accepted. Other commands will be ignored.



| Operation       | CLE | ALE | CE# | WE# | RE# | I/O0 to I/O max | Power   |
|-----------------|-----|-----|-----|-----|-----|-----------------|---------|
| Output Select   | L   | L   | L   | Н   | L   | Data Output     | Active  |
| Output Deselect | L   | L   | х   | Н   | Н   | HI-Z            | Active  |
| Standby         | Х   | Х   | Н   | Х   | Х   | HI-Z            | Standby |

#### Table 9.3 Read Mode States

Notes

1.  $H = V_{IH}$ ,  $L = V_{IL}$ ,  $X = V_{IH}$  or  $V_{IL}$ , HI-Z = High Impedance

2. Standby is only available when the device is not executing program and erase operations.

# **10. Device Operation**

### 10.1 Pointer Operation

The device contains three different areas for x8 devices and two different areas for x16 devices (See Figure 10.1 on page 31).

The Read commands 00h/01h/50h ,along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, set the address pointer to different areas of the memory array, and they select the most significant column address.

- In x8 devices, the 00h Read 1 command sets the address pointer to the beginning of the first 256 bytes of the main page area, consisting of columns 0 to 255.
- The 01 Read 1 command sets the address pointer to the beginning of the second 256 byte main page area, consisting of columns 256 to 511.
- In x16 devices, the 00h Read 1 command sets the address pointer to the beginning of the 256 words of the main page area, consisting of columns 0 to 255.

In both the x8 and x16 devices, the 50h Read 2 command sets the address pointer to the beginning of the spare page area, that is, columns 512 to 527 for x8 devices, or columns 256 to 263 for x16 devices.

Once the 00h Read 1 or 50h Read 2 commands are issued, the address pointer remains in the respective areas until a new pointer command is issued.

In x8 devices, the 01h Read 1 command moves the address pointer only for the current operation. Once the operation is executed, the address pointer is set to an area consisting of the columns 0 to 255 of the main page area.

The address pointer operations (00h/01h/50h) can also be used before a program operation: the appropriate code can be issued before the program command 80h is issued (see Figure 10.2 on page 32).



#### Figure 10.1 Pointer Operations



#### Figure 10.2 Pointer Operations for Programming

First Main Page Area (Note 1)



2. The Second Main Page Area or Spare Area can be programmed based on the quantity of input data. The 01h command must be re-issued before each program.

3. Only the Spare Area can be programmed. Subsequent 50h commands can be omitted.

### 10.2 Read Mode

The device defaults to read mode, pointing at column 0 after power-up or a reset operation. This operation can also be initiated by writing 00h to the command register along with four address input cycles for 512 Mb devices or three address input cycles for 256 Mb and 128 Mb devices.

In x8 devices, there are three types of operations: reading starting at the beginning of the first 256 byte main page area, reading starting at the beginning of the second 256 byte main page area, or reading only the 16 byte spare page area. Upon the final rising edge of the WE# pulse where all address have been latched into the device, there is an initial access delay of loading a 528 byte page content from the flash memory into the page buffer before data can be clocked out of the device. The data is clocked out through consecutive RE# pulses, or the high to low transition of the RE# signal starting from the selected column address up to the last column address. The CE# signal must stay low during the entire read operation or else the operation will automatically be terminated.

The 00h Read command, along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, sets the address pointer to the beginning of the first 256 byte main page area, consisting of columns 0 to 255. The 01h Read command, along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, sets the address pointer to the beginning of the second 256 byte main page area, consisting of columns 256 to 511. It may be logical to assume that the 00h Read command automatically set A8 = 0 and the 01h Read command automatically set A8 = 1. The 00h and 01h Read commands define only where the address pointer starts to clock out data from the page buffer. When the first 528 byte page buffer contents has been clocked out, the RY/BY# signal will go into the busy state (logic low) while the next sequential page content is transferred from the flash memory into the page buffer. Once the transfer process has completed, the RY/BY# signal will go into the ready state (high impedance) with the address pointer defaulted to column 0 to enable clocking out of data through consecutive RE# pulses.

In order to read the spare page area, consisting of columns 512 to 527, the 50h Read command along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, are issued. Enabling the 50h Read command keeps the address pointer positioned to start clocking out data at column 512. Issuing the 00h or 01h Read command alone moves the address pointer out of the spare page area and into the main page area.

Once the 00h or 50h Read commands have been issued, the read pointer remains in their respective areas also for subsequent operations. If the 01h read command is issued, the read pointer automatically reverts to the 00h area for the next operation.



In x16 devices, there are two types of operations: reading starting at the beginning of the 256 word main page area, or reading only the 8 word spare page area. Upon the final rising edge of the WE# pulse, where all address have been latched into the device, there is an initial access delay of loading a 264-word page content from the flash memory into the page buffer before data can be clocked out of the device. The data is clocked out through consecutive RE# pulses, or the high to low transition of the RE# signal starting from the selected column address up to the last column address. The CE# signal must stay low during the entire read operation, or else the operation is automatically terminated.

The 00h Read command, along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, sets the address pointer to the beginning of the 256-word main page area, consisting of columns 0 to 255. The 00h Read command defines only where the address pointer starts to clock out data from the page buffer. When the first 264-word page buffer contents is clocked out, the RY/BY# signal goes into the busy state (logic low) while the next sequential page content is transferred from the flash memory into the page buffer. Once the transfer process is complete, the RY/BY# signal goes into the ready state (high impedance) with the address pointer defaulted to column 0, to enable clocking out of data through consecutive RE# pulses.

To read the spare page area, consisting of columns 256 to 264, the 50h Read command along with four address cycles for 512 Mb devices, or three address cycles for 256 Mb and 128 Mb devices, is issued. Enabling the 50h Read command keeps the address pointer positioned to start clocking out data at column 256. Issuing the 00h Read command alone moves the address pointer out of the spare page area and into the main page area.



#### Figure 10.3 Read Block Diagram

Note

Highest address depends on device density. A25 for S30ML512P. A24 for S30ML256P. A23 for S30ML128P.



### 10.3 Page Program

The 80h command, along with four address cycles for 512 Mb devices or three address cycles for 256 Mb and 128 Mb devices, points to the flash memory area where programming occurs. The device carries out an automatic page program operation when it receives a 10h program confirm command after the address and data have been input into the device. A page is divided into the 512-byte main page area and the 16-byte spare page area.

Prior to issuing a Page Program command, a read command can be given to the device in order to move the pointer to the desired column area from which the programming operation will start.

For the x8 device the commands 00h, 01h or 50h can be given to point to the designated area (Column 0, 255 or 512) to be programmed.

For the x16 device the commands 00h or 50h can be given to point to the designated area (Column 0 or 256 - see Table 10.2 on page 32) to be programmed.

Once the program process starts, the read status register *70h* command may be entered to read the status register. The system controller detects the completion of a program cycle by monitoring the RY/BY# output or bit 6 of the status register. Only the read status register and reset commands are valid while programming operation in executing in progress. When programming operation has completed, bit 0 of status register may be checked for status. The internal write verify detects only errors for 1s that are not successfully programmed to *0*s. The command register remains in the read status mode until another valid command is written to the command register.



Once the serial input *80h* command has been input, do not input any command other than *10h* related to programming and *FFh* related to reset. If a command other than *10h*, *FFh* is input into the device, the program operation will not be performed.



#### Figure 10.5 Page Program Commands



Command other than 10h or FFh

Programming cannot be executed

# 10.4 Page Duplicate Program

The device is capable of loading any page content from the flash memory into the page buffer and reprogramming to another page area of the flash memory. By issuing the 00h Read command, along with four address cycles for 512 Mb devices or three address cycles for 256 Mb and 128 Mb devices (source address), any specified page content can be loaded into the page buffer. Issuing the 8Ah Page Duplicate Data Input command, along with four address cycles for 512 Mb devices or three address cycles for 256 Mb and 128 Mb devices (destination address), to indicate where the page content should be re-programmed to, contents stored in the flash memory can be easily moved to enable flash file management.

A page is divided into the 512-byte main page area and the 16-byte spare page area.

Once the program process starts, the read status register *70h* command may be entered to read the status register. The system controller detects completion of a program cycle by monitoring the RY/BY# output or bit 6 of the status register. Only the read status register and reset command are valid while the programming operation is in progress. Bit 0 of the status register indicates the program cycle was successful. The internal write verify detects only errors for *1s* that are not successfully programmed to *0s*. The command register remains in the read status mode until another valid command is written to the command register.

### 10.5 Block Erase

A block erase operation is initiated by writing 60h-D0h to the command register, along with three address cycles for 512 Mb devices or two address cycles for 256 Mb and 128 Mb devices (row addresses), of block address to erase a selected block. Please note that page address portion of the row address is ignored.

The block erase operation starts on the rising edge of the WE# signal after the erase start *D0h* command is input into the device. The devices automatically execute the erase and verify operations.





### 10.6 Status Read

The device contains a status register that can be read out to indicate whether a program or erase operation has completed successfully. After writing the status read *70h* command into the command register, a read cycle output the content of the status register onto the I/O pins on the falling edge of either the CE# or the RE# signal, whichever occurs last. Since RY/BY# is an open-drain output, the system may poll the progress of mulitple devices with a shared RY/BY# signal. Status Polling occurs when RY/BY# signal is at logic low. The CE# and RE# signals do not need to be toggled to update status register contents.

The device remains in status read mode until another command is issued. Therefore, if the status register is read during a random read cycle, the read 00 command should be issued before starting read cycles.



Figure 10.7 Status Read

Note

If RY/BY# pin of multiple devices are tied together, status read function can be used to determine status for each device.



#### Figure 10.8 Example with Multiple Devices



### 10.7 Reset

The reset mode stops all operations. For example, during a program or erase operation, the internally generated voltage for the charge pumps is discharged to 0 volts and the device enters the wait state after the reset *FFh* command is issued.

The response to the reset *FFh* command input during various device operations is shown in the following figures.





Figure 10.13 Two or More Reset Commands Input in Succession



The second Reset command is invalid since the device has not internally completed the first Reset command.

### 10.8 Fast Program/Erase Mode

The Fast Program/Erase Mode enables faster programming and erasing performance through increased device current with  $V_{CC} = 3.3V$  to 3.6V.. Table 10.1 on page 38 shows the program and erase times when the device is in the Fast Program/Erase mode. See *DC Characteristics—CMOS Compatible* on page 18 for the Fast Program/Erase Mode currents.

| Fast Program/Erase Mode | Тур. | Unit |
|-------------------------|------|------|
| Program Time            | 2.9  | MB/s |
| Block Erase Time        | 3.1  | MB/s |

The FP# pin allows the user to choose between operating in the Fast Program/Erase mode or the Standard mode. To switch the device into Fast Program mode, first apply  $V_{IL}$  to the FP# pin and wait 100ns ( $t_{FP}$ ) before issuing a new program or erase command. Hold the FP# pin at  $V_{IL}$  for the duration of the program or erase command execution. Failure to meet this requirement results in a program or erase failure.

In the Fast Program/Erase Mode, only program, erase and read status commands are allowed. To read from the device and operate in Standard Mode, the FP# pin must be held at  $V_{IH}$  level.





### 10.9 ID Read Operation

The ID Read (90h command) allows the host system software to read device specific information from the Flash. This allows specific vendor-specified software algorithms to be used for entire families of devices. Software support can then be device-independent, and forward- and backward-compatible for the specified Flash device families. The device information provided by the ID Read command includes: Device Size, x8/ x16 data bus, ECC requirements, Block Size, Page Size, etc. (see Table 10.2 on page 39).



### Figure 10.15 ID Read Operation Timing Diagram



Table 10.2 ID Definition Table

| Byte | Description                                              | Hex Data                                                                                                                                                                                                                                                                                                                                          |
|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Manufacturer Code                                        | 01h                                                                                                                                                                                                                                                                                                                                               |
| 2    | Device Code 1 <sup>st</sup> Byte                         | 512Mb x8 = 76h<br>512Mb x 16 = 56h<br>256Mb x8 = 75h<br>256Mb x16 = 55h<br>128Mb x8 = 73h<br>128Mb x16 = 53h                                                                                                                                                                                                                                      |
| 3    | Device Code 2 <sup>nd</sup> Byte                         | Devices with up to 2% bad blocks:<br>512Mb x8 = 00h<br>512Mb x16 = 00h<br>256Mb x8 = 00h<br>256Mb x8 = 00h<br>128Mb x8 = 00h<br>128Mb x16 = 04h<br>Devices with guaranteed 100% valid blocks:<br>512Mb x8 = 01h<br>512Mb x16 = 01h<br>256Mb x8 = 01h<br>256Mb x16 = 01h<br>128Mb x8 = 01h<br>128Mb x8 = 01h<br>128Mb x16 = 01h<br>128Mb x16 = 03h |
| 4    | Block Size, Simultaneous Operation Programmed Pages, RFU | 01h                                                                                                                                                                                                                                                                                                                                               |
| 5    | Page Size, Spare Size, RFU                               | 10h                                                                                                                                                                                                                                                                                                                                               |
| 6    | Other MCP identifiers                                    | TBD                                                                                                                                                                                                                                                                                                                                               |

#### Note

In x16, I/O15-I/O8 = 00h

#### Table 10.3 ID Bytes (Sheet 1 of 2)

| 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Information                                    |
|-------------|---|---|---|---|---|---|---|------------------------------------------------|
| 4th ID Byte | e |   |   |   |   |   |   |                                                |
| х           | х | х | х | х | 0 | 0 | 0 | Block Size: 128Kbytes                          |
| Х           | х | х | х | х | 0 | 0 | 1 | Block Size: 512KBytes                          |
| х           | х | х | х | х | 0 | 1 | 0 | Block Size: 2048KBytes                         |
| х           | х | х | 0 | 0 | х | х | х | Simultaneous Operation Programmed<br>Pages = 1 |
| х           | х | х | 0 | 1 | х | х | х | Simultaneous Operation Programmed<br>Pages = 2 |

|--|

| Bits        |   |   |   |   |   |   |   |                                                         |
|-------------|---|---|---|---|---|---|---|---------------------------------------------------------|
| 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Information                                             |
| х           | х | х | 1 | 0 | х | х | x | Simultaneous Operation Programmed<br>Pages = 4          |
| х           | х | х | 1 | 1 | х | х | х | Simultaneous Operation Programmed<br>Pages = 8          |
| 5th ID Byte | e |   |   |   |   |   |   |                                                         |
| Х           | Х | Х | Х | Х | 0 | 0 | 0 | Page Size: 512 bytes                                    |
| Х           | х | Х | Х | Х | 0 | 0 | 1 | Page Size: 1024 bytes                                   |
| Х           | х | Х | Х | Х | 0 | 1 | 0 | Page Size: 2048 bytes                                   |
| х           | х | х | х | Х | 0 | 1 | 1 | Page Size: 4096 bytes                                   |
| Х           | х | Х | Х | Х | 1 | 0 | 0 | Page Size: 8192 bytes                                   |
| Х           | х | 0 | 0 | 0 | Х | х | х | Spare Size: 0 bytes                                     |
| х           | Х | 0 | 0 | 1 | х | х | х | Spare Size: 8 bytes                                     |
| Х           | х | 0 | 1 | 0 | Х | х | х | Spare Size: 16 bytes                                    |
| Х           | х | 0 | 1 | 1 | Х | х | х | Spare Size: 32 bytes                                    |
| х           | х | 1 | 0 | 0 | х | х | х | Spare Size: 64 bytes                                    |
| 6th ID Byte |   |   |   |   |   |   |   |                                                         |
| х           | х | х | х | х | х | х | х | RAM & Other MCP Identifiers:<br>Reserved for Future Use |



# **11. Application Notes**

### 11.1 Power-on/off Sequence

The WP# signal is useful for protecting against data corruption at power-on/off. Figure 11.1 shows the required timing sequence. The WP# signal may be negated any time after  $V_{CC}$  reaches 2.5 V and CE# is kept high in the power up sequence.

#### Figure 11.1 Power-On/off Sequence



After power-on, access the device only after the RY/BY# pin indicates the device is ready. Do not issue any commands to the device while RY/BY# is busy.

### 11.2 Auto Load Page 0 After Power-On

With the PRE pulled high, the device automatically reads page 0 into the page buffer after power-up, without the need to issue a read command. Auto load page 0 is enabled by the PRE input signal. To disable this function PRE must be tied low ( $V_{SS}$ ). PRE should never be left floating.

### 11.3 Bad Block Management for Devices With Up to 2% Bad Blocks

Spansion S30ML512P, S30ML256P, S30ML128P, Model Numbers 50, 51, 52, 53, are shipped with all the locations within valid blocks erased (all bits equal to 1). Bad Block information is written at the factory before shipment. A Bad Block is indicated by 6th byte (x8 device) or the 1st word (x16) of the spare area in the 1st or 2nd page of the block containing a "non FFh" value.



### 11.4 When WP# Signal Goes Low

The Erase and Program operations are automatically reset when WP# goes low. The WP# must not toggle between the 1st cycle and 2nd cycle or the erase and program operations will be disabled. The operations are enabled and disabled as shown in Figure 11.2.

#### Figure 11.2 WP# Functions





# 12. Revision History

| Section                                           | Description                                                                                    |  |  |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Revision 01 (December 14, 2006)                   |                                                                                                |  |  |  |  |  |  |
| Initial release                                   |                                                                                                |  |  |  |  |  |  |
| Revision 02 (April 24, 2007)                      |                                                                                                |  |  |  |  |  |  |
| Global                                            | Deleted all references to Xtreme mode                                                          |  |  |  |  |  |  |
| Performance Characteristics                       | Changed block erase time                                                                       |  |  |  |  |  |  |
| Electrical Specifications                         | Added maximum positive and negative overshoot figures                                          |  |  |  |  |  |  |
| DC Characteristics                                | Moved $I_{SB}$ specifications to $V_{IO}$ tables and changed test conditions                   |  |  |  |  |  |  |
| AC Characteristics                                | Changed minimum t <sub>DS</sub> , t <sub>DH</sub> , t <sub>RP</sub> specifications             |  |  |  |  |  |  |
| AC Test Conditions                                | Added V <sub>IO</sub> condition to table                                                       |  |  |  |  |  |  |
| Programming And Erase<br>Characteristics          | Changed specifications in table                                                                |  |  |  |  |  |  |
| Reset                                             | Corrected unit of measurement to µs in figures                                                 |  |  |  |  |  |  |
| Read ID Operation                                 | ID Definition Table: Changed hex data for byte 5                                               |  |  |  |  |  |  |
| When WP# Signal Goes Low                          | Added section                                                                                  |  |  |  |  |  |  |
| Revision 03 (April 8, 2008)                       |                                                                                                |  |  |  |  |  |  |
|                                                   | Added x8 and x16 versions of VBW055 Package                                                    |  |  |  |  |  |  |
| Global                                            | Changed x8 V <sub>IO</sub> AC Timing Parameters                                                |  |  |  |  |  |  |
|                                                   | Corrected Grammatical Errors                                                                   |  |  |  |  |  |  |
| General Description                               | Added S30ML512P to Device Organization table                                                   |  |  |  |  |  |  |
| Valid Combinations                                | Added VBE to Note 3                                                                            |  |  |  |  |  |  |
| Performance Characteristics                       | Corrected Program Current Consumption Value                                                    |  |  |  |  |  |  |
| Pin Descriptions                                  | Reworded EP# description                                                                       |  |  |  |  |  |  |
| Capacitance                                       | Incorporated Note 3 into table No Vice Pin                                                     |  |  |  |  |  |  |
|                                                   | Combined table Devices with up to 2% Invalid Blocks (ECC-Required) and table Devices with 100% |  |  |  |  |  |  |
| Valid Blocks                                      | Valid Blocks (ECC-Free) into one table Devices with up to 2% Invalid Blocks (ECC-Required)     |  |  |  |  |  |  |
|                                                   | Added note to I <sub>CC3</sub> and I <sub>CC5</sub>                                            |  |  |  |  |  |  |
|                                                   | Table No VIO Pin                                                                               |  |  |  |  |  |  |
|                                                   | Changed I <sub>OL</sub> typical to 12 mA                                                       |  |  |  |  |  |  |
| DC Characteristics                                | • Changed $V_{H}$ overshoot to $V_{CC}+2.0V$<br>• Changed $V_{H}$ undershoot to -2.0V          |  |  |  |  |  |  |
|                                                   | Table With VIO Pin, VIO = $1.8V$                                                               |  |  |  |  |  |  |
|                                                   | Changed I <sub>OL</sub> min to 2mA and typical to 3 mA                                         |  |  |  |  |  |  |
|                                                   | • Changed $V_{IH}$ overshoot to $V_{CC}$ +2.0V                                                 |  |  |  |  |  |  |
|                                                   | Changed V <sub>IL</sub> undershoot to -2.0V                                                    |  |  |  |  |  |  |
| AC Characteristics                                | Changed t <sub>REH</sub> min (x8, no V <sub>IO</sub> ) to 5 ns                                 |  |  |  |  |  |  |
| Figure - Page Duplicate Program Timing<br>Diagram | Added note regarding number of address cycles                                                  |  |  |  |  |  |  |
| Figure - Block Erase Timing Diagram               | Corrected note regarding number of address cycles                                              |  |  |  |  |  |  |
| Table - Device Bus Operations                     | Changed PRE state for Standby Mode to 0V / V <sub>CC</sub>                                     |  |  |  |  |  |  |
| Pointer Operation                                 | Modified section by removing redundant comments                                                |  |  |  |  |  |  |
| Read Mode                                         | Changed 'logic high' to 'high impedance' in third and seventh paragraph                        |  |  |  |  |  |  |
| Page Program                                      | Modified first and third paragraph                                                             |  |  |  |  |  |  |
|                                                   | Combined sixth and seventh paragraph                                                           |  |  |  |  |  |  |
| Figure - Page Program                             | Removed tifth address cycle from diagram                                                       |  |  |  |  |  |  |
| Page Duplicate Program                            | Modified third paragraph                                                                       |  |  |  |  |  |  |
| Figure - Block Erase                              | Corrected figure to include address blocks and 'erase start command' for D0h                   |  |  |  |  |  |  |



| Section                                                      | Description                                                                 |  |  |  |  |
|--------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|
| Status Read                                                  | Modified first paragraph                                                    |  |  |  |  |
| Figure - Two or More Reset Commands<br>Input in Succession   | Changed note to explain 2nd RESET command is invalid                        |  |  |  |  |
| Fast Program/Erase Mode                                      | Added comment Fast Program/Erase Mode operates over $V_{CC} = 3.0V$ to 3.6V |  |  |  |  |
| ID Read Operation                                            | Reworded section                                                            |  |  |  |  |
|                                                              | Modified first paragraph                                                    |  |  |  |  |
| Auto Load Page 0 After Power-On                              | Changed V <sub>IL</sub> to V <sub>SS</sub>                                  |  |  |  |  |
|                                                              | Deleted second and third paragraph                                          |  |  |  |  |
| Bad Block Management for Devices<br>With Up to 2% Bad Blocks | Modified first paragraph                                                    |  |  |  |  |
| When WP# Signal Goes Low                                     | Added comment that WP# must not toggle between first and second cycle       |  |  |  |  |



#### Colophon

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

#### Trademarks and Notice

The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright © 2006–2008 Spansion Inc. All rights reserved. Spansion<sup>®</sup>, the Spansion Logo, MirrorBit<sup>®</sup>, MirrorBit<sup>®</sup> Eclipse<sup>™</sup>, ORNAND<sup>™</sup>, ORNAND2<sup>™</sup>, HD-SIM<sup>™</sup> and combinations thereof, are trademarks of Spansion LLC in the US and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.

Downloaded from Arrow.com.