

# Quad-SHARC® DSP Multiprocessor Family

# AD14060/AD14060L

#### PERFORMANCE FEATURES

ADSP-21060 Core Processor (... ×4)
480 MFLOPS Peak, 320 MFLOPS Sustained
25 ns Instruction Rate, Single-Cycle
Instruction Execution–Each of Four Processors
16 Mbit Shared SRAM (Internal to SHARCs)
4 Gigawords Addressable Off-Module Memory
Twelve 40 Mbyte/s Link Ports (Three per SHARC)
Four 40 Mbit/s Independent Serial Ports (One from Each SHARC)

One 40 Mbit/s Common Serial Port
5 V and 3.3 V Operation
32-Bit Single Precision and 40-Bit Extended
Precision IEEE Floating Point Data Formats, or
32-Bit Fixed Point Data Format
IEEE JTAG Standard 1149.1 Test Access Port and
On-Chip Emulation

#### **PACKAGING FEATURES**

308-Lead Ceramic Quad Flatpack (CQFP)
2.05" (52 mm) Body Size
Cavity Up or Down, Configurable
Low Profile, 0.160" Height
Hermetic
25 Mil (0.65 mm) Lead Pitch
29 Grams (typical)
θ<sub>JC</sub> = 0.36°C/W

#### **GENERAL DESCRIPTION**

The AD14060/AD14060L Quad-SHARC is the first in a family of high performance DSP multiprocessor modules. The core of the multiprocessor is the ADSP-21060 DSP microcomputer. The AD14060/AD14060L modules have the highest performance —density and lowest cost—performance ratios of any in their class. They are ideal for applications requiring higher levels of performance and/or functionality per unit area.

The AD14060/AD14060L takes advantage of the built-in multi-processing features of the ADSP-21060 to achieve 480 peak MFLOPS with a single chip type, in a single package. The on-chip SRAM of the DSPs provides 16 Mbits of on-module shared SRAM. The complete shared bus (48 data, 32 address) is also brought off-module for interfacing with expansion memory or other peripherals.

SHARC is a registered trademark of Analog Devices, Inc.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### FUNCTIONAL BLOCK DIAGRAM



The ADSP-21060 link ports are interconnected to provide direct communication among the four SHARCs as well as high speed off-module access. Internally, each SHARC has a direct link port connection. Externally, each SHARC has a total of 120 Mbytes/s link port bandwidth.

Multiprocessor performance is enhanced with embedded power and ground planes, matched impedance interconnect, and optimized signal routing lengths and separation. The fully tested and ready-to-insert multiprocessor also significantly reduces board space.



One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 1997

#### DETAILED DESCRIPTION Architectural Features ADSP-21060 Core

The AD14060/AD14060L is based on the powerful ADSP-21060 (SHARC) DSP chip. The ADSP-21060 SHARC combines a high performance floating-point DSP core with integrated, on-chip system features including a 4 Mbit SRAM memory, host processor interface, DMA controller, serial ports, and both link port and parallel bus connectivity for glueless DSP multiprocessing, (see Figure 1). It is fabricated in a high speed, low power CMOS process, and has a 25 ns instruction cycle time. The arithmetic/ logic unit (ALU), multiplier and shifter all perform single-cycle instructions, and the three units are arranged in parallel, maximizing computational throughput.

The SHARC features an enhanced Harvard architecture in which the data memory (DM) bus transfers data, and the program memory (PM) bus transfers both instructions and data. There is also an on-chip instruction cache which selectively caches only those instructions whose fetches conflict with the PM bus data accesses. This combines with the separate program and data memory buses to enable three-bus operation for fetching an instruction and two operands, all in a single cycle. The SHARC also contains a general purpose data register file, which is a 10-port, 32-register (16 primary, 16 secondary) file. Each SHARC's core also implements two data address generators (DAGs), implementing circular data buffers in hardware. The DAGs contain sufficient registers to allow the creation of up to 32 circular buffers. The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the ADSP-21060 can conditionally execute a multiply, an add, a subtract, and a branch, all in a single instruction.

The SHARCs contain 4 Mbits of on-chip SRAM each, organized as two blocks of 2 Mbits, which can be configured for different combinations of code and data storage. The memory can be configured as a maximum of 128K words of 32-bit data, 256K words of 16-bit data, 80K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to 4 megabits. A 16-bit floating-point storage format is supported which effectively doubles the amount of data that may be stored on chip. Conversion between the 32-bit floating point and 16-bit floating point formats is done in a single instruction. Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor or DMA controller. The dual-ported memory and separate on-chip buses allow two data transfers from the core and one from I/O, all in a single cycle.

#### **Shared Memory Multiprocessing**

The AD14060/AD14060L takes advantage of the powerful multiprocessing features built into the SHARC. The SHARCs are connected to maximize the performance of this cluster-of-four architecture, and still allow for off-module expansion. The AD14060/AD14060L in itself is a complete shared memory multiprocessing system, as shown in Figure 3. The unified address space of the SHARCs allows direct interprocessor accesses of each SHARCs' internal memory. In other words, each SHARC can directly access the internal memory and IOP registers of each of the other SHARCs by simply reading or writing to the appropriate address in multiprocessor memory space (see Figure 2)—this is called a *direct read or direct write*.



Figure 1. ADSP-21060 Processor Block Diagram (Core of the AD14060)

–2– REV. A



Figure 2. AD14060/AD14060L Memory Map



Figure 3. Complete Shared Memory Multiprocessing System

REV. A \_3\_

Bus arbitration is accomplished with the on-SHARC arbitration logic. Each SHARC has a unique ID, and drives the Bus-Request (BR) line corresponding to its ID, while monitoring all others.  $\overline{BR}1-\overline{BR}4$  are used within the AD14060/AD14060L, while  $\overline{BR}5$  and  $\overline{BR}6$  can be used for expansion. All bus requests ( $\overline{BR}1-\overline{BR}6$ ) are included in the module I/O.

Two different priority schemes, fixed and rotating, are available to resolve competing bus requests. The RPBA pin selects which scheme is used: when RPBA is high, rotating priority bus arbitration is selected, and when RPBA is low, fixed priority is selected.

**Table I. Rotating Priority Arbitration Example** 

|       |      | Hard |      |     |     |      |                              |
|-------|------|------|------|-----|-----|------|------------------------------|
| Cycle | ID1  | ID2  | ID3  | ID4 | ID5 | ID6  |                              |
| 1     | М    | 1    | 2 BR | 3   | 4   | 5    | Initial Priority Assignments |
| 2     | 4    | 5 BR | M-BR | 1   | 2   | 3    | , ,                          |
| 3     | 4    | 5 BR | M    | 1   | 2   | 3    |                              |
| 4     | 5 BR | M    | 1    | 2   | 3   | 4 BR |                              |
| 5     | 1 BR | 2    | 3    | 4   | 5   | M    | Final Priority Assignments   |

NOTES

1-5 = Assigned Priority.

M = Bus Mastership (in that cycle).

BR = Requesting Bus Mastership with BRx.

Bus mastership is passed from one SHARC to another during a bus transition cycle. A bus transition cycle only occurs when the current bus master deasserts its BR line and one of the slave SHARCs asserts its BR line. The bus master can therefore retain bus mastership by keeping its BR line asserted. When the bus master deasserts its BR line, and no other BR line is asserted, then the master will not lose any bus cycles. When more than one SHARC asserts its BR line, the SHARC with the highest priority request becomes bus master on the following cycle. Each SHARC observes all of the BR lines, and therefore tracks when a bus transition cycle has occurred, and which processor has become the new bus master. Master processor changeover incurs only one cycle of overhead. An example bus transition sequence is shown in Table I.

Bus locking is possible, allowing indivisible read-modify-write sequences for semaphores. In either the fixed or rotating priority scheme, it is also possible to limit the number of cycles the master can control the bus. The AD14060/AD14060L also provides the option of using the Core Priority Access (CPA) mode of the SHARC. Using the CPA signal allows external bus accesses by the core processor of a slave SHARC to take priority over ongoing DMA transfers. Also, each SHARC can broadcast write to all other SHARCs simultaneously, allowing the implementation of reflective semaphores.

The bus master can communicate with slave SHARCs by writing messages to their internal IOP registers. The MSRG0– MSRG7 registers are general-purpose registers that can be used for convenient message passing, semaphores and resource sharing between the SHARCs. For message passing, the master communicates with a slave by writing and/or reading any of the eight message registers on the slave. For vector interrupts, the master can issue a vector interrupt to a slave by writing the address of an interrupt service routine to the slave's VIRPT register. This causes an immediate high priority interrupt on the slave which, when serviced, will cause it to branch to the specified service routine.

#### Off-Module Memory and Peripherals Interface

The AD14060/AD14060L's external port provides the interface to

off-module memory and peripherals (see Figure 5). This port consists of the complete external port bus of the SHARC, bused together in common among the four SHARCs.

The 4-gigaword off-module address space is included in the ADSP-14060's unified address space. Addressing of external memory devices is facilitated by each SHARC internally decoding the high order address lines to generate memory bank select signals. Separate control lines are also generated for simplified addressing of page-mode DRAM. The AD14060/AD14060L also supports programmable memory wait states and external memory acknowledge controls to allow interfacing to DRAM and peripherals with variable access, hold and disable time requirements.

#### Link Port I/O

Each individual SHARC features six 4-bit link ports that facilitate SHARC-to-SHARC communication and external I/O interfacing. Each link port can be configured for either 1× or 2× operation, allowing each to transfer either 4 or 8 bits per cycle. The link ports can operate independently and simultaneously, with a maximum bandwidth of 40 MBytes/s each, or a total of 240 MBytes/s per SHARC.

The AD14060/AD14060L optimizes the link port connections internally, and brings a total of twelve of the link ports off-module for user-defined system connections. Internally, each SHARC has a connection to the other three SHARCs with a dedicated link port interface. Thus, each SHARC can directly interface with its nearest and next-nearest neighbor. The remaining three link ports from each SHARC are brought out independently from each SHARC. A maximum of 480 MBytes/s link port bandwidth is then available off of the AD14060/AD14060L. The link port connections are detailed in Figure 4.



Figure 4. Link Port Connections

Link port 4, the boot link port, is brought off independently from each SHARC. Individual booting is then allowed, or chained link port booting is possible as described under "Link Port Booting."

Link port data is packed into 32-bit or 48-bit words, and can be directly read by the SHARC core processor or DMA-transferred to on-SHARC memory.

Each link port has its own double-buffered input and output registers. Clock/acknowledge handshaking controls link port transfers. Transfers are programmable as either transmit or receive.

-4-- REV. A



Figure 5. Optional System Interconnections

REV. A \_5\_

#### **Serial Ports**

The SHARC serial ports provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. Each SHARC has two serial ports. The AD14060/AD14060L provides direct access to Serial Port 1 of each SHARC. Serial Port 0 is bused together in common to each SHARC, and brought off-module.

The serial ports can operate at the full clock rate of the module, providing each with a maximum data rate of 40 Mbit/s. Independent transmit and receive functions provide more flexible communications. Serial port data can be automatically transferred to and from on-SHARC memory via DMA, and each of the serial ports offers time division multiplexed (TDM) multichannel mode.

The serial ports can operate with little-endian or big-endian transmission formats, with word lengths selectable from 3 bits to 32 bits. They offer selectable synchronization and transmit modes as well as optional  $\mu\text{-law}$  or A-law companding. Serial port clocks and frame syncs can be internally or externally generated.

#### **Program Booting**

The AD14060/AD14060L supports automatic downloading of programs following power-up or a software reset. The SHARC offers four options for program booting: 1) from an 8-bit EPROM; 2) from a host processor; 3) through the link ports; and 4) no-boot. In no-boot mode, the SHARC starts executing instructions from address 0x0040 0004 in external memory. The boot mode is selected by the state of the following signals: BMS, EBOOT, and LBOOT.

On the AD14060/AD14060L, SHARC\_A's boot mode is separately controlled, while SHARCs B, C, and D are controlled as a group. With this flexibility, the AD14060/AD14060L can be configured to boot in any of the following methods.

#### **Multiprocessor Host Booting**

To boot multiple ADSP-21060 processors from a host, each ADSP-21060 must have its EBOOT, LBOOT and BMS pins configured for host booting: EBOOT = 0, LBOOT = 0, and BMS = 1. After system power-up, each ADSP-21060 will be in the idle state and the  $\overline{BRx}$  bus request lines will be deasserted. The host must assert the  $\overline{HBR}$  input and boot each ADSP-21060 by asserting its CS pin and downloading instructions.

#### **Multiprocessor EPROM Booting**

There are two methods of booting the multiprocessor system from an EPROM.

SHARC\_A Is Booted, Which Then Boots the Others. The EBOOT pin on the SHARC\_A must be set high for EPROM booting. All other ADSP-21060s should be configured for host booting (EBOOT = 0, LBOOT = 0, and BMS = 1), which leaves them in the idle state at start-up and allows SHARC\_A to become bus master and boot itself. Only the BMS pin of SHARC\_A is connected to the chip select of the EPROM. When SHARC\_A has finished booting, it can boot the remaining ADSP-21060s by writing to their external port DMA buffer 0 (EPB0) via multiprocessor memory space.

All ADSP-21060s Boot in Turn From a Single EPROM. The BMS signals from each ADSP-21060 may be wire-ORed together to drive the chip select pin of the EPROM. Each ADSP-21060 can boot in turn, according to its priority. When the last one has finished booting, it must inform the others (which may be in the idle state) that program execution can begin.

#### Multiprocessor Link Port Booting

Booting can also be accomplished from a single source through the link ports. Link Buffer 4 must always be used for booting. To simultaneously boot all of the ADSP-21060s, a parallel common connection is available through Link Port 4 on each of the processors. Or, using the daisy chain connection that exists between the processors' link ports, each ADSP-21060 can boot the next one in turn. In this case, the Link Assignment Register (LAR) must be programmed to configure the internal link ports with Link Buffer 4.

#### Multiprocessor Booting From External Memory

If external memory contains a program after reset, then SHARC\_A should be set up for *no boot* mode; it will begin executing from address 0x0040 0004 in external memory. When booting has completed, the other ADSP-21060s may be booted by SHARC\_A if they are set up for host booting, or they can begin executing out of external memory if they are set up for *no boot* mode. Multiprocessor bus arbitration will allow this booting to occur in an orderly manner.

#### **Host Processor Interface**

The AD14060/AD14060L's host interface allows for easy connection to standard microprocessor buses, both 16-bit and 32-bit, with little additional hardware required. Asynchronous transfers at speeds up to the full clock rate of the module are supported. The host interface is accessed through the AD14060/AD14060L external port and is memory-mapped into the unified address space. Four channels of DMA are available for the host interface; code and data transfers are accomplished with low software overhead.

The host processor requests the AD14060/AD14060L's external bus with the host bus request  $(\overline{HBR})$ , host bus grant  $(\overline{HBG})$ , and ready (REDY) signals. The host can directly read and write the internal memory of the SHARCs, and can access the DMA channel setup and mailbox registers. Vector interrupt support is provided for efficient execution of host commands.

#### **Direct Memory Access (DMA) Controller**

The SHARCs on-chip DMA control logic allows zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to each SHARCs processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions.

DMA transfers can occur between SHARC internal memory and either external memory, external peripherals, or a host processor. DMA transfers can also occur between the SHARC's internal memory and its serial ports or link ports. DMA transfers between external memory and external peripheral devices are another option. External bus packing to 16-, 32- or 48-bit words is performed during DMA transfers.

Ten channels of DMA are available on the SHARCs—two via the link ports, four via the serial ports, and four via the processor's external port (for either host processor, other SHARCs, memory, or I/O transfers). Four additional link port DMA channels are shared with serial port 1 and the external port. Programs can be downloaded to the SHARCs using DMA transfers. Asynchronous off-module peripherals can control two DMA channels using DMA Request/Grant lines (DMAR1-2, DMAG1-2). Other DMA features include interrupt generation upon completion of DMA transfers and DMA chaining for automatic linked DMA transfers.

–6– REV. A

#### **Development Tools**

The ADSP-14060 is supported with a complete set of software and hardware development tools, including an EZ-LAB<sup>®</sup> In-Circuit Emulator, and development software.

Analog Devices' ADSP-21000 Family Development Software includes an easy to use Assembler based on an algebraic syntax, an Assembly Library/Librarian, a Linker, an Instruction-Level Simulator, an ANSI C optimizing Compiler, the CBug<sup>TM</sup> C Source-Level Debugger, and a C Runtime Library including DSP and mathematical functions. The Optimizing Compiler includes Numerical C extensions based on the work of the ANSI Numerical C Extensions Group. Numerical C provides extensions to the C language for array selection, vector math operations, complex data types, circular pointers and variably dimensioned arrays. The ADSP-21000 Family Development Software is available for both the PC and Sun platforms.

The SHARC EZ-KIT combines the ADSP-21000 Family Development Software for the PC and the EZ-LAB Development Board in one package.

The ADSP-2106x EZ-ICE® Emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-2106x processor to monitor and control the target board processor during emulation. The EZ-ICE provides full-speed emulation, allowing inspection and modification of memory, registers and processor stacks.

Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing.

Further details and ordering information are available in the *ADSP-21000 Family Hardware & Software Development Tools* data sheet (ADDS-2100xx-TOOLS). This data sheet can be requested from any Analog Devices sales office or distributor, or from the Literature Center.

EZ-ICE and EZ-LAB are registered trademarks of Analog Devices, Inc. CBug is a trademark of Analog Devices, Inc.

In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the SHARC processor family. Hardware tools include SHARC PC plug-in cards, multiprocessor SHARC VME boards, and daughter card modules with multiple SHARCs and additional memory. These modules are based on the SHARCPAC module specification. Third party software tools include an Ada compiler, DSP libraries, operating systems and block diagram design tools.

#### **Quad-SHARC Development Board**

The BlackTip-MCM, AD14060 development board and software, is available from Bittware Research Systems, Inc. This board has one AD14060 BITSI interface, PROM and SRAM expansion options on an ISA card. It is supported by Bittware's SHARC software development package. Bittware can be contacted at 1-800-848-0436.

#### Other Package Details

The AD14060/AD14060L contains 16 on-module 0.018 microfarad bypass capacitors. It is recommended that in the target system at least four additional capacitors, of 0.018 microfarad value, be placed around the module—one near each of the four corners.

The top surface, lid, of the AD14060/AD14060L is electrically connected to GND on the industrial and military grade parts.

#### **Additional Information**

This data sheet provides a general overview of the AD14060/AD14060L architecture and functionality. For detailed information on the ADSP-2106x SHARC and the ADSP-21000 Family core architecture and instruction set, refer to the ADSP-2106x SHARC *User's Manual.* 

REV. A \_\_7\_

#### PIN FUNCTION DESCRIPTIONS

AD14060/AD14060L pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for TRST).

Unused inputs should be tied or pulled to  $V_{DD}$  or GND, except for ADDR<sub>31-0</sub>, DATA<sub>47-0</sub>, FLAG<sub>2-0</sub>,  $\overline{SW}$ , and inputs that have internal pull-up or pull-down resistors (CPA, ACK, DTx, DRx,

TCLKx, RCLKx, LxDAT<sub>3-0</sub>, LxCLK, LxACK, TMS and TDI)—these pins can be left floating. These pins have a logic-level hold circuit that prevents the input from floating internally.

I = Input P = Power Supply (A/D) = Active Drive O = Output S = Synchronous (O/D) = Open Drain

G = Ground A = Asynchronous

T = Three-State (when  $\overline{SBTS}$  is asserted, or when the AD14060/AD14060L is a bus slave)

| Pin                      | Type  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR <sub>31-0</sub>     | I/O/T | <b>External Bus Address.</b> (Common to all SHARCs) The AD14060/AD14060L outputs addresses for external memory and peripherals on these pins. In a multiprocessor system, the bus master outputs addresses for read/writes on the internal memory or IOP registers of slave ADSP-2106xs. The AD14060/AD14060L inputs addresses when a host processor or multiprocessing bus master is reading or writing the internal memory or IOP registers of internal ADSP-21060s.                                                                                                                                                                                                                                                                                                                       |
| DATA <sub>47-0</sub>     | I/O/T | <b>External Bus Data</b> . (Common to all SHARCs) The AD14060/AD14060L inputs and outputs data and instructions on these pins. 32-bit single-precision floating-point data and 32-bit fixed-point data is transferred over bits 47-16 of the bus. 40-bit extended-precision floating-point data is transferred over bits 47 8 of the bus. 16-bit short word data is transferred over bits 31-16 of the bus. In PROM boot mode, 8-bit data is transferred over bits 23-16. Pull-up resistors on unused DATA pins are not necessary.                                                                                                                                                                                                                                                           |
| <u>MS</u> <sub>3-0</sub> | O/T   | <b>Memory Select Lines.</b> (Common to all SHARCs) These lines are asserted (low) as chip selects for the corresponding banks of external memory. Memory bank size must be defined in the individual ADSP-21060's system control registers (SYSCON). The $\overline{MS}_{3-0}$ lines are decoded memory address lines that change at the same time as the other address lines. When no external memory access is occurring the $\overline{MS}_{3-0}$ lines are inactive; they are active, however, when a conditional memory access instruction is executed, whethe or not the condition is true. $\overline{MS}_0$ can be used with the PAGE signal to implement a bank of DRAM memory (Bank 0). In a multiprocessing system, the $\overline{MS}_{3-0}$ lines are output by the bus master. |
| RD                       | I/O/T | <b>Memory Read Strobe.</b> (Common to all SHARCs) This pin is asserted (low) when the AD14060/ AD14060L reads from external devices or when the internal memory of internal ADSP-2106xs is being accessed. External devices (including other ADSP-2106xs) must assert $\overline{\text{RD}}$ to read from the AD14060/ AD14060L's internal memory. In a multiprocessing system, $\overline{\text{RD}}$ is output by the bus master and is input by all other ADSP-2106xs.                                                                                                                                                                                                                                                                                                                    |
| WR                       | I/O/T | <b>Memory Write Strobe.</b> (Common to all SHARCs) This pin is asserted (low) when the AD14060/ AD14060L writes to external devices or when the internal memory of internal ADSP-2106xs is being accessed. External devices (including other ADSP-2106xs) must assert $\overline{WR}$ to write to the AD14060/ AD14060L's internal memory. In a multiprocessing system $\overline{WR}$ is output by the bus master and is input by all other ADSP-2106xs.                                                                                                                                                                                                                                                                                                                                    |
| PAGE                     | O/T   | <b>DRAM Page Boundary.</b> (Common to all SHARCs) The AD14060/AD14060L asserts this pin to signath an external DRAM page boundary has been crossed. DRAM page size must be defined in the individual ADSP-21060's memory control register (WAIT). DRAM can only be implemented in external memory Bank 0; the PAGE signal can only be activated for Bank 0 accesses. In a multiprocessing system PAGE is output by the bus master.                                                                                                                                                                                                                                                                                                                                                           |
| ADRCLK                   | O/T   | <b>Clock Output Reference.</b> (Common to all SHARCs) In a multiprocessing system, ADRCLK is output by the bus master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SW                       | I/O/T | Synchronous Write Select. (Common to all SHARCs) This signal is used to interface the AD14060/AD14060L to synchronous memory devices (including other ADSP-2106xs). The AD14060/AD14060L asserts $\overline{SW}$ (low) to provide an early indication of an impending write cycle, which can be aborted if $\overline{WR}$ is not later asserted (e.g., in a conditional write instruction). In a multiprocessing system, $\overline{SW}$ is output by the bus master and is input by all other ADSP-2106xs to determine if the multiprocessor memory access is a read or write. $\overline{SW}$ is asserted at the same time as the address output. A host processor using synchronous writes must assert this pin when writing to the AD14060/AD14060L.                                    |
| ACK                      | I/O/S | Memory Acknowledge. (Common to all SHARCs) External devices can deassert ACK (low) to add wait states to an external memory access. ACK is used by I/O devices, memory controllers, or other peripherals to hold off completion of an external memory access. The AD14060/AD14060L deasserts ACK, as an output, to add wait states to a synchronous access of its internal memory. In a multiprocessing system, a slave ADSP-2106x deasserts the bus master's ACK input to add wait state(s) to an access of its internal memory. The bus master has a keeper latch on its ACK pin that maintains the input at the level it was last driven to.                                                                                                                                              |

\_8\_ REV. A

| Pin                     | Type  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBTS                    | I/S   | Suspend Bus Three-State. (Common to all SHARCs) External devices can assert \$\overline{SBTS}\$ (low) to place the external bus address, data, selects, and strobes in a high impedance state for the following cycle. If the AD14060/AD14060L attempts to access external memory while \$\overline{SBTS}\$ is asserted, the processor will halt and the memory access will not be completed until \$\overline{SBTS}\$ is deasserted. \$\overline{SBTS}\$ should only be used to recover from host processor/AD14060/AD14060L deadlock, or used with a DRAM controller. |
| HBR                     | I/A   | Host Bus Request. (Common to all SHARCs) Must be asserted by a host processor to request control of the AD14060/AD14060L's external bus. When $\overline{HBR}$ is asserted in a multiprocessing system, the ADSP-2106x that is bus master will relinquish the bus and assert $\overline{HBG}$ . To relinquish the bus, the ADSP-2106x places the address, data, select, and strobe lines in a high impedance state. $\overline{HBR}$ has priority over all ADSP-2106x bus requests ( $\overline{BR}_{6-1}$ ) in a multiprocessing system.                               |
| HBG                     | I/O   | Host Bus Grant. (Common to all SHARCs) Acknowledges an HBR bus request, indicating that the host processor may take control of the external bus. HBG is asserted (held low) by the AD14060/AD14060L until HBR is released. In a multiprocessing system, HBG is output by the ADSP-2106x bus master and is monitored by all others.                                                                                                                                                                                                                                      |
| CSA                     | I/A   | Chip Select. Asserted by host processor to select SHARC_A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $\overline{\text{CSB}}$ | I/A   | Chip Select. Asserted by host processor to select SHARC_B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $\overline{\text{CSC}}$ | I/A   | Chip Select. Asserted by host processor to select SHARC_C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $\overline{\text{CSD}}$ | I/A   | Chip Select. Asserted by host processor to select SHARC_D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| REDY (O/D)              | О     | Host Bus Acknowledge. (Common to all SHARCs) The AD14060/AD14060L deasserts REDY (low) to add wait states to an asynchronous access of its internal memory or IOP registers by a host. Open drain output (O/D) by default; can be programmed in ADREDY bit of SYSCON register of individual ADSP-21060s to be active drive (A/D). REDY will only be output if the CS and HBR inputs are asserted.                                                                                                                                                                       |
| BR <sub>6-1</sub>       | I/O/S | <b>Multiprocessing Bus Requests.</b> (Common to all SHARCs) Used by multiprocessing ADSP-2106xs to arbitrate for bus mastership. An ADSP-2106x only drives its own $\overline{BR}x$ line (corresponding to the value of its ID2-0 inputs) and monitors all others. In a multiprocessor system with less than six ADSP-2106xs, the unused $\overline{BR}x$ pins should be pulled high; $\overline{BR}_{4-1}$ must not be pulled high or low because they are outputs.                                                                                                    |
| RPBA                    | I/S   | <b>Rotating Priority Bus Arbitration Select.</b> (Common to all SHARCs) When RPBA is high, rotating priority for multiprocessor bus arbitration is selected. When RPBA is low, fixed priority is selected. This signal is a system configuration selection that must be set to the same value on every ADSP-2106x. If the value of RPBA is changed during system operation, it must be changed in the same CLKIN cycle on every ADSP-2106x.                                                                                                                             |
| CPAy (O/D)              | I/O   | Core Priority Access. (y = SHARC_A, B, C, D) Asserting its CPA pin allows the core processor of an ADSP-2106x bus slave to interrupt background DMA transfers and gain access to the external bus. CPA is an open drain output that is connected to all ADSP-2106x in the system if this function is required. The CPA pin of each internal ADSP-21060 is brought out individually. The CPA pin has an internal 5 k $\Omega$ pull-up resistor. If core access priority is not required in a system, the CPA pin should be left unconnected.                             |
| DT0                     | O/T   | <b>Data Transmit</b> (Common Serial Ports 0 to all SHARCs, TDM). DT pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DR0                     | I     | <b>Data Receive</b> (Common Serial Ports 0 to all SHARCs, TDM). DR pin has a 50 k $\Omega$ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TCLK0                   | I/O   | <b>Transmit Clock</b> (Common Serial Ports 0 to all SHARCs, TDM). TCLK pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RCLK0                   | I/O   | <b>Receive Clock</b> (Common Serial Ports 0 to all SHARCs, TDM). RCLK pin has a 50 k $\Omega$ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TFS0                    | I/O   | Transmit Frame Sync (Common Serial Ports 0 to all SHARCs, TDM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RFS0                    | I/O   | Receive Frame Sync (Common Serial Ports 0 to all SHARCs, TDM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DTy1                    | О/Т   | <b>Data Transmit</b> (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) DT pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DRy1                    | I     | <b>Data Receive</b> (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) DR pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                    |

REV. A \_9\_

| Pin       | Type               | Function                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCLKy1    | I/O                | <b>Transmit Clock</b> (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) TCLK pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                  |
| RCLKy1    | I/O                | <b>Receive Clock</b> (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) RCLK pin has a 50 kΩ internal pull-up resistor.                                                                                                                                                                                                                                                                                   |
| TFSy1     | I/O                | Transmit Frame Sync (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D)                                                                                                                                                                                                                                                                                                                                    |
| RFSy1     | I/O                | Receive Frame Sync (Serial Port 1 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D)                                                                                                                                                                                                                                                                                                                                     |
| FLAGy0    | I/O/A              | <b>Flag Pins.</b> (FLAG0 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) Each is configured via control bits as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals.                                                                                                                                                                 |
| FLAG1     | I/O/A              | <b>Flag Pins.</b> (FLAG1 common to all SHARCs) Configured via control bits internal to individual ADSP-21060s as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals.                                                                                                                                                                    |
| FLAGy2    | I/O/A              | <b>Flag Pins.</b> (FLAG2 individual from SHARC_A, SHARC_B, SHARC_C, SHARC_D) Each is configured via control bits as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals.                                                                                                                                                                 |
| ĪRQy2-0   | I/A                | Interrupt Request Lines. (Individual $\overline{IRQ}2-0$ from y = SHARC_A, SHARC_B, SHARC_C, SHARC_D) May be either edge-triggered or level-sensitive.                                                                                                                                                                                                                                                                    |
| DMAR1     | I/A                | DMA Request 1 (DMA Channel 7). Common to SHARC_A, SHARC_B, SHARC_C, SHARC_D.                                                                                                                                                                                                                                                                                                                                              |
| DMAR2     | I/A                | DMA Request 2 (DMA Channel 8). Common to SHARC_A, SHARC_B, SHARC_C, SHARC_D.                                                                                                                                                                                                                                                                                                                                              |
| DMAG1     | O/T                | DMA Grant 1 (DMA Channel 7). Common to SHARC_A, SHARC_B, SHARC_C, SHARC_D.                                                                                                                                                                                                                                                                                                                                                |
| DMAG2     | O/T                | DMA Grant 2 (DMA Channel 8). Common to SHARC_A, SHARC_B, SHARC_C, SHARC_D.                                                                                                                                                                                                                                                                                                                                                |
| LyxCLK    | I/O                | <b>Link Port Clock</b> (y = SHARC_A, B, C, D; x = Link Ports 1, 3, 4) <sup>1</sup> . Each LyxCLK pin has a 50 k $\Omega$ internal pull-down resistor which is enabled or disabled by the LPDRD bit of the LCOM register, of the ADSP-20160.                                                                                                                                                                               |
| LyxDAT3-0 | I/O                | <b>Link Port Data</b> (y = SHARC_A, B, C, D; x = Link Ports 1, 3, 4) <sup>1</sup> . Each LyxDAT pin has a 50 k $\Omega$ internal pull-down resistor which is enabled or disabled by the LPDRD bit of the LCOM register, of the ADSP-21060.                                                                                                                                                                                |
| LyxACK    | I/O                | <b>Link Port Acknowledge</b> (y = SHARC_A, B, C, D; x = Link Ports 1, 3, 4) <sup>1</sup> . Each LyxACK pin has a 50 k $\Omega$ internal pull-down resistor which is enabled or disabled by the LPDRD bit of the LCOM register, of the ADSP-21060.                                                                                                                                                                         |
| EBOOTA    | I                  | <b>EPROM Boot Select.</b> (SHARC_A) When EBOOTA is high, SHARC_A is configured for booting from an 8-bit EPROM. When EBOOTA is low, the LBOOTA and BMSA inputs determine booting mode for SHARC_A. See the following table. This signal is a system configuration selection which should be hardwired.                                                                                                                    |
| LBOOTA    | I                  | <b>Link Boot.</b> When LBOOTA is high, SHARC_A is configured for link port booting. When LBOOTA is low, SHARC_A is configured for host processor booting or no booting. See the following table. This signal is a system configuration selection which should be hardwired.                                                                                                                                               |
| BMSA      | I/O/T <sup>2</sup> | Boot Memory Select. <i>Output:</i> Used as chip select for boot EPROM devices (when EBOOTA = 1, LBOOTA = 0). In a multiprocessor system, <u>BMS</u> is output by the bus master. <i>Input:</i> When low, indicates that no booting will occur and that SHARC_A will begin executing instructions from external memory. See the following table. This input is a system configuration selection which should be hardwired. |
| EBOOTBCD  | I                  | <b>EPROM Boot Select.</b> (Common to SHARC_B, SHARC_C, SHARC_D) When EBOOTBCD is high, SHARC_B, C, D are configured for booting from an 8-bit EPROM. When EBOOTBCD is low, the LBOOTBCD and BMSBCD inputs determine booting mode for SHARC_B, C and D. See the following table. This signal is a system configuration selection which should be hardwired.                                                                |
| LBOOTBCD  | I                  | <b>LINK Boot.</b> (Common to SHARC_B, SHARC_C, SHARC_D) When LBOOTBCD is high, SHARC_B, C, D are configured for link port booting. When LBOOTBCD is low, SHARC_B, C, D are configured for host processor booting or no booting. See the following table. This signal is a system configuration selection which should be hardwired.                                                                                       |

-10- REV. A

| Pin               | Type               | Function                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| BMSBCD            | I/O/T <sup>2</sup> | Boot Memory Select. Output: Used as chip select for boot EPROM devices (when EBOOTBCD = 1, LBOOTBCD = 0). In a multiprocessor system, BMS is output by the bus master. Input: When low, indicates that no booting will occur and that SHARC_B, C, D will begin executing instructions from external memory. See table below. This input is a system configuration selection which should be hardwired. |  |  |  |  |  |  |
|                   |                    | EBOOT LBOOT BMS Booting Mode                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|                   |                    | 1 0 Output EPROM (Connect BMS to EPROM chip select) 0 0 1 (Input) Host Processor 0 1 1 (Input) Link Port                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                   |                    | 0 0 (Input) No Booting. Processor executes from external memory. 0 1 0 (Input) Reserved 1 x (Input) Reserved                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| TIMEXPy           | О                  | <b>Timer Expired.</b> (Individual TIMEXP from y = SHARC_A, SHARC_B, SHARC_C, SHARC_D) Asserted for four cycles when the timer is enabled and TCOUNT decrements to zero.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| CLKIN             | I                  | Clock In. (Common to all SHARCs) External clock input to the AD14060/AD14060L. The instruction cycle rate is equal to CLKIN. CLKIN may not be halted, changed, or operated below the minimum specified frequency.                                                                                                                                                                                      |  |  |  |  |  |  |
| RESET             | I/A                | <b>Module Reset.</b> (Common to all SHARCs) Resets the AD14060/AD14060L to a known state. This input must be asserted (low) at power-up.                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| TCK               | I                  | <b>Test Clock (JTAG).</b> (Common to all SHARCs) Provides an asynchronous clock for JTAG boundary scan.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| TMS               | I/S                | <b>Test Mode Select (JTAG).</b> (Common to all SHARCs) Used to control the test state machine. TMS has a 20 k $\Omega$ internal pull-up resistor.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| TDI               | I/S                | <b>Test Data Input (JTAG).</b> Provides serial data for the boundary scan logic chain starting at SHARC_A. TDI has a 20 k $\Omega$ internal pull-up resistor.                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| TDO               | О                  | Test Data Output (JTAG). Serial scan output of the boundary scan chain path, from SHARC_D.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| TRST              | I/A                | <b>Test Reset (JTAG).</b> (Common to all SHARCs) Resets the test state machine. $\overline{TRST}$ must be asserted (pulsed low) after power-up or held low for proper operation of the AD14060/AD14060L. $\overline{TRST}$ has a 20 k $\Omega$ internal pull-up resistor.                                                                                                                              |  |  |  |  |  |  |
| EMU (O/D)         | О                  | <b>Emulation Status.</b> (Common to all SHARCs) Must be connected to the ADSP-2106x EZ-ICE target board connector <i>only</i> .                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| $V_{\mathrm{DD}}$ | P                  | <b>Power Supply.</b> Nominally +5.0 V dc for 5 V devices or +3.3 V dc for 3.3 V devices (26 pins).                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| GND               | G                  | Power Supply Return. (28 pins).                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |

REV. A -11-

FLAG3 is connected internally, common to SHARC\_A, B, C, and D. ID pins are hardwired internally as depicted in the block diagram.

<sup>&</sup>lt;sup>1</sup>LINK PORTS 0, 2 and 5 are connected internally as described earlier in Link Port I/O.

 $<sup>^2</sup> Three\mbox{-statable}$  only in EPROM boot mode (when  $\overline{\mbox{BMS}}$  is an output).

#### TARGET BOARD CONNECTOR FOR EZ-ICE PROBE

The ADSP-2106x EZ-ICE Emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-2106x to monitor and control the target board processor during emulation. The EZ-ICE probe requires that the AD14060/AD14060L's CLKIN (optional), TMS, TCK, TRST, TDI, TDO, EMU and GND signals be made accessible on the target system via a 14-pin connector (a pin strip header) such as that shown in Figure 6. The EZ-ICE probe plugs directly onto this connector for chip-on-board emulation. You must add this connector to your target board design if you intend to use the ADSP-2106x EZ-ICE. The length of the traces between the connector and the AD14060/AD14060L's JTAG pins should be as short as possible.

EMII GND KEY (NO PIN) × **CLKIN (OPTIONAL)** втск TCK BTRST TRST BTDI TDI GND TDO TOP VIEW

Figure 6. Target Board Connector for ADSP-2106x EZ-ICE Emulator (Jumpers in Place)

The 14-pin, 2-row pin strip header is keyed at the Pin 3 location; Pin 3 must be removed from the header. The pins must be 0.025 inch square and at least 0.20 inch in length. Pin spacing should be  $0.1 \times 0.1$  inches. Pin strip headers are available from vendors such as 3M, McKenzie and Samtec.

The BTMS, BTCK,  $\overline{BTRST}$  and BTDI signals are provided so that the test access port can also be used for board-level testing. When the connector is not being used for emulation, place jumpers between the Bxxx pins and the xxx pins as shown in Figure 6. If you are not going to use the test access port for board testing, tie  $\overline{BTRST}$  to GND and tie or pull up BTCK to  $V_{DD}$ . The  $\overline{TRST}$  pin must be asserted after power-up (through  $\overline{BTRST}$  on the connector) or held low for proper operation of the AD14060/AD14060L. None of the Bxxx pins (Pins 5, 7, 9, 11) are connected on the EZ-ICE probe.

The JTAG signals are terminated on the EZ-ICE probe as follows:

| Signal                 | Termination                                        |
|------------------------|----------------------------------------------------|
| TMS                    | Driven through 22 Ω Resistor (16 μA–3.2 μA Driver) |
| TCK                    | Driven at 10 MHz through 22 Ω Resistor (16 μA–     |
|                        | 3.2 μA Driver)                                     |
| <b>TRST</b>            | Driven by Open-Drain Driver* (Pulled Up by On-Chip |
|                        | $20 \text{ k}\Omega$ resistor)                     |
| TDI                    | Driven by 16 μA–3.2 μA Driver                      |
| TDO                    | One TTL Load, No Termination                       |
| CLKIN                  | One TTL Load, No Termination (Optional Signal)     |
| $\overline{	ext{EMU}}$ | 4.7 kΩ Pull-Up Resistor, One TTL Load (Open-Drain  |
|                        | Output from ADSP-2106x)                            |

<sup>\*</sup>TRST is driven low until the EZ-ICE probe is turned on by the EZ-ICE software (after the invocation command).

Figure 7 shows JTAG scan path connections for the multi-processor system.

Connecting CLKIN to Pin 4 of the EZ-ICE header is optional. The emulator only uses CLKIN when directed to perform



Figure 7. JTAG Scan Path Connections for the AD14060/AD14060L

-12- REV. A

operations such as starting, stopping and single-stepping multiple ADSP-2106xs in a synchronous manner. If you do not need these operations to occur synchronously on the multiple processors, simply tie Pin 4 of the EZ-ICE header to ground.

If synchronous multiprocessor operations are needed and CLKIN is connected, clock skew between the AD14060/AD14060L and the CLKIN pin on the EZ-ICE header must be minimal. If the skew is too large, synchronous operations may be off by one cycle between processors. For synchronous multiprocessor operation TCK, TMS, CLKIN and  $\overline{EMU}$  should be treated as critical signals in terms of skew, and should be laid out as short

as possible on your board. If TCK, TMS and CLKIN are driving a large number of ADSP-2106xs (more than eight) in your system, then treat them as a "clock tree" using multiple drivers to minimize skew. (See Figure 8 JTAG Clock Tree and Clock Distribution in the "High Frequency Design Considerations" section of the *ADSP-2106x User's Manual*).

If synchronous multiprocessor operations are not needed (i.e., CLKIN is not connected), just use appropriate parallel termination on TCK and TMS. TDI, TDO,  $\overline{\text{EMU}}$  and  $\overline{\text{TRST}}$  are not critical signals in terms of skew.



Figure 8. JTAG Clocktree for Multiple ADSP-2106x Systems

REV. A –13–

# AD14060/AD14060L-SPECIFICATIONS

### RECOMMENDED OPERATING CONDITIONS

|                                       |                            |  | B Gı | rade | K G  |      |       |
|---------------------------------------|----------------------------|--|------|------|------|------|-------|
| Parameter                             | r                          |  | Min  | Max  | Min  | Max  | Units |
| $\overline{\mathrm{V}_{\mathrm{DD}}}$ | Supply Voltage (5 V)       |  | 4.75 | 5.25 | 4.75 | 5.25 | V     |
| 55                                    | Supply Voltage (3.3 V)     |  | 3.15 | 3.6  | 3.15 | 3.6  | V     |
| $T_{CASE}$                            | Case Operating Temperature |  | -40  | +100 | 0    | +85  | °C    |

# ELECTRICAL CHARACTERISTICS (3.3 V, 5 V SUPPLY)

|                               |                                                     | Case  | Test  |                                                       | 5 V     |                    | 3.3    |                    |       |
|-------------------------------|-----------------------------------------------------|-------|-------|-------------------------------------------------------|---------|--------------------|--------|--------------------|-------|
| Parame                        | ter                                                 | Temp  | Level | Test Condition                                        | Min Typ | Max                | Min Ty | yp Max             | Units |
| $\overline{V_{\mathrm{IH1}}}$ | High Level Input Voltage <sup>1</sup>               | Full  | I     | @ V <sub>DD</sub> = max                               | 2.0     | $V_{\rm DD} + 0.5$ | 2.0    | $V_{\rm DD} + 0.5$ | v     |
| $V_{\mathrm{IH2}}$            | High Level Input Voltage <sup>2</sup>               | Full  | I     | $@V_{DD} = max$                                       | 2.2     | $V_{\rm DD} + 0.5$ | 2.2    | $V_{\rm DD} + 0.5$ | V     |
| $ m V_{IL}$                   | Low Level Input Voltage <sup>1, 2</sup>             | Full  | I     | $@V_{DD} = min$                                       |         | 0.8                |        | 0.8                | V     |
| $V_{OH}$                      | High Level Output Voltage <sup>3, 4</sup>           | Full  | I     | @ $V_{DD} = min, I_{OH} = -2.0 \text{ mA}^4$          | 4.1     |                    | 2.4    |                    | V     |
| $V_{ m OL}$                   | Low Level Output Voltage3,4                         | Full  | I     | @ $V_{DD} = min, I_{OL} = 4.0 \text{ mA}^4$           |         | 0.4                |        | 0.4                | V     |
| $I_{IH}$                      | High Level Input Current <sup>5, 6, 7</sup>         | Full  | I     | $@V_{DD} = max, V_{IN} = V_{DD} max$                  |         | 10                 |        | 10                 | μA    |
| ${ m I}_{ m IL}$              | Low Level Input Current <sup>5</sup>                | Full  | I     | @ $V_{DD} = \max_{i} V_{IN} = 0 V$                    |         | 10                 |        | 10                 | μA    |
| $I_{ILP}$                     | Low Level Input Current <sup>6</sup>                | Full  | I     | @ $V_{DD} = \max_{i} V_{IN} = 0 V$                    |         | 150                |        | 150                | μA    |
| $I_{ILPX4}$                   | Low Level Input Current <sup>7</sup>                | Full  | I     | @ $V_{DD} = \max_{i} V_{IN} = 0 V$                    |         | 600                |        | 600                | μA    |
| $I_{OZH}$                     | Three-State Leakage Current <sup>8, 9, 10, 14</sup> | Full  | I     | $@V_{DD} = max, V_{IN} = V_{DD} max$                  |         | 10                 |        | 10                 | μA    |
| $I_{OZL}$                     | Three-State Leakage Current <sup>8, 11</sup>        | Full  | I     | $@V_{DD} = max, V_{IN} = 0 V$                         |         | 10                 |        | 10                 | μA    |
| $I_{OZHP}$                    | Three-State Leakage Current <sup>11</sup>           | Full  | I     | $@V_{DD} = max, V_{IN} = V_{DD} max$                  |         | 350                |        | 350                | μA    |
| $I_{OZLC}$                    | Three-State Leakage Current <sup>12</sup>           | Full  | I     | $@V_{DD} = max, V_{IN} = 0 V$                         |         | 1.5                |        | 1.5                | mA    |
| $I_{OZLA}$                    | Three-State Leakage Current <sup>13</sup>           | Full  | I     | @ $V_{DD} = \max_{i} V_{IN} = 1.5 V (5 V),$           |         |                    |        |                    |       |
|                               |                                                     |       |       | 2 V (3.3 V)                                           |         | 350                |        | 350                | μA    |
| $I_{OZLAR}$                   | Three-State Leakage Current <sup>10</sup>           | Full  | I     | $@V_{DD} = max, V_{IN} = 0 V$                         |         | 4.2                |        | 4.2                | mA    |
| $I_{OZLS}$                    | Three-State Leakage Current9                        | Full  | I     | @ $V_{DD} = \max_{i} V_{IN} = 0 V$                    |         | 150                |        | 150                | μA    |
| $I_{OZLSX4}$                  | Three-State Leakage Current <sup>14</sup>           | Full  | I     | $@V_{DD} = max, V_{IN} = 0 V$                         |         | 600                |        | 600                | μA    |
| $I_{DDIN}$                    | Supply Current (Internal) <sup>15</sup>             | Full  | IV    | $t_{\rm CK} = 25 \text{ ns}, V_{\rm DD} = \text{max}$ | 1.4     | 3.4                | 1.0    | 0 2.2              | Α     |
| $I_{DDIDLE}$                  | Supply Current (Idle) <sup>16</sup>                 | Full  | I     | $V_{DD} = max$                                        |         | 800                |        | 760                | mA    |
| $C_{IN}$                      | Input Capacitance <sup>17, 18</sup>                 | +25°C | V     |                                                       | 15      |                    | 15     | ;                  | pF    |

### EXPLANATION OF TEST LEVELS

#### Test Level

- 100% Production Tested19.
- II 100% Production Tested at +25°C, and Sample Tested at Specified Temperatures.
- Ш
- Parameter is guaranteed by design and analysis, and characterization testing on discrete SHARCs. TV
- Parameter is typical value only.
- VI All devices are 100% production tested at +25°C; sample tested at temperature extremes.

- Applies to input and bidirectional pins: DATA $_{47.0}$ , ADDR $_{31.0}$ ,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{SW}$ , ACK,  $\overline{SBTS}$ ,  $\overline{IRQ}y_{2.0}$ , FLAGy0, FLAG1, FLAGy2,  $\overline{HBG}$ ,  $\overline{CSy}$ ,  $\overline{DMAR1}$ ,  $\overline{DMAR2}$ ,  $\overline{BR}_{6.1}$ , RPBA,  $\overline{CPA}y$ , TFS0, TFSy1, RFS0, RFSy1, LyxDAT $_{3.0}$ , LyxCLK, LyxACK, EBOOTA, LBOOTA, EBOOTBCD, LBOOTBCD,  $\overline{BMSA}$ ,  $\overline{BMSBCD}$ , TMS, TDI, TCK, HBR, DR0, DRy1, TCLK0, TCLKy1, RCLK0, RCLKy1. <sup>2</sup> Applies to input pins: CLKIN, RESET, TRST.
- <sup>3</sup> Applies to output and bidirectional pins: DATA<sub>47-0</sub>, ADDR<sub>31-0</sub>, MS<sub>3-0</sub> RD, WR, PAGE, ADRCLK, SW, ACK, FLAGy0, FLAG1, FLAGy2, TIMEXPy, HBG, REDY, DMAG1, DMAG2, BR<sub>6-1</sub>, CPAy, DTO, DTy1, TCLK0, TCLKy1, RCLK0, RCLKy1, TFS0, TFSy1, RFS0, RFSy1 LyxDAT<sub>3-0</sub>, LyxCLK, LyxACK, BMSA, BMSBCD, TDO, EMU.
- <sup>4</sup> See Output Drive Currents for typical drive current capabilities.

  <sup>5</sup> Applies to input pins: STS, IRQy<sub>2-0</sub>, HBR, CSy, DMARI, DMAR2, RPBA, EBOOTA, LBOOTA, EBOOTBCD, LBOOTBCD, CLKIN, RESET, TCK.

  <sup>6</sup> Applies to input pins with internal pull-ups: DR0, DRy1, TDI.

  <sup>7</sup> Applies to input pins with internal pull-ups: DR0, DRy1, TDI.
- <sup>7</sup>Applies to bussed input pins with internal pull-ups:  $\overline{TRST}$ ,  $\underline{TMS}$
- Applies to three-statable pins: DATA<sub>47-0</sub>, ADDR<sub>31-0</sub>,  $\overline{MS}_{3-0}$ ,  $\overline{RD}$ ,  $\overline{WR}$ , PAGE, ADRCLK,  $\overline{SW}$ , ACK, FLAGy0, FLAG1, FLAGy2, REDY,  $\overline{HBG}$ ,  $\overline{DMAG1}$ ,  $\overline{DMAG2}$ , BMSA, BMSBCD, TDO, EMU. (Note that ACK is pulled up internally with  $2 \text{ k}\Omega$  during reset in a multiprocessor system, when ID<sub>2-0</sub> = 001 and another ADSP-2106x is not requesting bus mastership. HBG AND EMU are not tested for leakage current.)
- <sup>9</sup> Applies to three-statable pins with internal pull-ups: DTy1, TCLKy1, RCLKy1.
- <sup>10</sup> Applies to ACK pin when pulled up. (Note that ACK is pulled up internally with 2 k $\Omega$  during reset in a multiprocessor system, when ID<sub>2-0</sub>= 001 and another ADSP-2106x is not requesting bus mastership.)
- <sup>11</sup>Applies to three-statable pins with internal pull-downs: LyxDAT<sub>3-0</sub>, LyxCLK, LyxACK.
- <sup>12</sup>Applies to CPAy pin.
- <sup>13</sup> Applies to ACK pin when keeper latch enabled.
- <sup>14</sup>Applies to bused three-statable pins with internal pull-ups: DT0, TCLK0, RCLK0.
- 15 Applies to V<sub>DD</sub> pins. Conditions of operation: each processor executing radix-2 FFT butterfly with instruction in cache, one data operand fetched from each internal memory block, and one DMA transfer occurring from/to internal memory at  $t_{CK} = 25$  ns.
- $^{16}$ Applies to  $V_{DD}$  pins. Idle denotes AD14060/AD14060L state during execution of IDLE instruction.
- <sup>17</sup>Applies to all signal pins.
- <sup>18</sup>Guaranteed but not tested.
- 19 Link and Serial Ports: All are 100% tested at die level prior to assembly. All are 100% ac tested at module level; Link-4 and Serial-0 are also de tested at the module level. See Timing Specifications.

Specifications subject to change without notice.

-14-REV. A

#### ABSOLUTE MAXIMUM RATINGS\*

| Supply Voltage (5 V)                                                |
|---------------------------------------------------------------------|
| Supply Voltage (3.3 V)0.3 V to +4.6 V                               |
| Input Voltage $-0.5 \text{ V}$ to $V_{DD} + 0.5 \text{ V}$          |
| Output Voltage Swing $-0.5 \text{ V}$ to $V_{DD}$ + $0.5 \text{ V}$ |
| Load Capacitance                                                    |
| Junction Temperature Under Bias                                     |
| Storage Temperature Range65°C to +150°C                             |
| Lead Temperature (5 seconds) +280°C                                 |

<sup>\*</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ESD SENSITIVITY

The AD14060/AD14060L modules are ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur to devices subjected to high energy electrostatic discharges.

The ADSP-21060 processors include proprietary ESD protection circuitry to dissipate high energy discharges. Per method 3015 of MIL-STD-883, the ADSP-21060 processors have been classified as a Class 2 device.

Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination socket before devices are removed.



## TIMING SPECIFICATIONS

#### GENERAL NOTES

This data sheet represents production released specifications for the AD14060 (5 V), and for the AD14060L (3.3 V). The ADSP-21060 die components are 100% tested, and the assembled AD14060/AD14060L units are again extensively tested atspeed, and across-temperature. Parametric limits were established from the ADSP-21060 characterization followed by further design/analysis of the AD14060/AD14060L package characteristics. The specifications shown are based on a CLKIN frequency of 40 MHz ( $t_{\rm CK}=25~{\rm ns}$ ). The DT derating allows specifications at other CLKIN frequencies (within the min-max range of the  $t_{\rm CK}$  specification; see "Clock Input" below). DT is the difference between the actual CLKIN period and a CLKIN period of 25 ns:

$$DT = t_{CK} - 25 \ ns$$

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for

an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add parameters to derive longer times.

Switching Characteristics specify how the processor changes its signals. You have no control over this timing—circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics tell you what the processor will do in a given circumstance. You can also use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.

*Timing Requirements* apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.

(O/D) = Open Drain (A/D) = Active Drain

REV. A –15–

|                      |                               |     | 1Hz-5 V | 40 ME | 40 MHz-3.3 V |       |
|----------------------|-------------------------------|-----|---------|-------|--------------|-------|
| Parameter            |                               | Min | Max     | Min   | Max          | Units |
| Clock Inpu           | ıt                            |     |         |       |              |       |
| Timing Requirements: |                               |     |         |       |              |       |
| $t_{CK}$             | CLKIN Period                  | 25  | 100     | 25    | 100          | ns    |
| $t_{CKL}$            | CLKIN Width Low               | 7   |         | 8.75  |              | ns    |
| $t_{CKH}$            | CLKIN Width High              | 5   |         | 5     |              | ns    |
| $t_{CKRF}$           | CLKIN Rise/Fall (0.4 V–2.0 V) |     | 3       |       | 3            | ns    |



Figure 9. Clock Input

|                   |                                            | 5 V       |          | 3.3 V     |          |       |
|-------------------|--------------------------------------------|-----------|----------|-----------|----------|-------|
| Parameter         |                                            | Min       | Max      | Min       | Max      | Units |
| Reset             |                                            |           |          |           |          |       |
| Timing Requireme  | ents:                                      |           |          |           |          |       |
| $t_{WRST}$        | RESET Pulsewidth Low <sup>1</sup>          | $4t_{CK}$ |          | $4t_{CK}$ |          | ns    |
| t <sub>SRST</sub> | RESET Setup Before CLKIN High <sup>2</sup> | 14 + DT/2 | $t_{CK}$ | 14 + DT/2 | $t_{CK}$ | ns    |

#### NOTES

<sup>&</sup>lt;sup>2</sup>Only required if multiple ADSP-2106xs must come out of reset synchronous to CLKIN with program counters (PC) equal (i.e., for a SIMD system). Not required for multiple ADSP-2106xs communicating over the shared bus (through the external port), because the bus arbitration logic automatically synchronizes itself after reset.



Figure 10. Reset

|                    |                                             | 5 V                 |              | 3.3 V        |              |       |
|--------------------|---------------------------------------------|---------------------|--------------|--------------|--------------|-------|
| Parameter          |                                             | Min                 | Max          | Min          | Max          | Units |
| Interrupts         |                                             |                     |              |              |              |       |
| Timing Requ        | irements:                                   |                     |              |              |              |       |
| t <sub>SIR</sub>   | IRQ2-0 Setup Before CLKIN High <sup>1</sup> | 18 + 3DT/4          |              | 18 + 3DT/4   |              | ns    |
| $t_{HIR}$          | IRQ2-0 Hold Before CLKIN High <sup>1</sup>  |                     | 11.5 + 3DT/4 |              | 11.5 + 3DT/4 | ns    |
| $t_{\mathrm{IPW}}$ | IRQ2-0 Pulsewidth <sup>2</sup>              | 2 + t <sub>CK</sub> |              | $2 + t_{CK}$ |              | ns    |

### NOTES

 $^{1}$ Only required for  $\overline{IRQx}$  recognition in the following cycle.

 $<sup>^{2}</sup>$ Applies only if  $t_{SIR}$  and  $t_{HIR}$  requirements are not met.



Figure 11. Interrupts

-16- REV. A

 $<sup>^1</sup>$ Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 2000 CLKIN cycles while RESET is low, assuming stable  $V_{DD}$  and CLKIN (not including start-up time of external clock oscillator).

|                                        | 5 V |     | 3.3 V |     |       |
|----------------------------------------|-----|-----|-------|-----|-------|
| Parameter                              | Min | Max | Min   | Max | Units |
| Timer                                  |     |     |       |     |       |
| Switching Characteristic:              |     |     |       |     |       |
| t <sub>DTEX</sub> CLKIN High to TIMEXP |     | 16  |       | 16  | ns    |



Figure 12. Timer

|                     |                                                                                  | 5 V          |              | 3.3 V        |              |       |
|---------------------|----------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|-------|
| Paramete            | er                                                                               | Min          | Max          | Min          | Max          | Units |
| Flags               |                                                                                  |              |              |              |              |       |
| Timing Red          | quirements:                                                                      |              |              |              |              |       |
| t <sub>SFI</sub>    | FLAG2-0 <sub>IN</sub> Setup Before CLKIN High <sup>1</sup>                       | 8 + 5DT/16   |              | 8 + 5DT/16   |              | ns    |
| $t_{ m HFI}$        | FLAG2-0 <sub>IN</sub> Hold After CLKIN High <sup>1</sup>                         | 0.5 - 5DT/16 |              | 0.5 - 5DT/16 |              | ns    |
| $t_{ m DWRFI}$      | FLAG2-0 <sub>IN</sub> Delay After RD/WR Low <sup>1</sup>                         |              | 4.5 + 7DT/16 |              | 4.5 + 7DT/16 | ns    |
| $t_{ m HFIWR}$      | FLAG2- $0_{IN}$ Hold After $\overline{RD}/\overline{WR}$ Deasserted <sup>1</sup> | 0.5          |              | 0.5          |              | ns    |
| Switching (         | Characteristics:                                                                 |              |              |              |              |       |
| $t_{ m DFO}$        | FLAG2-0 <sub>OUT</sub> Delay After CLKIN High                                    |              | 17           |              | 17           | ns    |
| $t_{ m HFO}$        | FLAG2-0 <sub>OUT</sub> Hold After CLKIN High                                     | 4            |              | 4            |              | ns    |
| $t_{\mathrm{DFOE}}$ | CLKIN High to FLAG2-0 <sub>OUT</sub> Enable                                      | 3            |              | 3            |              | ns    |
| $t_{DFOD}$          | CLKIN High to FLAG2-0 <sub>OUT</sub> Disable                                     |              | 15           |              | 15           | ns    |

#### NOTE

<sup>&</sup>lt;sup>1</sup>Flag inputs meeting these setup and hold times will affect conditional instructions in the following instruction cycle.



Figure 13. Flags

REV. A –17–

#### Memory Read—Bus Master

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the AD14060/AD14060L is the bus master accessing external memory space.

These switching characteristics also apply for bus master synchronous read/write timing (see Synchronous Read/Write – Bus Master below). If these timing requirements are met, the synchronous read/write timing can be ignored (and vice versa).

|                     |                                                                                    | 5 V              |                  | 3.3 V            |                  |       |
|---------------------|------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|-------|
| Paramete            | er                                                                                 | Min              | Max              | Min              | Max              | Units |
| Timing Re           | quirements:                                                                        |                  |                  |                  |                  |       |
| $t_{DAD}$           | Address, Delay to Data Valid <sup>1, 4</sup>                                       |                  | 17.5 + DT + W    |                  | 17.5 + DT + W    | ns    |
| $t_{DRLD}$          | RD Low to Data Valid <sup>1</sup>                                                  |                  | 11.5 + 5DT/8 + W |                  | 11.5 + 5DT/8 + W | ns    |
| $t_{HDA}$           | Data Hold from Address <sup>2</sup>                                                | 1                |                  | 1                |                  | ns    |
| $t_{HDRH}$          | Data Hold from $\overline{RD}$ High <sup>2</sup>                                   | 2.5              |                  | 2.5              |                  | ns    |
| $t_{DAAK}$          | ACK Delay from Address <sup>3, 4</sup>                                             |                  | 13.5 + 7DT/8 + W |                  | 13.5 + 7DT/8 + W | ns    |
| $t_{DSAK}$          | ACK Delay from $\overline{\text{RD}}$ Low <sup>3</sup>                             |                  | 7.5 + DT/2 + W   |                  | 7.5 + DT/2 + W   | ns    |
| Switching           | Characteristics:                                                                   |                  |                  |                  |                  |       |
| $t_{DRHA}$          | Address Hold After RD High                                                         | -0.5 + H         |                  | -0.5 + H         |                  | ns    |
| $t_{\mathrm{DARL}}$ | Address to $\overline{\text{RD}}$ Low <sup>4</sup>                                 | 1.5 + 3DT/8      |                  | 1.5 + 3DT/8      |                  | ns    |
| $t_{RW}$            | RD Pulsewidth                                                                      | 12.5 + 5DT/8 + W | <i>I</i>         | 12.5 + 5DT/8 + V | V                | ns    |
| $t_{RWR}$           | $\overline{RD}$ High to $\overline{WR}$ , $\overline{RD}$ , $\overline{DMAGx}$ Low | 8 + 3DT/8 + HI   |                  | 8 + 3DT/8 + HI   |                  | ns    |
| $t_{SADADC}$        | Address Setup Before ADRCLK High <sup>4</sup>                                      | -0.5 + DT/4      |                  | -0.5 + DT/4      |                  | ns    |

 $W = \text{(number of wait states specified in WAIT register)} \times t_{CK.}$ 

 $HI = t_{CK}$  (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).

 $H = t_{CK}$  (if an address hold cycle occurs as specified in WAIT register; otherwise H = 0).

#### NOTES

<sup>1</sup>Data Delay/Setup: User must meet t<sub>DAD</sub> or t<sub>DRLD</sub> or synchronous spec t<sub>SSDATI</sub>.

<sup>3</sup>ACK Delay/Setup: User must meet t<sub>DSAK</sub> or t<sub>DAAK</sub> or synchronous specification t<sub>SACKC</sub>.

 $<sup>{}^{4}</sup>$ For  $\overline{MS}x$ ,  $\overline{SW}$ ,  $\overline{BMS}$ , the falling edge is referenced.



Figure 14. Memory Read—Bus Master

–18– REV. A

 $<sup>^{2}</sup>$ Data Hold: User must meet  $t_{HDA}$  or  $t_{HDRH}$  or synchronous spec  $t_{HDATI}$ . See System Hold Time Calculation under Test Conditions for the calculation of hold times given capacitive and dc loads.

#### Memory Write—Bus Master

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the AD14060/AD14060L is the bus master accessing external memory space.

These switching characteristics also apply for bus master synchronous read/write timing (see Synchronous Read/Write-Bus Master). If these timing requirements are met, the synchronous read/write timing can be ignored (and vice versa).

|                    |                                                                                    | 5 V                |                  | 3.3 V              |                  |       |
|--------------------|------------------------------------------------------------------------------------|--------------------|------------------|--------------------|------------------|-------|
| Paramet            | er                                                                                 | Min                | Max              | Min                | Max              | Units |
| Timing Re          | equirements:                                                                       |                    |                  |                    |                  |       |
| t <sub>DAAK</sub>  | ACK Delay from Address, Selects <sup>1, 2</sup>                                    |                    | 13.5 + 7DT/8 + W |                    | 13.5 + 7DT/8 + W | ns    |
| $t_{DSAK}$         | ACK Delay from $\overline{WR}$ Low <sup>1</sup>                                    |                    | 7.5 + DT/2 + W   |                    | 7.5 + DT/2 + W   | ns    |
| Switching          | Characteristics:                                                                   |                    |                  |                    |                  |       |
| $t_{DAWH}$         | Address, Selects to $\overline{WR}$ Deasserted <sup>2</sup>                        | 16.5 + 15DT/16 + V | W                | 16.5 + 15DT/16 + ' | W                | ns    |
| $t_{DAWL}$         | Address, Selects to $\overline{WR}$ Low <sup>2</sup>                               | 2.5 + 3DT/8        |                  | 2.5 + 3DT/8        |                  | ns    |
| $t_{WW}$           | WR Pulsewidth                                                                      | 12 + 9DT/16 + W    |                  | 12 + 9DT/16 + W    |                  | ns    |
| $t_{DDWH}$         | Data Setup before WR High                                                          | 6.5 + DT/2 + W     |                  | 6.5 + DT/2 + W     |                  | ns    |
| $t_{DWHA}$         | Address Hold after $\overline{ m WR}$ Deasserted                                   | −1 + DT/16 + H     |                  | −1 + DT/16 + H     |                  | ns    |
| $t_{DATRWH}$       | Data Disable after $\overline{\mathbf{WR}}$ Deasserted <sup>3</sup>                | 0.5 + DT/16 + H    | 6.5 + DT/16 + H  | 0.5 + DT/16 + H    | 6.5 + DT/16 + H  | ns    |
| $t_{WWR}$          | $\overline{WR}$ High to $\overline{WR}$ , $\overline{RD}$ , $\overline{DMAGx}$ Low | 7.5 + 7DT/16 + H   |                  | 7.5 + 7DT/16 + H   |                  | ns    |
| $t_{DDWR}$         | Data Disable before $\overline{WR}$ or $\overline{RD}$ Low                         | 4.5 + 3DT/8 + I    |                  | 4.5 + 3DT/8 + I    |                  | ns    |
| $t_{\mathrm{WDE}}$ | WR Low to Data Enabled                                                             | -1.5 + DT/16       |                  | -1.5 + DT/16       |                  | ns    |
| $t_{SADADC}$       | Address, Selects to ADRCLK High <sup>2</sup>                                       | -0.5 + DT/4        |                  | -0.5 + DT/4        |                  | ns    |

W = (number of wait states specified in WAIT register)  $\times$  t<sub>CK</sub>.

 $H = t_{CK}$  (if an address hold cycle occurs, as specified in WAIT register; otherwise H = 0).

<sup>&</sup>lt;sup>3</sup>See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.



Figure 15. Memory Write—Bus Master

REV. A \_\_19\_

 $I=t_{\text{CK}}$  (if a bus idle cycle occurs, as specified in WAIT register; otherwise I=0). NOTES

 $<sup>^1</sup>$ ACK Delay/Setup: User must meet  $t_{DAAK}$  or  $t_{DSAK}$  or synchronous specification  $t_{SACKC}$ .

<sup>&</sup>lt;sup>2</sup>For MSx, SW, BMS, the falling edge is referenced.

### Synchronous Read/Write—Bus Master

Use these specifications for interfacing to external memory systems that require CLKIN—relative timing or for accessing a slave ADSP-2106x (in multiprocessor memory space). These synchronous switching characteristics are also valid during asynchronous memory reads and writes (see Memory Read—Bus Master and Memory Write—Bus Master).

When accessing a slave ADSP-2106x, these switching characteristics must meet the slave's timing requirements for synchronous read/writes (see Synchronous Read/Write—Bus Slave). The slave ADSP-2106x must also meet these (bus master) timing requirements for data and acknowledge setup and hold times.

|                 |                                                                                               | 5                | V                 | 3.3 V            |                   |       |
|-----------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|-------------------|-------|
| Paramet         | er                                                                                            | Min              | Max               | Min              | Max               | Units |
| Timing Re       | quirements:                                                                                   |                  |                   |                  |                   |       |
| $t_{SSDATI}$    | Data Setup Before CLKIN                                                                       | 3 + DT/8         |                   | 3 + DT/8         |                   | ns    |
| $t_{HSDATI}$    | Data Hold After CLKIN                                                                         | 4 - DT/8         |                   | 4 – DT/8         |                   | ns    |
| $t_{DAAK}$      | ACK Delay After Address, $\overline{MS}x$ , $\overline{SW}$ , $\overline{BMS}^{1,2}$          |                  | 13.5 + 7 DT/8 + W |                  | 13.5 + 7 DT/8 + W | ns    |
| $t_{SACKC}$     | ACK Setup Before CLKIN <sup>2</sup>                                                           | 6.5 + DT/4       |                   | 6.5 + DT/4       |                   | ns    |
| $t_{HACKC}$     | ACK Hold After CLKIN                                                                          | -0.5 – DT/4      |                   | -0.5 - DT/4      |                   | ns    |
| Switching       | Characteristics:                                                                              |                  |                   |                  |                   |       |
| $t_{DADRO}$     | Address, $\overline{MS}x$ , $\overline{BMS}$ , $\overline{SW}$ Delay After CLKIN <sup>1</sup> |                  | 8 - DT/8          |                  | 8 – DT/8          | ns    |
| $t_{\rm HADRO}$ | Address, $\overline{MS}x$ , $\overline{BMS}$ , $\overline{SW}$ Hold After CLKIN               | -1 - DT/8        |                   | -1 - DT/8        |                   | ns    |
| $t_{DPGC}$      | PAGE Delay After CLKIN                                                                        | 9 + DT/8         | 17 + DT/8         | 9 + DT/8         | 17 + DT/8         | ns    |
| $t_{DRDO}$      | RD High Delay After CLKIN                                                                     | -2 - DT/8        | 5 – DT/8          | -2 - DT/8        | 5 – DT/8          | ns    |
| $t_{DWRO}$      | WR High Delay After CLKIN                                                                     | -3 - 3DT/16      | 5 – 3DT/16        | −3 − 3DT/16      | 5 – 3DT/16        | ns    |
| $t_{DRWL}$      | RD/WR Low Delay After CLKIN                                                                   | 8 + DT/4         | 13.5 + DT/4       | 8 + DT/4         | 13.5 + DT/4       | ns    |
| $t_{SDDATO}$    | Data Delay After CLKIN                                                                        |                  | 20 + 5DT/16       |                  | 20 + 5DT/16       | ns    |
| $t_{DATTR}$     | Data Disable After CLKIN <sup>3</sup>                                                         | 0 - DT/8         | 8 – DT/8          | 0 - DT/8         | 8 – DT/8          | ns    |
| $t_{DADCCK}$    | ADRCLK Delay After CLKIN                                                                      | 4 + DT/8         | 11 + DT/8         | 4 + DT/8         | 11 + DT/8         | ns    |
| $t_{ADRCK}$     | ADRCLK Period                                                                                 | $t_{CK}$         |                   | $t_{CK}$         |                   | ns    |
| $t_{ADRCKH}$    | ADRCLK Width High                                                                             | $(t_{CK}/2 - 2)$ |                   | $(t_{CK}/2-2)$   |                   | ns    |
| $t_{ADRCKL}$    | ADRCLK Width Low                                                                              | $(t_{CK}/2-2)$   |                   | $(t_{CK}/2 - 2)$ |                   | ns    |

W =(number of Wait states specified in WAIT register)  $\times t_{CK}$ .

NOTES

–20– REV. A

 $<sup>{}^{1}</sup>$ For  $\overline{MS}x$ ,  $\overline{SW}$ ,  $\overline{BMS}$ , the falling edge is referenced.

<sup>&</sup>lt;sup>2</sup>ACK Delay/Setup: User must meet t<sub>DAAK</sub> or t<sub>DSAK</sub> or synchronous specification t<sub>SACKC</sub>.

<sup>&</sup>lt;sup>3</sup>See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.



Figure 16. Synchronous Read/Write—Bus Master

REV. A \_21\_

#### Synchronous Read/Write—Bus Slave

The bus master must meet these (bus slave) timing requirements.

Use these specifications for bus master accesses of a slave's IOP registers or internal memory (in multiprocessor memory space).

|                     |                                            | 5 V           |             | 3.3 V         |             |       |
|---------------------|--------------------------------------------|---------------|-------------|---------------|-------------|-------|
| Parameter           |                                            | Min           | Max         | Min           | Max         | Units |
| Timing Requirem     | nents:                                     |               |             |               |             |       |
| $t_{SADRI}$         | Address, SW Setup Before CLKIN             | 15.5 + DT/2   |             | 15.5 + DT/2   |             | ns    |
| $t_{HADRI}$         | Address, SW Hold Before CLKIN              |               | 4.5 + DT/2  |               | 4.5 + DT/2  | ns    |
| $t_{SRWLI}$         | RD/WR Low Setup Before CLKIN <sup>1</sup>  | 9.5 + 5DT/16  |             | 9.5 + 5DT/16  |             | ns    |
| $t_{HRWLI}$         | RD/WR Low Hold After CLKIN                 | -3.5 - 5DT/16 | 8 + 7DT/16  | -3.5 - 5DT/16 | 8 + 7DT/16  | ns    |
| $t_{RWHPI}$         | RD/WR Pulse High                           | 3             |             | 3             |             | ns    |
| $t_{SDATWH}$        | Data Setup Before WR High                  | 5.5           |             | 5.5           |             | ns    |
| $t_{HDATWH}$        | Data Hold After WR High                    | 1.5           |             | 1.5           |             | ns    |
| Switching Chara     | cteristics:                                |               |             |               |             |       |
| t <sub>SDDATO</sub> | Data Delay After CLKIN                     |               | 20 + 5DT/16 |               | 20 + 5DT/16 | ns    |
| $t_{DATTR}$         | Data Disable After CLKIN <sup>2</sup>      | 0 – DT/8      | 8 - DT/8    | 0 - DT/8      | 8 - DT/8    | ns    |
| t <sub>DACKAD</sub> | ACK Delay After Address, $\overline{SW}^3$ |               | 10          |               | 10          | ns    |
| t <sub>ACKTR</sub>  | ACK Disable After CLKIN <sup>3</sup>       | −1 − DT/8     | 7 – DT/8    | -1 - DT/8     | 7 – DT/8    | ns    |

#### NOTES

 $<sup>^3</sup>$ t<sub>DACKAD</sub> is true only if the address and  $\overline{SW}$  inputs have setup times (before CLKIN) greater than 10.5 + DT/8 and less than 18.5 + 3DT/4. If the address and  $\overline{SW}$  inputs have setup times greater than 19 + 3DT/4, then ACK is valid 15 + DT/4 (max) after CLKIN. A slave that sees an address with an M field match will respond with ACK regardless of the state of MMSWS or strobes. A slave will three-state ACK every cycle with t<sub>ACKTR</sub>.



Figure 17. Synchronous Read/Write—Bus Slave

–22– REV. A

 $t_{SRWLI}$  (min) = 9.5 + 5DT/16 when Multiprocessor Memory Space Wait State (MMSWS bit in WAIT register) is disabled; when MMSWS is enabled,  $t_{SRWLI}$  (min) = 4 + DT/8.

<sup>&</sup>lt;sup>2</sup>See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.

### **Multiprocessor Bus Request and Host Bus Request**

Use these specifications for passing of bus mastership between multiprocessing ADSP-2106x's (BRx) or a host processor  $(\overline{HBR}, \overline{HBG}).$ 

|                |                                                                                                                    | 5 V          |              | 3.3 V        |              |       |
|----------------|--------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|-------|
| Paramet        | er                                                                                                                 | Min          | Max          | Min          | Max          | Units |
| Timing Req     | uirements:                                                                                                         |              |              |              |              |       |
| $t_{HBGRCSV}$  | $\overline{\text{HBG}}$ Low to $\overline{\text{RD}}/\overline{\text{WR}}/\overline{\text{CS}}$ Valid <sup>1</sup> |              | 19.5 + 5DT/4 |              | 19.5 + 5DT/4 | ns    |
| $t_{SHBRI}$    | HBR Setup Before CLKIN <sup>2</sup>                                                                                | 20 + 3DT/4   |              | 20 + 3DT/4   |              | ns    |
| $t_{HHBRI}$    | HBR Hold Before CLKIN <sup>2</sup>                                                                                 |              | 13.5 + 3DT/4 |              | 13.5 + 3DT/4 | ns    |
| $t_{ m SHBGI}$ | HBG Setup Before CLKIN                                                                                             | 13 + DT/2    |              | 13 + DT/2    |              | ns    |
| $t_{HHBGI}$    | HBG Hold Before CLKIN High                                                                                         |              | 5.5 + DT/2   |              | 5.5 + DT/2   | ns    |
| $t_{SBRI}$     | $\overline{BR}x$ , $\overline{CPA}$ Setup Before CLKIN <sup>3</sup>                                                | 13 + DT/2    |              | 13 + DT/2    |              | ns    |
| $t_{HBRI}$     | BRx, CPA Hold Before CLKIN High                                                                                    |              | 5.5 + DT/2   |              | 5.5 + DT/2   | ns    |
| $t_{SRPBAI}$   | RPBA Setup Before CLKIN                                                                                            | 20 + 3DT/4   |              | 20 + 3DT/4   |              | ns    |
| $t_{HRPBAI}$   | RPBA Hold Before CLKIN                                                                                             |              | 11.5 + 3DT/4 |              | 11.5 + 3DT/4 | ns    |
| Switching (    | Characteristics:                                                                                                   |              |              |              |              |       |
| $t_{ m DHBGO}$ | HBG Delay After CLKIN                                                                                              |              | 8 - DT/8     |              | 8 - DT/8     | ns    |
| $t_{ m HHBGO}$ | HBG Hold After CLKIN                                                                                               | -2 - DT/8    |              | -2 - DT/8    |              | ns    |
| $t_{ m DBRO}$  | BRx Delay After CLKIN                                                                                              |              | 8 - DT/8     |              | 8 - DT/8     | ns    |
| $t_{ m HBRO}$  | BRx Hold After CLKIN                                                                                               | -2 - DT/8    |              | -2 - DT/8    |              | ns    |
| $t_{DCPAO}$    | CPA Low Delay After CLKIN                                                                                          |              | 9 – DT/8     |              | 9 - DT/8     | ns    |
| $t_{TRCPA}$    | CPA Disable After CLKIN                                                                                            | -2 - DT/8    | 5.5 - DT/8   | -2 - DT/8    | 5.5 - DT/8   | ns    |
| $t_{DRDYCS}$   | REDY (O/D) or (A/D) Low from $\overline{\text{CS}}$ and $\overline{\text{HBR}}$ Low <sup>4</sup>                   |              | 9.5          |              | 10.25        | ns    |
| $t_{TRDYHG}$   | REDY (O/D) Disable or REDY (A/D) High from HBG <sup>4</sup>                                                        | 44 + 27DT/16 |              | 44 + 27DT/16 |              | ns    |
| $t_{ARDYTR}$   | REDY (A/D) Disable from $\overline{CS}$ or $\overline{HBR}$ High <sup>4</sup>                                      |              | 11           |              | 11           | ns    |

REV. A -23-

 $<sup>^1</sup>$ For first asynchronous access after  $\overline{HBR}$  and  $\overline{CS}$  asserted,  $ADDR_{31-0}$  must be a non-MMS value 1/2  $t_{CK}$  before  $\overline{RD}$  or  $\overline{WR}$  goes low or by  $t_{HBGRCSV}$  after HBG goes low. This is easily accomplished by driving an upper address signal high when  $\overline{HBG}$  is asserted.

<sup>&</sup>lt;sup>2</sup>Only required for recognition in the current cycle.

<sup>3</sup>CPA assertion must meet the setup to CLKIN; deassertion does not need to meet the setup to CLKIN.

 $<sup>^{4}(</sup>O/D)$  = open drain, (A/D) = active drive.



Figure 18. Multiprocessor Bus Request and Host Bus Request

–24– REV. A

#### Asynchronous Read/Write—Host to AD14060/AD14060L

Use these specifications for asynchronous host processor accesses of an AD14060/AD14060L, after the host has asserted  $\overline{CS}$  and  $\overline{HBR}$  (low). After  $\overline{HBG}$  is returned by the AD14060/

AD14060L, the host can drive the  $\overline{RD}$  and  $\overline{WR}$  pins to access the AD14060/AD14060L's internal memory or IOP registers.  $\overline{HBR}$  and  $\overline{HBG}$  are assumed low for this timing.

|                      |                                                                                          | 5 V        |            | 3.3 V      |            |       |
|----------------------|------------------------------------------------------------------------------------------|------------|------------|------------|------------|-------|
| Paramete             | r                                                                                        | Min        | Max        | Min        | Max        | Units |
| Read Cycle           | 2                                                                                        |            |            |            |            |       |
| Timing Requ          | irements:                                                                                |            |            |            |            |       |
| $t_{SADRDL}$         | Address Setup/ $\overline{\text{CS}}$ Low Before $\overline{\text{RD}}$ Low <sup>1</sup> | 0.5        |            | 0.5        |            | ns    |
| t <sub>HADRDH</sub>  | Address Hold/CS Hold Low After RD                                                        | 0.5        |            | 0.5        |            | ns    |
| $t_{WRWH}$           | RD/WR High Width                                                                         | 6          |            | 6          |            | ns    |
| t <sub>DRDHRDY</sub> | RD High Delay After REDY (O/D) Disable                                                   | 0.5        |            | 0.5        |            | ns    |
| $t_{\rm DRDHRDY}$    | RD High Delay After REDY (A/D) Disable                                                   | 0.5        |            | 0.5        |            | ns    |
| Switching Ch         | paracteristics:                                                                          |            |            |            |            |       |
| $t_{SDATRDY}$        | Data Valid Before REDY Disable from Low                                                  | 1.5        |            | 1.5        |            | ns    |
| $t_{DRDYRDL}$        | REDY (O/D) or (A/D) Low Delay After $\overline{RD}$ Low                                  |            | 11         |            | 11.5       | ns    |
| $t_{RDYPRD}$         | REDY (O/D) or (A/D) Low Pulsewidth for Read                                              | 45 + DT    |            | 45 + DT    |            | ns    |
| $t_{\rm HDARWH}$     | Data Disable After $\overline{\text{RD}}$ High                                           | 1.5        | 9          | 1.5        | 9.5        | ns    |
| Write Cycl           | e                                                                                        |            |            |            |            |       |
| Timing Requ          | irements:                                                                                |            |            |            |            |       |
| t <sub>SCSWRL</sub>  | CS Low Setup Before WR Low                                                               | 0.5        |            | 0.5        |            | ns    |
| t <sub>HCSWRH</sub>  | CS Low Hold After WR High                                                                | 0.5        |            | 0.5        |            | ns    |
| $t_{SADWRH}$         | Address Setup Before WR High                                                             | 5.5        |            | 5.5        |            | ns    |
| t <sub>HADWRH</sub>  | Address Hold After WR High                                                               | 2.5        |            | 2.5        |            | ns    |
| $t_{WWRL}$           | WR Low Width                                                                             | 7          |            | 7          |            | ns    |
| $t_{WRWH}$           | RD/WR High Width                                                                         | 6          |            | 6          |            | ns    |
| $t_{DWRHRDY}$        | WR High Delay After REDY (O/D) or (A/D) Disable                                          | 0.5        |            | 0.5        |            | ns    |
| $t_{SDATWH}$         | Data Setup Before WR High                                                                | 5.5        |            | 5.5        |            | ns    |
| $t_{\rm HDATWH}$     | Data Hold After WR High                                                                  | 1.5        |            | 1.5        |            | ns    |
| Switching Ch         | paracteristics:                                                                          |            |            |            |            |       |
| t <sub>DRDYWRL</sub> | REDY (O/D) or (A/D) Low Delay After $\overline{WR}/\overline{CS}$ Low                    |            | 11         |            | 11.5       | ns    |
| t <sub>RDYPWR</sub>  | REDY (O/D) or (A/D) Low Pulsewidth for Write                                             | 15         |            | 15         |            | ns    |
| t <sub>SRDYCK</sub>  | REDY (O/D) or (A/D) Disable to CLKIN                                                     | 1 + 7DT/16 | 9 + 7DT/16 | 0 + 7DT/16 | 8 + 7DT/16 | ns    |

#### NOTE

<sup>&</sup>lt;sup>1</sup>Not required if  $\overline{RD}$  and address are valid  $t_{HBGRCSV}$  after  $\overline{HBG}$  goes low. For first access after  $\overline{HBR}$  asserted, ADDR<sub>31–0</sub> must be a non-MMS value 1/2  $t_{CLK}$  before  $\overline{RD}$  or  $\overline{WR}$  goes low or by  $t_{HBGRCSV}$  after  $\overline{HBG}$  goes low. This is easily accomplished by driving an upper address signal high when  $\overline{HBG}$  is asserted. For address bits to be driven during asynchronous host accesses, see Table 8.2 of the ADSP-2106x SHARC User's Manual.



Figure 19a. Synchronous REDY Timing

REV. A –25–

#### READ CYCLE



### WRITE CYCLE



Figure 19b. Asynchronous Read/Write—Host to ADSP-2106x

–26– REV. A

### Three-State Timing—Bus Master, Bus Slave, $\overline{\text{HBR}}$ , $\overline{\text{SBTS}}$

These specifications show how the memory interface is disabled (stops driving) or enabled (resumes driving) relative to CLKIN and the SBTS pin. This timing is applicable to bus master transition cycles (BTC) and host transition cycles (HTC) as well as the  $\overline{SBTS}$  pin.

|                     |                                                      | 5 V         |            | 3.3 V        |            |       |
|---------------------|------------------------------------------------------|-------------|------------|--------------|------------|-------|
| Parameter           |                                                      | Min         | Max        | Min          | Max        | Units |
| Timing Requi        | irements:                                            |             |            |              |            |       |
| $t_{STSCK}$         | SBTS Setup Before CLKIN                              | 12 + DT/2   |            | 12 + DT/2    |            | ns    |
| $t_{HTSCK}$         | SBTS Hold Before CLKIN                               |             | 5.5 + DT/2 |              | 5.5 + DT/2 | ns    |
| Switching Ch        | aracteristics:                                       |             |            |              |            |       |
| t <sub>MIENA</sub>  | Address/Select Enable After CLKIN                    | -1.5 - DT/8 |            | -1.25 - DT/8 |            | ns    |
| t <sub>MIENS</sub>  | Strobes Enable After CLKIN <sup>1</sup>              | -1.5 - DT/8 |            | -1.5 - DT/8  |            | ns    |
| t <sub>MIENHG</sub> | HBG Enable After CLKIN                               | -1.5 - DT/8 |            | -1.5 - DT/8  |            | ns    |
| t <sub>MITRA</sub>  | Address/Select Disable After CLKIN                   |             | 1 – DT/4   |              | 1 – DT/4   | ns    |
| t <sub>MITRS</sub>  | Strobes Disable After CLKIN <sup>1</sup>             |             | 2.5 – DT/4 |              | 2.5 – DT/4 | ns    |
| t <sub>MITRHG</sub> | HBG Disable After CLKIN                              |             | 3 – DT/4   |              | 3 – DT/4   | ns    |
| $t_{ m DATEN}$      | Data Enable After CLKIN <sup>2</sup>                 | 9 + 5DT/16  |            | 9 + 5DT/16   |            | ns    |
| $t_{DATTR}$         | Data Disable After CLKIN <sup>2</sup>                | 0 - DT/8    | 8 – DT/8   | 0 - DT/8     | 8 – DT/8   | ns    |
| $t_{ACKEN}$         | ACK Enable After CLKIN <sup>2</sup>                  | 7.5 + DT/4  |            | 7.5 + DT/4   |            | ns    |
| $t_{ACKTR}$         | ACK Disable After CLKIN <sup>2</sup>                 | -1 - DT/8   | 7 – DT/8   | -1 - DT/8    | 7 – DT/8   | ns    |
| $t_{ADCEN}$         | ADRCLK Enable After CLKIN                            | -2 - DT/8   |            | -2 - DT/8    |            | ns    |
| $t_{ADCTR}$         | ADRCLK Disable After CLKIN                           |             | 9 – DT/4   |              | 9 – DT/4   | ns    |
| $t_{MTRHBG}$        | Memory Interface Disable Before HBG Low <sup>3</sup> | -1 + DT/8   |            | -1 + DT/8    |            | ns    |
| t <sub>MENHBG</sub> | Memory Interface Enable After HBG High <sup>3</sup>  | 18.5 + DT   |            | 18.5 + DT    |            | ns    |

#### NOTES



Figure 20. Three-State Timing

REV. A <del>-27-</del>

 $<sup>^{1}</sup>$ Strobes =  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{SW}$ , PAGE,  $\overline{DMAG}$ .

<sup>&</sup>lt;sup>2</sup>In addition to bus master transition cycles, these specs also apply to bus master and bus slave synchronous read/write. <sup>3</sup>Memory Interface = Address, RD, WR, MSx, SW, HBG, PAGE, DMAGx, BMS (in EPROM boot mode).

#### **DMA Handshake**

These specifications describe the three DMA handshake modes. In all three modes <del>DMAR</del> is used to initiate transfers. For handshake mode, <del>DMAG</del> controls the latching or enabling of data externally. For external handshake mode, the data transfer is controlled by the ADDR<sub>31-0</sub>,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{SW}$ , PAGE,  $\overline{MS}_{3-0}$ , ACK, and DMAG signals. For Paced Master mode, the data

transfer is controlled by ADDR<sub>31-0</sub>,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{MS}_{3-0}$ , and ACK (not DMAG). For Paced Master mode, the "Memory Read-Bus Master", "Memory Write-Bus Master", and "Synchronous Read/Write-Bus Master" timing specifications for ADDR<sub>31-0</sub>,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{MS}_{3-0}$ ,  $\overline{SW}$ , PAGE, DATA<sub>47-0</sub>, and ACK also apply.

|                      |                                                                                                                             | 5 V               |              | 3.3 V           |              |       |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-----------------|--------------|-------|--|
| Parameter            |                                                                                                                             | Min               | Max          | Min             | Max          | Units |  |
| Timing Requ          | irements:                                                                                                                   |                   |              |                 |              |       |  |
| t <sub>SDRLC</sub>   | DMARx Low Setup Before CLKIN <sup>1</sup>                                                                                   | 5                 |              | 5               |              | ns    |  |
| t <sub>SDRHC</sub>   | DMARx High Setup Before CLKIN <sup>1</sup>                                                                                  | 5                 |              | 5               |              | ns    |  |
| $t_{WDR}$            | DMARx Width Low (Nonsynchronous)                                                                                            | 6                 |              | 6               |              | ns    |  |
| $t_{SDATDGL}$        | Data Setup After DMAGx Low <sup>2</sup>                                                                                     |                   | 9.5 + 5DT/8  |                 | 9.5 + 5DT/8  | ns    |  |
| $t_{HDATIDG}$        | Data Hold After DMAGx High                                                                                                  | 2.5               |              | 2.5             |              | ns    |  |
| $t_{DATDRH}$         | Data Valid After DMAGx High <sup>2</sup>                                                                                    |                   | 15.5 + 7DT/8 |                 | 15.5 + 7DT/8 | ns    |  |
| t <sub>DMARLL</sub>  | DMAGx Low Edge to Low Edge                                                                                                  | 23 + 7DT/8        |              | 23 + 7DT/8      |              | ns    |  |
| $t_{DMARH}$          | DMAGx Width High                                                                                                            | 6                 |              | 6               |              | ns    |  |
| Switching Ch         | naracteristics:                                                                                                             |                   |              |                 |              |       |  |
| t <sub>DDGL</sub>    | DMAGx Low Delay After CLKIN                                                                                                 | 9 + DT/4          | 16 + DT/4    | 9 + DT/4        | 16 + DT/4    | ns    |  |
| $t_{WDGH}$           | DMAGx High Width                                                                                                            | 6 + 3DT/8         |              | 6 + 3DT/8       |              | ns    |  |
| $t_{WDGL}$           | DMAGx Low Width                                                                                                             | 12 + 5DT/8        |              | 12 + 5DT/8      |              | ns    |  |
| $t_{ m HDGC}$        | DMAGx High Delay After CLKIN                                                                                                | -2 - DT/8         | 7 – DT/8     | -2 - DT/8       | 7 - DT/8     | ns    |  |
| t <sub>VDATDGH</sub> | Data Valid Before DMAGx High <sup>3</sup>                                                                                   | 7.5 + 9DT/16      |              | 7.5 + 9DT/16    |              | ns    |  |
| t <sub>DATRDGH</sub> | Data Disable After DMAGx High <sup>4</sup>                                                                                  | -0.5              | 8            | -0.5            | 8            | ns    |  |
| $t_{DGWRL}$          | WR Low Before DMAGx Low                                                                                                     | -0.5              | 2.5          | -0.5            | 2.5          | ns    |  |
| $t_{DGWRH}$          | DMAGx Low Before WR High                                                                                                    | 9.5 + 5DT/8 + W   |              | 9.5 + 5DT/8 + W |              | ns    |  |
| $t_{DGWRR}$          | WR High Before DMAGx High                                                                                                   | 0.5 + DT/16       | 3.5 + DT/16  | 0.5 + DT/16     | 3.5 + DT/16  | ns    |  |
| $t_{DGRDL}$          | RD Low Before DMAGx Low                                                                                                     | -0.5              | 2            | -0.5            | 2            | ns    |  |
| $t_{DRDGH}$          | RD Low Before DMAGx High                                                                                                    | 10.5 + 9DT/16 + W | r            | 10.5 + 9DT/16 + | W            | ns    |  |
| $t_{DGRDR}$          | RD High Before DMAGx High                                                                                                   | -0.5              | 3.5          | -0.5            | 3.5          | ns    |  |
| $t_{DGWR}$           | $\overline{\mathrm{DMAG}}$ x High to $\overline{\mathrm{WR}}$ , $\overline{\mathrm{RD}}$ , $\overline{\mathrm{DMAG}}$ x Low | 4.5 + 3DT/8 + HI  |              | 4.5 + 3DT/8 + H | [            | ns    |  |
| $t_{DADGH}$          | Address/Select Valid to DMAGx High                                                                                          | 16 + DT           |              | 16 + DT         |              | ns    |  |
| t <sub>DDGHA</sub>   | Address/Select Hold after DMAGx High                                                                                        | -1                |              | -1              |              | ns    |  |

W = (number of wait states specified in WAIT register)  $\times$  t<sub>CK</sub>.

-28-REV. A

 $HI = t_{CK}$  (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).

<sup>&</sup>lt;sup>1</sup>Only required for recognition in the current cycle.

<sup>2</sup>t<sub>SDATDGL</sub> is the data setup requirement if DMARx is not being used to hold off completion of a write. Otherwise, if DMARx low holds off completion of the write, the

data can be driven  $t_{DATDRH}$  after  $\overline{DMAR}x$  is brought high.  $3t_{VDATDGH}$  is valid if  $\overline{DMAR}x$  is not being used to hold off completion of a read. If  $\overline{DMAR}x$  is used to prolong the read, then  $t_{VDATDGH} = 7.5 + 9DT/16 + (n \times t_{CK})$ where n equals the number of extra cycles that the access is prolonged.

<sup>&</sup>lt;sup>4</sup>See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.



<sup>\* &</sup>quot;MEMORY READ – BUS MASTER," "MEMORY WRITE – BUS MASTER," AND "SYNCHRONOUS READ/WRITE – BUS MASTER" TIMING SPECIFICATIONS FOR ADDR $_{31-0}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ ,  $\overline{\text{SW}}$ ,  $\overline{\text{MS}}_{3-0}$  AND ACK ALSO APPLY HERE.

Figure 21. DMA Handshake Timing

REV. A \_\_29\_

Link Ports:  $1 \times CLK$  Speed Operation

|                           |                                               |                    | 5 V                          |                     | 3.3 V                      |       |
|---------------------------|-----------------------------------------------|--------------------|------------------------------|---------------------|----------------------------|-------|
| Parameter                 |                                               | Min                | Max                          | Min                 | Max                        | Units |
| Receive                   |                                               |                    |                              |                     |                            |       |
| Timing Requ               | irements:                                     |                    |                              |                     |                            |       |
| $t_{SLDCL}$               | Data Setup Before LCLK Low                    | 3.5                |                              | 3                   |                            | ns    |
| $t_{ m HLDCL}$            | Data Hold After LCLK Low                      | 3                  |                              | 3                   |                            | ns    |
| $t_{LCLKIW}$              | LCLK Period $(1 \times Operation)$            | t <sub>CK</sub>    |                              | t <sub>CK</sub>     |                            | ns    |
| $t_{LCLKRWL}$             | LCLK Width Low                                | 6                  |                              | 6                   |                            | ns    |
| $t_{LCLKRWH}$             | LCLK Width High                               | 5                  |                              | 5                   |                            | ns    |
| Switching Ch              | naracteristics:                               |                    |                              |                     |                            |       |
| t <sub>DLAHC</sub>        | LACK High Delay After CLKIN High              | 18 + DT/2          | 29.5 + DT/2                  | 18 + DT/2           | 29.5 + DT/2                | ns    |
| $t_{DLALC}$               | LACK Low Delay After LCLK High <sup>1</sup>   | -3                 | 13.5                         | -3                  | 13.5                       | ns    |
| t <sub>ENDLK</sub>        | LACK Enable from CLKIN                        | 5 + DT/2           |                              | 5 + DT/2            |                            | ns    |
| $t_{TDLK}$                | LACK Disable from CLKIN                       |                    | 21 + DT/2                    |                     | 21 + DT/2                  | ns    |
|                           |                                               |                    |                              |                     |                            |       |
| Transmit                  |                                               |                    |                              |                     |                            |       |
| Timing Requ               |                                               | 10                 |                              | 20                  |                            |       |
| $t_{SLACH}$               | LACK Setup Before LCLK High                   | 18                 |                              | 20                  |                            | ns    |
| t <sub>HLACH</sub>        | LACK Hold After LCLK High                     | _7                 |                              | _ <del>7</del>      |                            | ns    |
| Switching Ch              | naracteristics:                               |                    |                              |                     |                            |       |
| $t_{DLCLK}$               | LCLK Delay After CLKIN (1 × Operation)        |                    | 16.5                         |                     | 17.5                       | ns    |
| $t_{ m DLDCH}$            | Data Delay After LCLK High                    |                    | 3.5                          |                     | 3                          | ns    |
| $t_{\rm HLDCH}$           | Data Hold After LCLK High                     | -3                 |                              | -3                  |                            | ns    |
| $t_{LCLKTWL}$             | LCLK Width Low                                | $(t_{CK}/2) - 2$   | $(t_{CK}/2) + 2$             | $(t_{CK}/2) - 1$    | $(t_{CK}/2) + 1.25$        | ns    |
| $t_{LCLKTWH}$             | LCLK Width High                               | $(t_{CK}/2) - 2$   | $(t_{CK}/2) + 2$             | $(t_{CK}/2) - 1.25$ | $(t_{CK}/2) + 1$           | ns    |
| $t_{ m DLACLK}$           | LCLK Low Delay After LACK High                | $(t_{CK}/2) + 8.5$ | $(3 \times t_{CK}/2) + 17.5$ | $(t_{CK}/2) + 8$    | $(3 \times t_{CK}/2) + 18$ | ns    |
| $t_{ENDLK}$               | LDAT, LCLK Enable After CLKIN                 | 5 + DT/2           |                              | 5 + DT/2            |                            | ns    |
| $t_{TDLK}$                | LDAT, LCLK Disable After CLKIN                |                    | 21 + DT/2                    |                     | 21 + DT/2                  | ns    |
| Link Port                 | Service Request Interrupts:                   |                    |                              |                     |                            |       |
| $1 \times$ and $2 \times$ | <b>Speed Operations</b>                       |                    |                              |                     |                            |       |
| Timing Requ               | irements:                                     |                    |                              |                     |                            |       |
| $t_{SLCK}$                | LACK/LCLK Setup Before CLKIN Low <sup>2</sup> | 10                 |                              | 10                  |                            | ns    |
| $t_{HLCK}$                | LACK/LCLK Hold After CLKIN Low <sup>2</sup>   | 2.5                |                              | 2.5                 |                            | ns    |

REV. A -30-

NOTES  $^{1}$ LACK will go low with  $t_{DLALC}$  relative to rising edge of LCLK after first nibble is received. LACK will not go low if the receiver's link buffer is not about to fill.  $^{2}$ Only required for interrupt recognition in the current cycle.

Link Ports:  $2 \times CLK$  Speed Operation

|                      |                                             | 5 V                | I                              | 3.3 V               |                            |       |
|----------------------|---------------------------------------------|--------------------|--------------------------------|---------------------|----------------------------|-------|
| Parameter            |                                             | Min                | Max                            | Min                 | Max                        | Units |
| Receive              |                                             |                    |                                |                     |                            |       |
| Timing Requ          | irements:                                   |                    |                                |                     |                            |       |
| $t_{SLDCL}$          | Data Setup Before LCLK Low                  | 2.5                |                                | 2.25                |                            | ns    |
| $t_{HLDCL}$          | Data Hold After LCLK Low                    | 2.25               |                                | 2.25                |                            | ns    |
| $t_{LCLKIW}$         | LCLK Period (2 × Operation)                 | t <sub>CK</sub> /2 |                                | t <sub>CK</sub> /2  |                            | ns    |
| $t_{LCLKRWL}$        | LCLK Width Low                              | 4.5                |                                | 5                   |                            | ns    |
| $t_{\rm LCLKRWH}$    | LCLK Width High                             | 4.25               |                                | 4                   |                            | ns    |
| Switching Ch         | naracteristics:                             |                    |                                |                     |                            |       |
| t <sub>DLAHC</sub>   | LACK High Delay After CLKIN High            | 18 + DT/2          | 29.5 + DT/2                    | 18 + DT/2           | 30.5 + DT/2                | ns    |
| $t_{DLALC}$          | LACK Low Delay After LCLK High <sup>1</sup> | 6                  | 16.5                           | 6                   | 18.5                       | ns    |
| Transmit             |                                             |                    |                                |                     |                            |       |
| Timing Requ          | irements:                                   |                    |                                |                     |                            |       |
| t <sub>SLACH</sub>   | LACK Setup Before LCLK High                 | 19                 |                                | 19                  |                            | ns    |
| $t_{HLACH}$          | LACK Hold After LCLK High                   | -6.75              |                                | -6.5                |                            | ns    |
| Switching Ch         | naracteristics:                             |                    |                                |                     |                            |       |
| $t_{DLCLK}$          | LCLK Delay After CLKIN                      |                    | 9                              |                     | 9                          | ns    |
| t <sub>DLDCH</sub>   | Data Delay After LCLK High                  |                    | 3                              |                     | 2.75                       | ns    |
| t <sub>HLDCH</sub>   | Data Hold After LCLK High                   | -2                 |                                | -2                  |                            | ns    |
| t <sub>LCLKTWL</sub> | LCLK Width Low                              | $(t_{CK}/4) - 1$   | $(t_{CK}/4) + 1$               | $(t_{CK}/4) - 0.75$ | $(t_{CK}/4) + 1.5$         | ns    |
| t <sub>LCLKTWH</sub> | LCLK Width High                             | $(t_{CK}/4) - 1$   | $(t_{CK}/4) + 1$               | $(t_{CK}/4) - 1.5$  | $(t_{CK}/4) + 1$           | ns    |
| $t_{DLACLK}$         | LCLK Low Delay After LACK High              | $(t_{CK}/4) + 9$   | $(3 \times t_{\rm CL}/4) + 17$ | $(t_{CK}/4) + 9$    | $(3 \times t_{CL}/4) + 17$ | ns    |

REV. A -31-

 $<sup>\</sup>label{eq:NOTE} {}^{1}LACK \ will \ go \ low \ with \ t_{DLALC} \ relative \ to \ rising \ edge \ of \ LCLK \ after \ first \ nibble \ is \ received. \ LACK \ will \ not \ go \ low \ if \ the \ receiver's \ link \ buffer \ is \ not \ about \ to \ fill.$ 



#### RECEIVE



LACK GOES LOW ONLY AFFTER THE SECOND NIBBLE IS RECEIVED.

#### LINK PORT ENABLE/THREE-STATE DELAY FROM INSTRUCTION



#### LINK PORT INTERRUPT SETUP TIME



Figure 22. Link Ports

-32- REV. A

#### **Serial Ports**

|                                        |                                                                                           | 5 V             |                 | 3.3 V           |                  |          |
|----------------------------------------|-------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------------------|----------|
| Paramete                               | er                                                                                        | Min             | Max             | Min             | Max              | Units    |
| External                               | Clock                                                                                     |                 |                 |                 |                  |          |
| Timing Red                             | quirements:                                                                               |                 |                 |                 |                  |          |
| $t_{SFSE}$                             | TFS/RFS Setup Before TCLK/RCLK <sup>1</sup>                                               | 4               |                 | 4               |                  | ns       |
| $t_{HFSE}$                             | TFS/RFS Hold After TCLK/RCLK <sup>1, 2</sup>                                              | 4.5             |                 | 4.5             |                  | ns       |
| t <sub>SDRE</sub>                      | Receive Data Setup Before RCLK <sup>1</sup>                                               | 2               |                 | 2               |                  | ns       |
| t <sub>HDRE</sub>                      | Receive Data Hold After RCLK <sup>1</sup> TCLK/RCLK Width                                 | 4.5<br>9.5      |                 | 4.5             |                  | ns       |
| t <sub>SCLKW</sub>                     | TCLK/RCLK Width TCLK/RCLK Period                                                          |                 |                 | 1 *             |                  | ns<br>ns |
| t <sub>SCLK</sub>                      |                                                                                           | t <sub>CK</sub> |                 | t <sub>CK</sub> |                  | 115      |
| Internal (                             |                                                                                           |                 |                 |                 |                  |          |
| Timing Red                             | <i>purements:</i> TFS Setup Before TCLK <sup>1</sup> ; RFS Setup Before RCLK <sup>1</sup> | 9               |                 | 9               |                  | no       |
| t <sub>SFSI</sub><br>t <sub>HFSI</sub> | TFS/RFS Hold After TCLK/RCLK <sup>1, 2</sup>                                              | 1               |                 | 1               |                  | ns<br>ns |
| t <sub>SDRI</sub>                      | Receive Data Setup Before RCLK <sup>1</sup>                                               | 4               |                 | 4               |                  | ns       |
| t <sub>HDRI</sub>                      | Receive Data Hold After RCLK <sup>1</sup>                                                 | 3               |                 | 3               |                  | ns       |
|                                        |                                                                                           |                 |                 |                 |                  |          |
|                                        | or Internal Clock<br>Characteristics:                                                     |                 |                 |                 |                  |          |
| t <sub>DFSE</sub>                      | RFS Delay After RCLK (Internally Generated RFS) <sup>3</sup>                              |                 | 14              |                 | 14               | ns       |
| t <sub>HFSE</sub>                      | RFS Hold After RCLK (Internally Generated RFS) <sup>3</sup>                               | 3               |                 | 3               |                  | ns       |
| External                               | Clock                                                                                     |                 |                 |                 |                  |          |
|                                        | Characteristics:                                                                          |                 |                 |                 |                  |          |
| t <sub>DFSE</sub>                      | TFS Delay After TCLK (Internally Generated TFS) <sup>3</sup>                              |                 | 14              |                 | 14               | ns       |
| t <sub>HFSE</sub>                      | TFS Hold After TCLK (Internally Generated TFS) <sup>3</sup>                               | 3               |                 | 3               |                  | ns       |
| t <sub>DDTE</sub>                      | Transmit Data Delay After TCLK <sup>3</sup>                                               |                 | 17              |                 | 17               | ns       |
| $t_{HDTE}$                             | Transmit Data Hold After TCLK <sup>3</sup>                                                | 5               |                 | 5               |                  | ns       |
| Internal (                             | Clock                                                                                     |                 |                 |                 |                  |          |
| Switching (                            | Characteristics:                                                                          |                 |                 |                 |                  |          |
| $t_{DFSI}$                             | TFS Delay After TCLK (Internally Generated TFS) <sup>3</sup>                              |                 | 5               |                 | 5                | ns       |
| $t_{HFSI}$                             | TFS Hold After TCLK (Internally Generated TFS) <sup>3</sup>                               | -1.5            |                 | -1.5            |                  | ns       |
| $t_{DDTI}$                             | Transmit Data Delay After TCLK <sup>3</sup>                                               |                 | 8               |                 | 8                | ns       |
| $t_{HDTI}$                             | Transmit Data Hold After TCLK <sup>3</sup>                                                | 0               |                 | 0               |                  | ns       |
| t <sub>SCLKIW</sub>                    | TCLK/RCLK Width                                                                           | (SCLK/2) – 2    | (SCLK/2) + 2    | (SCLK/2) – 2.5  | (SCLK/2) + 2.5   | ns       |
|                                        | nd Three-State                                                                            |                 |                 |                 |                  |          |
|                                        | Characteristics:                                                                          |                 |                 |                 |                  |          |
| $t_{DDTEN}$                            | Data Enable from External TCLK <sup>3</sup>                                               | 3.5             |                 | 4               |                  | ns       |
| t <sub>DDTTE</sub>                     | Data Disable from External TCLK <sup>3</sup>                                              |                 | 11.5            |                 | 11.5             | ns       |
| t <sub>DDTIN</sub>                     | Data Enable from Internal TCLK <sup>3</sup>                                               | 0               | 2               | 0               | 2                | ns       |
| t <sub>DDTTI</sub>                     | Data Disable from Internal TCLK <sup>3</sup>                                              |                 | 3<br>23 + 3DT/8 |                 | 3<br>22 + 2DT/8  | ns<br>ns |
| t <sub>DCLK</sub>                      | TCLK/RCLK Delay from CLKIN SPORT Disable After CLKIN                                      |                 | 18              |                 | 23 + 3DT/8<br>18 | ns       |
| t <sub>DPTR</sub>                      |                                                                                           |                 | 10              |                 | 10               | 113      |
|                                        | Late Frame Sync                                                                           |                 |                 |                 |                  |          |
| t <sub>DDTLFSE</sub>                   | Characteristics: Data Delay from Late External TFS or                                     |                 | 13              |                 | 13.8             | ns       |
| DDTLFSE                                | External RFS with MCE = 1, MFD = $0^4$                                                    |                 | 1.3             |                 | 13.0             | 113      |
| t <sub>DDTENFS</sub>                   | Data Enable from late FS or MCE = 1, MFD = $0^4$                                          | 3.0             |                 | 3.5             |                  | ns       |
| DDIEMES                                |                                                                                           | l               |                 | <u> </u>        |                  |          |

To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width.

#### NOTES

REV. A \_\_33\_\_

<sup>&</sup>lt;sup>1</sup>Referenced to sample edge.

<sup>&</sup>lt;sup>2</sup>RFS hold after RCK when MCE = 1, MFD = 0 is 0.5 ns minimum from drive edge. TFS hold after TCK for late external TFS is 0.5 ns minimum from drive edge.

 $<sup>^3</sup>$ Referenced to drive edge.

 $<sup>^4\</sup>text{MCE}$  = 1, TFS enable and TFS valid follow  $t_{DDTLFSE}$  and  $t_{DDTENFS}.$ 

#### EXTERNAL RFS with MCE = 1, MFD = 0



#### LATE EXTERNAL TFS



Figure 23. External Late Frame Sync

\_34\_ REV. A

#### DATA RECEIVE- INTERNAL CLOCK DATA RECEIVE- EXTERNAL CLOCK DRIVE EDGE DRIVE EDGE SAMPLE EDGE t<sub>sclkiw</sub> t<sub>sclkw</sub> **RCLK** RCLK - t<sub>DESE</sub> t<sub>DESE</sub> **RFS RFS** → t<sub>HDRI</sub> > t<sub>SDRE</sub> +tHDRE → t<sub>SDRI</sub> DR

NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.



NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.



Figure 24. Serial Ports

REV. A \_35\_

#### **JTAG Test Access Port and Emulation**

|                   |                                                 | 5 '              | V   | 3.3              | $\mathbf{v}$ |       |
|-------------------|-------------------------------------------------|------------------|-----|------------------|--------------|-------|
| Parame            | ter                                             | Min              | Max | Min              | Max          | Units |
| Timing R          | lequirements:                                   |                  |     |                  |              |       |
| $t_{TCK}$         | TCK Period                                      | t <sub>CK</sub>  |     | t <sub>CK</sub>  |              | ns    |
| $t_{STAP}$        | TDI, TMS Setup Before TCK High                  | 5                |     | 5                |              | ns    |
| $t_{HTAP}$        | TDI, TMS Hold After TCK High                    | 6                |     | 6                |              | ns    |
| $t_{SSYS}$        | System Inputs Setup Before TCK Low <sup>1</sup> | 8                |     | 8                |              | ns    |
| $t_{HSYS}$        | System Inputs Hold After TCK Low <sup>1</sup>   | 18.5             |     | 19               |              | ns    |
| $t_{TRSTW}$       | TRST Pulsewidth                                 | 4t <sub>CK</sub> |     | 4t <sub>CK</sub> |              | ns    |
| Switching         | g Characteristics:                              |                  |     |                  |              |       |
| t <sub>DTDO</sub> | TDO Delay from TCK Low                          |                  | 13  |                  | 13           | ns    |
| $t_{DSYS}$        | System Outputs Delay After TCK Low <sup>2</sup> |                  | 20  |                  | 20           | ns    |

#### NOTES

NOTES  ${}^{1}\text{System Inputs} = \text{DATA}_{47-0}, \text{ADDR}_{31-0}, \overline{\text{RD}}, \overline{\text{WR}}, \text{ACK}, \overline{\text{SBTS}}, \overline{\text{SW}}, \overline{\text{HBR}}, \overline{\text{HBG}}, \overline{\text{CS}}, \overline{\text{DMARI}}, \overline{\text{DMAR2}}, \overline{\text{BR}}_{6-1}, \text{RPBA}, \overline{\text{IRQ}}_{2-0}, \text{FLAG2-0}, \text{DR0}, \text{DR1}, \text{TCLK0}, \text{TCLK1}, \text{RCLK0}, \text{RCLK1}, \text{TFS0}, \text{TFS1}, \text{RFS0}, \text{RFS1}, \text{LxDAT}_{3-0}, \text{LxCLK}, \text{LxACK}, \text{EBOOT}, \text{LBOOT}, \overline{\text{BMS}}, \text{CLKIN}, \overline{\text{RESET}}.$   ${}^{2}\text{System Outputs} = \text{DATA}_{47-0}, \text{ADDR}_{31-0}, \overline{\text{MS}}_{3-0}, \overline{\text{RD}}, \overline{\text{WR}}, \text{ACK}, \text{PAGE}, \text{ADRCLK}, \overline{\text{SW}}, \overline{\text{HBG}}, \text{REDY}, \overline{\text{DMAG1}}, \overline{\text{DMAG2}}, \overline{\text{BR}}_{6-1}, \overline{\text{CPA}}, \text{FLAG}_{2-0}, \text{TIMEXP}, \text{DT0}, \\ \text{DT1}, \text{TCLK0}, \text{TCLK1}, \text{RCLK0}, \text{RCLK1}, \text{TFS0}, \text{TFS1}, \text{RFS0}, \text{RFS1}, \text{LxDAT}_{3-0}, \text{LxCLK}, \text{LxACK}, \overline{\text{BMS}}.$ 



Figure 25. IEEE 11499.1 JTAG Test Access Port

-36-REV. A

#### **OUTPUT DRIVE CURRENTS**

Figure 26 shows typical I-V characteristics for the output drivers of the ADSP-2106x. The curves represent the current drive capability of the output drivers as a function of output voltage.



Figure 26. ADSP-2106x Typical Drive Currents ( $V_{DD} = 5 \text{ V}$ )

#### POWER DISSIPATION

Total power dissipation has two components, one due to internal circuitry and one due to the switching of external output drivers. Internal power dissipation is dependent on the instruction execution sequence and the data operands involved. Internal power dissipation is calculated in the following way:

$$P_{INT} = I_{DDIN} \times V_{DD}$$

The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on:

- the number of output pins that switch during each cycle (O)
- the maximum frequency at which they can switch (f)
- their load capacitance (C)
- their voltage swing (V<sub>DD</sub>)

and is calculated by:

$$P_{EXT} = O \times C \times V_{DD}^{2} \times f$$

The load capacitance should include the processor's package capacitance ( $C_{\rm IN}$ ). The switching frequency includes driving the load high and then back low. Address and data pins can drive high and low at a maximum rate of  $1/(2t_{\rm CK})$ . The write strobe can switch every cycle at a frequency of  $1/t_{\rm CK}$ . Select pins switch at  $1/(2t_{\rm CK})$ , but selects can switch on each cycle.

#### Example:

Estimate  $P_{EXT}$  with the following assumptions:

- -A system with one bank of external data memory RAM (32-bit)
- -Four 128K × 8 RAM chips are used, each with a load of 10 pF
- -External data memory writes occur every other cycle, a rate of  $1/(4t_{CK})$ , with 50% of the pins switching
- –The instruction cycle rate is 40 MHz ( $t_{CK}$  = 25 ns) and  $V_{DD}$  = 5.0 V.

The  $P_{\rm EXT}$  equation is calculated for each class of pins that can drive:

| Pin<br>Type         | # of<br>Pins       | %<br>Switching     | × C                                      | ×f                                           | $\times$ $V_{DD}^2$ | = P <sub>EXT</sub>                              |
|---------------------|--------------------|--------------------|------------------------------------------|----------------------------------------------|---------------------|-------------------------------------------------|
| Address MS0 WR Data | 15<br>1<br>1<br>32 | 50<br>0<br>-<br>50 | × 55 pF<br>× 55 pF<br>× 55 pF<br>× 25 pF | × 20 MHz<br>× 20 MHz<br>× 40 MHz<br>× 20 MHz | ×25 V<br>×25 V      | = 0.206 W<br>= 0.00 W<br>= 0.055 W<br>= 0.200 W |
| ADRCLK              | 1                  | -                  | × 25 pF<br>× 15 pF                       | 40 MHz                                       | × 25 V<br>× 25 V    | = 0.200  W<br>= $0.015 \text{ W}$               |

 $P_{EXT} (5 \text{ V}) = 0.476 \text{ W}$  $P_{EXT} (3.3 \text{ V}) = 0.207 \text{ W}$ 

A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation:

$$P_{TOTAL} = P_{EXT} + (I_{DDIN2} \times 5.0 \text{ V})$$

Note that the conditions causing a worst-case  $P_{\rm EXT}$  are different from those causing a worst-case  $P_{\rm INT}$ . Maximum  $P_{\rm INT}$  cannot occur while 100% of the output pins are switching from all ones to all zeros. Also note that it is not common for an application to have 100% or even 50% of the outputs switching simultaneously.

#### TEST CONDITIONS

#### **Output Disable Time**

Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by  $\Delta V$  is dependent on the capacitive load,  $C_L$ , and the load current,  $I_L$ . This decay time can be approximated by the following equation:

$$t_{DECAY} = \frac{C_L \, \Delta V}{I_L}$$

The output disable time,  $t_{DIS}$ , is the difference between  $t_{MEASURED}$  and  $t_{DECAY}$  as shown in Figure 27. The time  $t_{MEASURED}$  is the interval from when the reference signal switches to when the output voltage decays  $\Delta V$  from the measured output high or output low voltage.  $t_{DECAY}$  is calculated with test loads  $C_L$  and  $I_L$ , and with  $\Delta V$  equal to 0.5 V.

#### **Output Enable Time**

Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The output enable time,  $t_{\rm ENA}$ , is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram (Figure 27). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.

#### **Example System Hold Time Calculation**

To determine the data output hold time in a particular system, first calculate  $t_{DECAY}$  using the equation given above. Choose  $\Delta V$  to be the difference between the ADSP-2106x's output voltage and the input threshold for the device requiring the hold time. A typical  $\Delta V$  will be 0.4 V.  $C_L$  is the total bus capacitance (per data line), and  $I_L$  is the total leakage or three-state current

REV. A \_37\_

(per data line). The hold time will be  $t_{DECAY}$  plus the minimum disable time (i.e.,  $t_{HDWD}$  for the write cycle).



Figure 27. Output Enable/Disable



Figure 28. Equivalent Device Loading for AC Measurements (Includes All Fixtures)



Figure 29. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

#### **Capacitive Loading**

Output delays and holds are based on standard capacitive loads: 50 pF on all pins (see Figure 28). The delay and hold specifications given should be derated by a factor of 1.5 ns/50 pF for loads other than the nominal value of 50 pF. Figures 30 and 31 show how output rise time varies with capacitance. Figure 32 graphically shows how output delays and holds vary with load capacitance. (Note that this graph or derating does not apply to output disable delays; see the previous section Output Disable Time under Test Conditions.) The graphs of Figures 30, 31 and 32 may not be linear outside the ranges shown.



Figure 30. Typical Output Rise Time (10%–90%  $V_{DD}$ ) vs. Load Capacitance ( $V_{DD} = 5 \text{ V}$ )



Figure 31. Typical Output Rise Time (0.8 V -2.0 V) vs. Load Capacitance ( $V_{DD} = 5$  V)



Figure 32. Typical Output Delay or Hold vs. Load Capacitance (at Maximum Case Temperature) ( $V_{DD} = 5 \text{ V}$ )

\_38\_ REV. A



Figure 33. Typical Output Rise Time (10%–90%  $V_{DD}$ ) vs. Load Capacitance ( $V_{DD}$  = 3.3 V)



Figure 34. Typical Output Rise Time (0.8 V -2.0 V) vs. Load Capacitance ( $V_{DD} = 3.3$  V)



Figure 35. Typical Output Delay or Hold vs. Load Capacitance (at Maximum Case Temperature)  $(V_{DD} = 3.3 \text{ V})$ 

#### AD14060/AD14060L ASSEMBLY RECOMMENDATIONS SOCKET INFORMATION

Standard sockets and carriers are available for the AD14060/AD14060L, if needed. Socket part number IC53-3084-262 and carrier part number ICC-308-1 are available from Yamaichi Electronics.

#### **Trim and Form**

The AD14060/AD14060L will be shipped as shown on the final page of the data sheet with untrimmed and unformed leads and with the nonconductive tie bar in place. This avoids disturbance of lead spacing and coplanarity prior to assembly. Optimally, the leads should be trimmed, formed and solder-dipped just prior to placement on the board.

Trim/Form can be accomplished with a Universal Trim/Form, Customer-Designed Trim/Form, or with the Analog Devices' Developed Tooling described below.

A trim/form tool specific to the AD14060/AD14060L has been developed and is available for use by all parties at:

Tintronics Industries 2122-A Metro Circle Huntsville, AL 35801 205-650-0220 Contact Person: Tom Rice

The package outline and dimensions resulting from this tool are shown below. (Alternatively, the package can also be trimmed/ formed for cavity-down placement.)



REV. A \_39\_

#### PCB LAYOUT GUIDELINES

The drawing below assumes that the trim/form tooling described above is used. These recommendations are provided for user convenience and are recommendations only, based on standard practice. PCB pad footprint geometries and placement are illustrated.

NOTE: These drawings are recommended PCB layout guidelines only, and they assume that the trim/form tooling described above is used.



–40– REV. A

#### **Thermal Characteristics**

The AD14060/AD14060L is packaged in a 308-lead ceramic quad flatpack (CQFP). The package is optimized for thermal conduction through the core (base of the package) down to the mounting surface. The AD14060/AD14060L is specified for a case temperature ( $T_{CASE}$ ). Design of the mounting surface and attachment material should be such that  $T_{CASE}$  is not exceeded.

$$\theta_{JC} = 0.36^{\circ}C/W$$

#### **Thermal Cross-Section**

The data below, together with the detailed mechanical drawings at the end of the data sheet, allows for constructing simple thermal models for further analysis within targeted systems. The top layer of the package, where the die are mounted, is a metal  $V_{\rm DD}$  layer. The approximate metal area coverage from the metal planes and routing layers is estimated below.

#### **Thermal Conductivity**

| Material      | Thermal Conductivity<br>W/cm°C |  |  |  |  |
|---------------|--------------------------------|--|--|--|--|
| Ceramic       | 0.18                           |  |  |  |  |
| Kovar         | 0.14                           |  |  |  |  |
| Tungsten      | 1.78                           |  |  |  |  |
| Thermoplastic | 0.03                           |  |  |  |  |
| Silicon       | 1.45                           |  |  |  |  |

#### Metal Coverage Per Layer

| Layer             | Percent Metal<br>(1 Mil Thick) |
|-------------------|--------------------------------|
| $V_{\mathrm{DD}}$ | 88                             |
| SIG2              | 16                             |
| SIG3              | 14                             |
| GND               | 91                             |
| SIG4              | 15                             |
| SIG5              | 13                             |
| BASE              | 95                             |
|                   |                                |



REV. A —41—

#### MECHANICAL CHARACTERISTICS Lid Deflection Analysis

**External Pressure Reduction** 

| Delta Pressure | Deflection |
|----------------|------------|
| 12 psi         | 10.0 mil   |
| 15 psi         | 11.9 mil   |

#### **Mechanical Model**

The data below, together with the detailed mechanical drawings at the end of the data sheet, allows for construction of simple mechanical models for further analysis within targeted systems.

#### **Mechanical Properties**

| Material      | Modulus of Elasticity                |
|---------------|--------------------------------------|
| Ceramic       | $26 \times 10^3 \text{ kg/mm}^2$     |
| Kovar         | $14.1 \times 10^3 \text{ kg/mm}^2$   |
| Tungsten      | $35 \times 10^{3} \text{ kg/mm}^{2}$ |
| Thermoplastic | 279 kg/mm <sup>2</sup>               |
| Silicon       | $11 \times 10^3 \text{ kg/mm}^2$     |



#### 308-LEAD CQFP PIN CONFIGURATION



–42– REV. A

#### PIN CONFIGURATIONS

| Pin | Pin                     | Pin      | Pin                          | Pin | Pin                     | Pin | Pin                                 | Pin | Pin               | Pin | Pin              | Pin | Pin                    |
|-----|-------------------------|----------|------------------------------|-----|-------------------------|-----|-------------------------------------|-----|-------------------|-----|------------------|-----|------------------------|
| No. | Name                    | No.      | Name                         | No. | Name                    | No. | Name                                | No. | Name              | No. | Name             | No. | Name                   |
| 1   | WR                      | 45       | GND                          | 89  | ADDR13                  | 133 | ĪRQB0                               | 177 | LC4DAT2           | 221 | GND              | 265 | GND                    |
| 2   | $\overline{\text{RD}}$  | 46       | RFSD1                        | 90  | ADDR12                  | 134 | ĪRQB1                               | 178 | LC4DAT3           | 222 | LA3ACK           | 266 | DATA24                 |
| 3   | GND                     | 47       | RCLKD1                       | 91  | ADDR11                  | 135 | ĪRQB2                               | 179 | GND               | 223 | LA3CLK           | 267 | DATA25                 |
| 4   | $\overline{\text{CSA}}$ | 48       | DRD1                         | 92  | GND                     | 136 | GND                                 | 180 | LC3ACK            | 224 | LA3DAT0          | 268 | DATA26                 |
| 5   | $\overline{\text{CSB}}$ | 49       | TFSD1                        | 93  | ADDR10                  | 137 | ĪRQC0                               | 181 | LC3CLK            | 225 | LA3DAT1          | 269 | DATA27                 |
| 6   | $\overline{\text{CSC}}$ | 50       | TCLKD1                       | 94  | ADDR9                   | 138 | ĪRQC1                               | 182 | LC3DAT0           | 226 | LA3DAT2          | 270 | $V_{\mathrm{DD}}$      |
| 7   | $\overline{\text{CSD}}$ | 51       | DTD1                         | 95  | ADDR8                   | 139 | ĪRQC2                               | 183 | LC3DAT1           | 227 | LA3DAT3          | 271 | DATA28                 |
| 8   | GND                     | 52       | $V_{DD}$                     | 96  | $V_{\mathrm{DD}}$       | 140 | $\overline{\text{IRQ}}_{\text{D0}}$ | 184 | LC3DAT2           | 228 | $V_{DD}$         | 272 | DATA29                 |
| 9   | HBG                     | 53       | HBR                          | 97  | ADDR7                   | 141 | ĪRQD1                               | 185 | LC3DAT3           | 229 | LA1ACK           | 273 | DATA30                 |
| 10  | REDY                    | 54       | DMAR1                        | 98  | ADDR6                   | 142 | ĪRQD2                               | 186 | $V_{\mathrm{DD}}$ | 230 | LA1CLK           | 274 | DATA31                 |
| 11  | ADRCLK                  | 55       | DMAR2                        | 99  | ADDR5                   | 143 | $V_{ m DD}$                         | 187 | LC1ACK            | 231 | LA1DAT0          | 275 | GND                    |
| 12  | $V_{\mathrm{DD}}$       | 56       | <b>SBTS</b>                  | 100 | GND                     | 144 | EBOOTA                              | 188 | LC1CLK            | 232 | LA1DAT1          | 276 | DATA32                 |
| 13  | RFS0                    | 57       | BMSA                         | 101 | ADDR4                   | 145 | LBOOTA                              | 189 | LC1DAT0           | 233 | LA1DAT2          | 277 | DATA33                 |
| 14  | RCLK0                   | 58       | $\overline{\mathrm{BMSBCD}}$ | 102 | ADDR3                   | 146 | EBOOTBCD                            | 190 | LC1DAT1           | 234 | LA1DAT3          | 278 | DATA34                 |
| 15  | DR0                     | 59       | $\overline{SW}$              | 103 | ADDR2                   | 147 | LBOOTBCD                            | 191 | LC1DAT2           | 235 | GND              | 279 | DATA35                 |
| 16  | TFS0                    | 60       | GND                          | 104 | $V_{\mathrm{DD}}$       | 148 | GND                                 | 192 | LC1DAT3           | 236 | DATA0            | 280 | $V_{\mathrm{DD}}$      |
| 17  | TCLK0                   | 61       | MS0                          | 105 | ADDR1                   | 149 | RESET                               | 193 | GND               | 237 | DATA1            | 281 | DATA36                 |
| 18  | DT0                     | 62       | MS1                          | 106 | ADDR0                   | 150 | RPBA                                | 194 | LB4ACK            | 238 | DATA2            | 282 | DATA37                 |
| 19  | GND                     | 63       | MS2                          | 107 | FLAGA0                  | 151 | GND                                 | 195 | LB4CLK            | 239 | DATA3            | 283 | DATA38                 |
| 20  | CPAA                    | 64       | MS3                          | 108 | GND                     | 152 | LD4ACK                              | 196 | LB4DAT0           | 240 | $V_{DD}$         | 284 | DATA39                 |
| 21  | CPAB                    | 65       | $V_{DD}$                     | 109 | FLAGA2                  | 153 | LD4CLK                              | 197 | LB4DAT1           | 241 | DATA4            | 285 | GND                    |
| 22  | CPAC                    | 66       | ADDR31                       | 110 | FLAGB0                  | 154 | LD4DAT0                             | 198 | LB4DAT2           | 242 | DATA5            | 286 | DATA40                 |
| 23  | CPAD                    | 67       | ADDR30                       | 111 | FLAGB2                  | 155 | LD4DAT1                             | 199 | LB4DAT3           | 243 | DATA6            | 287 | DATA41                 |
| 24  | $V_{DD}$                | 68       | ADDR29                       | 112 | FLAGC0                  | 156 | LD4DAT2                             | 200 | $V_{DD}$          | 244 | DATA7            | 288 | CLKIN                  |
| 25  | RFSA1                   | 69       | GND                          | 113 | FLAGC2                  | 157 | LD4DAT3                             | 201 | LB3ACK            | 245 | GND              | 289 | GND                    |
| 26  | RCLKA1                  | 70       | ADDR28                       | 114 | FLAGD0                  | 158 | $V_{DD}$                            | 202 | LB3CLK            | 246 | DATA8            | 290 | DATA42                 |
| 27  | DRA1                    | 71       | ADDR27                       | 115 | FLAGD2                  | 159 | LD3ACK                              | 203 | LB3DAT0           | 247 | DATA9            | 291 | DATA43                 |
| 28  | TFSA1                   | 72       | ADDR26                       | 116 | $V_{DD}$                | 160 | LD3CLK                              | 204 | LB3DAT0           | 248 | DATA10           | 292 | $V_{DD}$               |
| 29  | TCLKA1                  | 73       | $V_{DD}$                     | 117 | FLAG1                   | 161 | LD3DAT0                             | 205 | LB3DAT1           | 249 | DATA10<br>DATA11 | 293 | DATA44                 |
| 30  | DTA1                    | 74       | ADDR25                       | 118 | EMU                     | 162 | LD3DAT0                             | 206 | LB3DAT3           | 250 | $V_{DD}$         | 294 | DATA45                 |
| 31  | GND                     | 75       | ADDR23<br>ADDR24             | 119 | TIMEXPA                 | 163 | LD3DAT1<br>LD3DAT2                  | 207 | GND               | 251 | DATA12           | 295 | DATA46                 |
| 32  | RFSB1                   | 76       | ADDR24<br>ADDR23             | 120 | TIMEXIA                 | 164 | LD3DAT2                             | 208 | LB1ACK            | 252 | DATA12<br>DATA13 | 296 | DATA40                 |
| 33  | RCLKB1                  | 77       | ADDR23<br>ADDR22             | 120 | TIMEXPC                 | 165 | GND                                 | 209 | LB1CLK            | 253 | DATA14           | 297 | GND                    |
| 34  | DRB1                    | 78       | ADDR22<br>ADDR21             | 121 | TIMEXPD                 | 166 | LD1ACK                              | 210 | LB1DAT0           | 254 | DATA14<br>DATA15 | 298 | $\frac{GND}{BR1}$      |
| 35  | TFSB1                   | 79       | ADDR21                       | 123 | GND                     | 167 | LD1ACK<br>LD1CLK                    | 211 | LB1DAT0           | 255 | GND              | 299 | $\frac{BR1}{BR2}$      |
|     |                         | 80       |                              | 123 | TDO                     | 168 |                                     | 211 |                   | 256 | DATA16           | 300 | $\frac{BR2}{BR3}$      |
| 36  | TCLKB1                  |          | V <sub>DD</sub>              |     | TRST                    |     | LD1DAT0                             |     | LB1DAT2           | 1   |                  |     | BR3<br>BR4             |
| 37  | DTB1                    | 81<br>82 | ADDR19                       | 125 | TDI                     | 169 | LD1DAT1<br>LD1DAT2                  | 213 | LB1DAT3           | 257 | DATA19           | 301 | $\frac{BR4}{BR5}$      |
| 38  | V <sub>DD</sub>         |          | ADDR18                       | 126 |                         | 170 |                                     | 214 | $V_{DD}$          | 258 | DATA18           | 302 | BR6                    |
| 39  | RFSC1                   | 83       | ADDR17                       | 127 | TMS                     | 171 | LD1DAT3                             | 215 | LA4ACK            | 259 | DATA19           | 303 |                        |
| 40  | RCLKC1                  | 84       | GND                          | 128 | TCK                     | 172 | V <sub>DD</sub>                     | 216 | LA4CLK            | 260 | V <sub>DD</sub>  | 304 | PAGE                   |
| 41  | DRC1                    | 85       | ADDR16                       | 129 | $\frac{V_{DD}}{W_{CD}}$ | 173 | LC4ACK                              | 217 | LA4DAT1           | 261 | DATA20           | 305 | $\frac{V_{DD}}{DMACI}$ |
| 42  | TFSC1                   | 86       | ADDR15                       | 130 | IRQA0                   | 174 | LC4CLK                              | 218 | LA4DAT1           | 262 | DATA21           | 306 | DMAG1                  |
| 43  | TCLKC1                  | 87       | ADDR14                       | 131 | IRQA1                   | 175 | LC4DAT0                             | 219 | LA4DAT2           | 263 | DATA22           | 307 | DMAG2                  |
| 44  | DTC1                    | 88       | $V_{\mathrm{DD}}$            | 132 | ĪRQA2                   | 176 | LC4DAT1                             | 220 | LA4DAT3           | 264 | DATA23           | 308 | ACK                    |

REV. A -43-

#### ORDERING GUIDE

| Part Number      | Case Temperature Range | SMD   | Instruction Rate | Operating Voltage |
|------------------|------------------------|-------|------------------|-------------------|
| AD14060BF-4      | -40°C to +100°C        | N/A   | 40 MHz           | 5 V               |
| AD14060LBF-4     | –40°C to +100°C        | N/A   | 40 MHz           | 3.3 V             |
| 5962-9750601HXC  | –40°C to +100°C        | QML-H | 40 MHz           | 5 V               |
| 5962-9750701HXC* | −40°C to +100°C        | QML-H | 40 MHz           | 3.3 V             |

<sup>\*</sup>Part numbers marked with an \* are shipping as x-grade (preproduction) material at the time of this printing. These parts are packaged in a 308-lead Ceramic Quad Flatpack Package (CQFP). MIL-SMD parts, in the same package, are in development.

#### PACKAGE DIMENSIONS

Dimensions shown in inches and (mm).

# 308-Lead Ceramic Quad Flatpack (CQFP) (QS-308)



–44– REV. A