

# **RS9113 Module Family**

**Datasheet** 

Version 3.3

September 2016

# Redpine Signals, Inc.

2107 N. First Street, #540 San Jose, CA 95131. Tel: (408) 748-3385 Fax: (408) 705-2019

Email: <a href="mailto:info@redpinesignals.com">info@redpinesignals.com</a>
Website: <a href="mailto:www.redpinesignals.com">www.redpinesignals.com</a>



#### Overview:

The RS9113 module family is based on Redpine Signals' RS9113 ultra-low-power Convergence SoC. These modules offer dual-band 1x1 802.11n, dual-mode Bluetooth 4.0 and ZigBee® 802.15.4 in a single device. They are high performance, long range and ultra-low power modules and include a proprietary multi-threaded MAC processor called ThreadArch®, digital and analog peripheral interfaces, baseband digital signal processor, calibration OTP memory, dual-band RF transceiver, dual-band high-power amplifiers, baluns, diplexers, diversity switch and Quad-SPI flash.

The modules are offered with two software architectures - hosted and embedded. The hosted variant (n-Link®) realizes a host-based architecture where the necessary MAC and PHY layers are implemented in the device to support highperformance, long range WLAN, Bluetooth and ZigBee applications in a 32-bit host processor over SDIO or USB interfaces. The embedded variants (WiSeConnect® and Connect-io-n®) realize WLAN, Bluetooth and ZigBee protocols along with Wi-Fi Direct™(1), WPA/WPA2-PSK, WPA/WPA2-Enterprise (EAP-TLS, EAP-FAST, EAP-TTLS, EAP-PEAP) (1) and a feature-rich networking stack thus providing a fully-integrated solution for embedded lowend wireless applications. These modules can be connected to 8/16/32-bit host processors through SPI, UART, USB and USB-CDC interfaces.

The modules are available in two hardware footprints. One footprint type comes with an integrated antenna and a U.FL connector and the other footprint comes without an integrated antenna.

#### **Applications:**

- Smartphones, Tablets and e-Readers
- VoWi-Fi phones
- Smart meters and in-home displays
- Industrial automation and telemetry
- MP3 music and MP4 video players
- Medical devices
- Industrial monitoring and control
- Home and building automation
- Wireless Headset

#### **Module Features:**

#### WLAN:

- Compliant to single-spatial stream IEEE 802.11
   a/b/g/n with dual band (2.4 and 5 GHz) support.
- Support for 20MHz and 40MHz (n-Link™ only) channel bandwidths.
- Transmit power up to +18dBm with integrated PA.
- Receive sensitivity of -97dBm.

#### Bluetooth:

- Compliant to dual-mode Bluetooth 4.0
- Transmit power up to 15dBm (class-1) with integrated PA.
- Receive sensitivity of -94 dBm.

#### ZigBee:

- Compliant to IEEE 802.15.4
- Transmit power up to 15 dBm with integrated PA.
- Receive sensitivity of -102 dBm.
- ZigBee Pro stack embedded.

#### n-Link®:

- Seamless integration with 32-bit processors over SDIO and USB.
- Host Drivers for Linux, Android and Windows<sup>2</sup>

#### WiSeConnect® and Connect-io-n®:

- WLAN, Bluetooth and ZigBee stacks embedded in the device.
- Supports Wi-Fi Direct™(¹), Access point mode, WPA/WPA2-PSK, WPA/WPA2-Enterprise (EAP-TLS, EAP-FAST, EAP-TTLS, EAP-PEAP) (¹)
- Bluetooth profiles embedded.<sup>3</sup>
- ZigBee Pro stack embedded.
- TCP/IP stack (IPv4/IPv6), HTTP/HTTPS, DHCP, ICMP, SSL 3.0/TLS1.2, Websockets, IGMP, FTP Client, SNTP, DNS, mDNS, DNS-SD, SNMP<sup>4</sup> embedded in the device.
- SPI, UART, USB, USB-CDC host interfaces.

#### General:

- FCC, IC, ETSI/CE Certified
- U.FL connector for external antenna connection.
- Dual external antenna for antenna diversity (n-Link™ only.
- Wireless firmware upgrade (for WiSeConnect™ and Connect-io-n™ only)
- Options for single supply of 3.0 to 3.6 V operation or multiple supplies for power saving<sup>5</sup>.
- Operating temperature range: -40°C to +85°C

<sup>&</sup>lt;sup>1</sup> This feature is specific to WiSeConnect® Modules and not available in Connect-io-n® Modules.

<sup>&</sup>lt;sup>2</sup> Drivers for Linux and Android available now. Contact Redpine Signals Sales (<u>sales@redpinesignals.com</u>) for availability of drivers Windows.

<sup>&</sup>lt;sup>3</sup> Refer to the Features section for list of profiles supported.

<sup>&</sup>lt;sup>4</sup> mDNS and DNS-SD supported in future software releases.

<sup>&</sup>lt;sup>5</sup> USB Interface needs VBUS level of 5V for detection and enumeration.



### **About this Document**

This document describes the RS9113 module family specifications. The document covers the modules' hardware and software features, package descriptions, pin descriptions, interface specifications, electrical characteristics, performance specifications, reliability and certification information and ordering information.

#### Disclaimer:

The information in this document pertains to information related to Redpine Signals, Inc. products. This information is provided as a service to our customers, and may be used for information purposes only. Redpine assumes no liabilities or responsibilities for errors or omissions in this document. This document may be changed at any time at Redpine's sole discretion without any prior notice to anyone.

Copyright © 2016 Redpine Signals, Inc. All rights reserved.



# **Table Of Contents**

| 1 | Ove   | rview                                                        | 7  |
|---|-------|--------------------------------------------------------------|----|
|   | 1.1   | Block Diagram                                                | 7  |
|   | 1.2   | Product Naming and Variants                                  | 8  |
| 2 |       | tures                                                        |    |
| 3 |       | kage Description                                             |    |
|   | 3.1   | Package Description of Module without Antenna (Package # P6) |    |
|   | 3.1.1 |                                                              |    |
|   | 3.1.2 |                                                              |    |
|   | 3.1.3 | _                                                            |    |
|   | 3.2   | Package Description of Module with Antenna (Package # P7)    | 20 |
|   | 3.2.1 |                                                              |    |
|   | 3.2.2 | Package Dimensions                                           | 21 |
|   | 3.2.3 | PCB Landing Pattern                                          | 23 |
|   | 3.1   | Recommended Reflow Profile                                   | 24 |
|   | 3.2   | Baking Instructions                                          | 24 |
| 4 | Pino  | out and Pin Description                                      | 25 |
|   | 4.1   | Pinout of Module without Antenna                             |    |
|   |       | Pinout of Module with Integrated Antenna                     |    |
|   |       | Pin Description                                              |    |
| 5 |       | cifications                                                  |    |
|   | •     |                                                              |    |
|   |       | Absolute Maximum Ratings                                     |    |
|   |       | Recommended Operating Conditions                             |    |
|   |       | DC Characteristics – Digital I/O Signals                     |    |
|   |       | AC Characteristics                                           |    |
|   | 5.4.1 |                                                              |    |
|   | -     | 4.1.1 Full Speed Mode                                        |    |
|   | _     | 4.1.2 High Speed Mode                                        |    |
|   | 5.4.2 |                                                              |    |
|   | _     | 4.2.1 Low Speed Mode                                         |    |
|   | 5.4.3 |                                                              |    |
|   |       | 4.3.1 Fast Speed Mode                                        |    |
|   |       | 4.3.2 High Speed Mode                                        |    |
|   | 5.4.4 |                                                              |    |
|   |       | USB Interface                                                |    |
|   |       | 4.5.1 Timing Characteristics                                 |    |
|   | _     | 4.5.2 Electrical Characteristics                             |    |
|   |       | 4.5.3 Voltage Thresholds                                     |    |
|   | 5.4.6 |                                                              |    |
|   | 5.5   | Regulatory Specifications and Certifications                 |    |
|   | 5.5.1 | • • •                                                        |    |
|   | 5.5.2 | •                                                            |    |
| 6 | Soft  | ware Architecture                                            |    |
| _ |       | n-Link® Software Architecture                                |    |
|   | 6.1.1 |                                                              |    |
|   | 0.1.1 | Operating System Support                                     |    |



| 6.2 WiSeConnect®/Connect-io-n® Software Architecture                            | . 50 |
|---------------------------------------------------------------------------------|------|
| 7 Module Marking and Ordering Information                                       | .52  |
| 7.1 Module Marking Information                                                  | . 52 |
| 7.2 Ordering Information                                                        | . 52 |
| 7.3 Collateral                                                                  |      |
| 7.3.1 Collateral for n-Link® Modules                                            |      |
| 7.3.2 Collateral for WiSeConnect®/Connect-io-n® Modules                         |      |
| 7.4 Packing Information                                                         |      |
| 7.5 Contact Information                                                         |      |
| 7.5 Contact information                                                         | . 30 |
| Table of Ciarros                                                                |      |
| <u>Table of Figures</u>                                                         |      |
|                                                                                 |      |
| Figure 1: Block Diagram of RS9113 Module without Integrated Antenna             |      |
| Figure 2: Block Diagram of RS9113 Module with Integrated Antenna                |      |
| Figure 3: RS9113 Modules' Naming Convention                                     |      |
| Figure 4: Package Dimensions of Module without Antenna                          |      |
| Figure 5: PCB Landing Pattern of Module without Antenna                         |      |
| Figure 6: Package Dimensions of Module with Antenna                             |      |
| Figure 7: PCB Landing Pattern of Module with Antenna                            |      |
| Figure 8: Reflow Diagram                                                        |      |
| Figure 9: Pinout Diagram of Module without Antenna                              |      |
| Figure 10: Pinout Diagram of Module with Antenna                                |      |
| Figure 11: SDIO Interface Timings – Full Speed Mode                             |      |
| Figure 12: SDIO Interface Timings – High Speed Mode                             |      |
| Figure 13: Slave SPI Interface Timings – Low Speed Mode                         |      |
| Figure 14: Slave SPI Interface Timings – High Speed Mode                        |      |
| Figure 15: Interface Timings – I <sup>2</sup> C Fast Speed Mode                 |      |
| Figure 16: Interface Timings – I <sup>2</sup> C High Speed Mode                 |      |
| Figure 17: Interface Timings – I <sup>2</sup> S                                 |      |
| Figure 18: Interface Timings – PCM                                              |      |
| Figure 19: Reset Timing                                                         |      |
| Figure 20: n-Link® Software Architecture                                        |      |
| Figure 21: WiSeConnect®/Connect-io-n® Software Architecture                     |      |
| Figure 22: Module Marking Information                                           |      |
| Figure 23: Mechanical Details of Tray for P6 Package                            |      |
| Figure 24: Mechanical Details of Tray for P7 Package                            | . 56 |
| T.11. CT.11                                                                     |      |
| <u>Table of Tables</u>                                                          |      |
|                                                                                 |      |
| Table 1: RS9113 Module Family Features                                          |      |
| Table 2: Mechanical Dimensions of Module without Antenna                        |      |
| Table 3: Mechanical Dimensions of Module with Antenna                           |      |
| Table 4: Pin Descriptions                                                       |      |
| Table 5: Absolute Maximum Ratings                                               |      |
| Table 6: Recommended Operating Conditions                                       |      |
| Table 7: Input/Output DC Characteristics                                        |      |
| Table 8: AC Characteristics – SDIO Full Speed Mode (as per SDIO v2.0 Protocol)  |      |
| Table 9: AC Characteristics – SDIO Full Speed Mode (on Silicon)                 |      |
| Table 10: AC Characteristics – SDIO High Speed Mode (as per SDIO v2.0 Protocol) |      |
| Table 11: AC Characteristics – SDIO High Speed Mode (on Silicon)                | .41  |
|                                                                                 |      |



| Table 12: AC Characteristics – Slave SPI Low Speed Mode         | 41 |
|-----------------------------------------------------------------|----|
| Table 13: AC Characteristics – Slave SPI High Speed Mode        | 42 |
| Table 14: AC Characteristics – I <sup>2</sup> C Fast Speed Mode | 43 |
| Table 15: AC Characteristics – I <sup>2</sup> C High Speed Mode | 44 |
| Table 16: AC Characteristics – I <sup>2</sup> S and PCM         |    |
| Table 17: Timing Characteristics for USB Interface              |    |
| Table 18: Electrical Characteristics for USB Interface          | 47 |
| Table 19: Input/Output DC Characteristics                       | 47 |
| Table 20: Regulatory Certifications                             | 48 |
| Table 21: Software Certifications                               |    |
| Table 22: Module Marking Information                            |    |



#### 1 Overview

The RS9113 n-Link®, WiSeConnect® and Connect-io-n® modules are M2M Combo modules based on Redpine Signals' RS9113 ultra-low-power Convergence SoC.

They differ in terms of the features embedded in the module's firmware and their performance. The n-Link® modules are high-performance modules which realize a zero-host architecture for the data path. The necessary MAC and PHY layers are implemented in the device to support WLAN, Bluetooth and ZigBee applications and they interface with 32-bit host processors over SDIO or USB interfaces. The WiSeConnect® and Connect-io-n® modules offer WLAN, ZigBee and Bluetooth protocols along with Wi-Fi Direct™(6), WPA/WPA2-PSK, WPA/WPA2-Enterprise (EAP-TLS, EAP-FAST, EAP-TTLS, EAP-PEAP) (6) and a feature-rich networking stack embedded in the device, thus providing a fully-integrated solution for embedded wireless applications. These modules can be interfaced to 8/16/32-bit host processors through SPI, UART, USB and USB-CDC interfaces.

All three modules are offered with and without an integrated antenna. The module with the integrated antenna also offers a U.FL connector for connecting an external antenna with an option to select either one of them.

### 1.1 Block Diagram

The following figures are the block diagrams for the modules with and without the integrated antenna.



Figure 1: Block Diagram of RS9113 Module without Integrated Antenna

<sup>&</sup>lt;sup>6</sup> This feature is specific to WiSeConnect® Modules.



Figure 2: Block Diagram of RS9113 Module with Integrated Antenna

### 1.2 Product Naming and Variants

The figure below shows the naming convention of the RS9113 Family Modules.



Figure 3: RS9113 Modules' Naming Convention



#### NOTE:

- 1) The possible combinations of 'XYZ' are 'N00', 'NB0', 'N0Z' and 'NBZ'.
- 2) The modules and the accompanying software/firmware support a maximum of two wireless protocols simultaneously.

For the full list of available module variants, please see the section on Ordering Information.



### 2 Features

The table below lists the features supported by the n-Link $^{\scriptsize @}$ , WiSeConnect $^{\scriptsize @}$  and Connect-io-n $^{\scriptsize @}$  modules.

| S.No. | Feature                                  | n-Link®                                                   | WiSeConnect®                                  | Connect-io-n®                                     |
|-------|------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|---------------------------------------------------|
| 1.    | Wireless Protocols                       | IEEE 802.11a, 802.11                                      | lb, 802.11g, 802.11n                          |                                                   |
|       |                                          | Bluetooth 4.0 (2.1+E                                      | DR, LE)                                       |                                                   |
|       |                                          | ZigBee 802.15.4                                           |                                               |                                                   |
| 2.    | Operational Modes Supported <sup>7</sup> | Wi-Fi Access Point<br>with support for<br>upto 32 clients | Wi-Fi Access Point w<br>8 clients and limited |                                                   |
|       |                                          | Wi-Fi Client                                              |                                               |                                                   |
|       |                                          | Wi-Fi Access Point<br>+ Client                            | NA                                            |                                                   |
|       |                                          | Wi-Fi Direct™                                             |                                               | NA                                                |
|       |                                          | Wi-Fi Client +<br>Bluetooth Classic<br>(EDR v2.1)         | Wi-Fi Client +<br>ZigBee End Device           | Wi-Fi Client +<br>Bluetooth Classic<br>(EDR v2.1) |
|       |                                          | Wi-Fi Client +<br>Bluetooth Low<br>Energy                 |                                               | Wi-Fi Client +<br>Bluetooth Low<br>Energy         |
|       |                                          | Wi-Fi Client +<br>ZigBee End Device                       |                                               | Wi-Fi Client +<br>ZigBee End Device               |
|       |                                          | ZigBee Router <sup>8</sup>                                |                                               |                                                   |
|       |                                          | ZigBee Coordinator <sup>8</sup>                           |                                               |                                                   |
| 3.    | WLAN Bandwidth                           | 20 and 40 MHz                                             | 20 MHz                                        |                                                   |
| 4.    | WLAN Data Rates                          | 802.11b: 1, 2, 5.5, 11                                    | Mbps                                          |                                                   |
|       |                                          | 802.11g: 6, 9, 12, 18, 24, 36, 48, 54 Mbps                |                                               |                                                   |
|       |                                          | 802.11n: MCS0 to MCS7 with and without Short GI           |                                               |                                                   |
| 5.    | WLAN Operating Frequency                 | 2412 MHz – 2484 MHz                                       |                                               |                                                   |
|       | Range                                    | 4910 MHz – 5825 MHz                                       |                                               |                                                   |
| 6.    | WLAN Modulation                          | OFDM with BPSK, QPSK, 16-QAM, and 64-QAM                  |                                               |                                                   |
|       |                                          | 802.11b with CCK an                                       | d DSSS                                        |                                                   |

<sup>&</sup>lt;sup>7</sup> For other co-existence modes not listed here, contact Redpine Signals Sales (<u>sales@redpinesignals.com</u>) for custom offerings.

<sup>&</sup>lt;sup>8</sup> Supported in future software releases.



| S.No. | Feature                                | n-Link®                                                                   | WiSeConnect®       | Connect-io-n® |
|-------|----------------------------------------|---------------------------------------------------------------------------|--------------------|---------------|
| 7.    | WLAN Transmit Power                    | 18 dBm                                                                    |                    |               |
| 8.    | WLAN Receive Sensitivity               | -97 dBm                                                                   |                    |               |
| 9.    | Bluetooth Data Rates                   | 1, 2, 3 Mbps                                                              |                    |               |
| 10.   | Bluetooth Operating Frequency<br>Range | 2402 MHz - 2480 MH                                                        | iz                 |               |
| 11.   | Bluetooth Channel Spacing              | BR, EDR – 1 MHz<br>LE – 2 MHz                                             |                    |               |
| 12.   | Bluetooth Modulation                   | GFSK, DQPSK, 8DPSK                                                        |                    |               |
| 13.   | Bluetooth Transmit Power               | 15 dBm (Class-1)                                                          |                    |               |
| 14.   | Bluetooth Receive Sensitivity          | -94 dBm                                                                   |                    |               |
| 15.   | ZigBee Data Rate                       | 250 kbps                                                                  |                    |               |
| 16.   | ZigBee Operating Frequency<br>Range    | 2405 MHz - 2480 MHz                                                       |                    |               |
| 17.   | ZigBee Modulation                      | DSSS                                                                      |                    |               |
| 18.   | ZigBee Transmit Power                  | 15 dBm                                                                    |                    |               |
| 19.   | ZigBee Receive Sensitivity             | -102 dBm                                                                  |                    |               |
| 20.   | Deep Sleep Current<br>Consumption      | < 10 μA in disconnected                                                   |                    |               |
| 21.   | Host Interfaces                        | SDIO 2.0                                                                  | SPI                |               |
|       |                                        | USB 2.0/1.1                                                               | UART               |               |
|       |                                        |                                                                           | USB 2.0/1.1        |               |
|       |                                        |                                                                           | USB-CDC            |               |
| 22.   | SDIO Host Interface                    | Compatible with SDIO standard version 2.0                                 | NA                 |               |
|       | <u> </u>                               | Maximum clock<br>speed of 50MHz                                           |                    |               |
| 23.   | USB Host Interface                     | Supports 480 Mbps High Speed (HS) mode and 12 Mbps Full Speed (FS) modes. |                    |               |
| 24.   | SPI Host Interface                     | NA                                                                        | Maximum clock spee | d of 80MHz    |



| S.No. | Feature                                  | n-Link®                                            | WiSeConnect®                                                                                                                                                                                                                                         | Connect-io-n®         |
|-------|------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|       |                                          |                                                    | Support for SPI Mode<br>CPHA=0) and 3 (CPO                                                                                                                                                                                                           |                       |
| 25.   | UART Host Interface                      | NA                                                 | Supported Baud Rates (bps): 9600,<br>19200, 38400, 57600, 115200, 230400,<br>460800, 921600                                                                                                                                                          |                       |
|       |                                          |                                                    | Support for AT and B<br>Configuration and Da                                                                                                                                                                                                         | -                     |
|       |                                          |                                                    | Support for 8 bits en                                                                                                                                                                                                                                | coding                |
|       |                                          |                                                    | Support for 1 stop bi                                                                                                                                                                                                                                | t                     |
|       |                                          |                                                    | Support for Auto Flor                                                                                                                                                                                                                                | w Control             |
|       |                                          |                                                    | Support for Transpar                                                                                                                                                                                                                                 | ent Mode              |
| 26.   | Software Architecture                    | Architecture for<br>Zero Host Load for<br>Datapath | Embedded Architecture which includes all network related features, including WLAN, Bluetooth, ZigBee stacks and a feature-rich TCP/IP stack embedded in the module. Option to bypass the TCP/IP stack and include only the Wireless protocol stacks. |                       |
| 27.   | Wireless Security Features               | WPA/WPA2<br>Personal                               | WPA/WPA2-<br>Personal                                                                                                                                                                                                                                | WPA/WPA2-<br>Personal |
|       |                                          | WPA/WPA2                                           | WPA/WPA2                                                                                                                                                                                                                                             | WPS                   |
|       |                                          | Enterprise Security                                | Enterprise <sup>9</sup> :                                                                                                                                                                                                                            | (embedded in the      |
|       |                                          | WPS                                                | EAP-TLS                                                                                                                                                                                                                                              | device)               |
|       |                                          | (in the Host)                                      | EAP-FAST                                                                                                                                                                                                                                             |                       |
|       |                                          |                                                    | EAP-TTLS                                                                                                                                                                                                                                             |                       |
|       |                                          |                                                    | EAP-PEAP                                                                                                                                                                                                                                             |                       |
|       |                                          |                                                    | WPS                                                                                                                                                                                                                                                  |                       |
|       |                                          |                                                    | (embedded in the device)                                                                                                                                                                                                                             |                       |
| 28.   | Advanced Security Features <sup>10</sup> | PUF Based Security                                 |                                                                                                                                                                                                                                                      |                       |
|       |                                          | AES 128/256-bit                                    |                                                                                                                                                                                                                                                      |                       |
|       |                                          | RSA                                                |                                                                                                                                                                                                                                                      |                       |

<sup>&</sup>lt;sup>9</sup> Supported only in Wi-Fi Client mode. For Enterprise Security methods not listed here, contact Redpine Signals Sales (<u>sales@redpinesignals.com</u>) for custom offerings.

<sup>&</sup>lt;sup>10</sup> These features are not part of the standard firmware. Contact Redpine Signals Sales (sales@redpinesignals.com) for details.



| S.No. | Feature                                   | n-Link®                                                                               | WiSeConnect®                                 | Connect-io-n®               |
|-------|-------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|
|       |                                           | SHA, SHA256                                                                           |                                              |                             |
|       |                                           | ECDH                                                                                  |                                              |                             |
| 29.   | Application throughputs <sup>11</sup>     | Upto 90 Mbps UDP                                                                      | With embedded TCP                            | /IP Stack:                  |
|       |                                           | Upto 70 Mbps TCP                                                                      | Upto 25 Mbps UDP                             |                             |
|       |                                           |                                                                                       | Upto 20 Mbps TCP                             |                             |
|       |                                           |                                                                                       | With TCP/IP Stack in                         | Host:                       |
|       |                                           |                                                                                       | Upto 40 Mbps UDP                             |                             |
|       |                                           |                                                                                       | Upto 25 Mbps TCP                             |                             |
| 30.   | Operating Temperature Range               | -40°C to +85°C                                                                        |                                              |                             |
| 31.   | Supply Voltages and Options <sup>12</sup> | Option 1: Single 3.0 t                                                                | to 3.6V Supply                               |                             |
|       |                                           | Option $2^{13}$ : A 3.0 to 3.6V Supply, a 1.8 to 3.6V Supply and a 1.9 to 3.6V Supply |                                              |                             |
| 32.   | WLAN Features                             | Dynamic selection of data rate depending on the channel statistics.                   |                                              |                             |
|       |                                           | Hardware accelerate                                                                   | ors for WEP 64/128-bit                       | , TKIP, AES and WPS         |
|       |                                           | Support for WMM                                                                       |                                              |                             |
|       |                                           | Support for AMPDU De-aggregation                                                      | Aggregation/De-aggre                         | gation and AMSDU            |
|       |                                           | Support for IEEE 802                                                                  | .11d/e/I, 802.11j <sup>14</sup> , 80         | 2.11w/k/v/r/h <sup>14</sup> |
| 33.   | TCP/IP Features                           | NA                                                                                    | TCP/IP Stack with IPv                        | 4, IPv6                     |
|       |                                           |                                                                                       | HTTP Server/Client                           |                             |
|       |                                           |                                                                                       | Static and Dynamic V<br>Objects (for HTML Se |                             |
|       |                                           |                                                                                       | DHCP Server/Client f                         | or IPv4 and IPv6            |
|       |                                           |                                                                                       | HTTPS Server/Client                          |                             |

<sup>&</sup>lt;sup>11</sup> The throughputs mentioned here have been recorded in an ideal environment on an x86 platform over USB. Throughputs observed in other environments might differ based on the host interface speeds (e.g., SPI/SDIO clock frequency, UART Baud Rate, etc.), host processor capabilities (CPU frequency, RAM, etc.), wireless medium, physical obstacles, distance, etc.

<sup>&</sup>lt;sup>12</sup> USB Interface needs VBUS level of 5V for detection and enumeration.

 $<sup>^{13}</sup>$  This option results in lower power consumption overall. Refer to the Module Integration Guide for details on the circuit.

<sup>&</sup>lt;sup>14</sup> Except 802.11h, all other features to be supported in future software releases. 802.11h is supported in n-Link™ only. Contact Redpine Signals Sales (<u>sales@redpinesignals.com</u>) for DFS certification for different regulatory domains.



| S.No. | Feature            | n-Link®                                                                                                                                               | WiSeConnect®                | Connect-io-n®   |
|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|
|       |                    |                                                                                                                                                       | ICMP                        |                 |
|       |                    |                                                                                                                                                       | SSL 3.0/TLS 1.2             |                 |
|       |                    |                                                                                                                                                       | Websockets                  |                 |
|       |                    |                                                                                                                                                       | DNS Client                  |                 |
|       |                    |                                                                                                                                                       | IGMP                        |                 |
|       |                    |                                                                                                                                                       | FTP Client                  |                 |
|       |                    |                                                                                                                                                       | SNTP                        |                 |
|       |                    |                                                                                                                                                       | mDNS Client <sup>15</sup>   |                 |
|       |                    |                                                                                                                                                       | DNS-SD Client <sup>15</sup> |                 |
|       |                    |                                                                                                                                                       | SNMP <sup>15</sup>          |                 |
| 34.   | Bluetooth Features | Supports Classic mode piconet with seven active slaves <sup>16</sup> .                                                                                |                             |                 |
|       |                    | Supports Low Energy mode with upto eight active slaves <sup>17</sup> .                                                                                |                             |                 |
|       |                    | Supports scatternet with two slave roles or one master role and one slave role while being visible <sup>18</sup> .                                    |                             |                 |
|       |                    | Proprietary Mode to support 15 active slaves by using the "reserved" bit <sup>18</sup> .                                                              |                             |                 |
|       |                    | Bluetooth security features: Authentication, Pairing and Encryption.                                                                                  |                             |                 |
|       |                    | Supports low power connection states such as hold and sniff modes with selectable sniff intervals <sup>19</sup> .                                     |                             |                 |
|       |                    | Adaptive Frequency Hopping (AFH), Interlaced scanning, Quality of Service, Channel Quality Driven Data Rate <sup>18</sup> .                           |                             |                 |
|       |                    | Channel assessment algorithm provides fast and accurate determination of occupied channels for use in adaptive frequency hopping mode <sup>18</sup> . |                             |                 |
|       |                    | Proprietary FEC for DQPSK and 8-PSK modes.                                                                                                            |                             |                 |
|       |                    | Provides finer granul                                                                                                                                 | arity of range vs. throu    | ughput control. |

<sup>&</sup>lt;sup>15</sup> mDNS, DNS-SD and SNMP supported in future software releases.

<sup>&</sup>lt;sup>16</sup> Current software releases support one slave.

<sup>&</sup>lt;sup>17</sup> WiSeConnect<sup>™</sup> release v1.6.1 onwards supports upto 8 active slaves and n-Link<sup>™</sup> release v1.2.0 onwards supports upto 3 active slaves. Support for upto 8 slaves for n-Link<sup>™</sup> to be added in future releases.

<sup>&</sup>lt;sup>18</sup> Supported in future software releases. Two slave roles can be supported only when LE mode is not

<sup>&</sup>lt;sup>19</sup> Hold supported in future software releases.



| S.No. | Feature                                    | n-Link®                                                                                                                | WiSeConnect®          | Connect-io-n®            |
|-------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|
| 35.   | Bluetooth Profiles/Protocols <sup>20</sup> | All profiles are to                                                                                                    | GAP                   |                          |
|       |                                            | be implemented in                                                                                                      | GATT                  |                          |
|       |                                            | the Host.                                                                                                              | SPP                   |                          |
|       |                                            |                                                                                                                        | SDP                   |                          |
|       |                                            |                                                                                                                        | SMP                   |                          |
|       |                                            |                                                                                                                        | L2CAP                 |                          |
|       |                                            |                                                                                                                        | RFCOMM                |                          |
|       |                                            |                                                                                                                        | iAP1                  |                          |
|       |                                            |                                                                                                                        | IAPI                  |                          |
| 36.   | ZigBee Features                            | MAC:                                                                                                                   |                       |                          |
|       |                                            | Supported modes: Zi device.                                                                                            | gBee Coordinator, Rou | uter <sup>21</sup> , End |
|       |                                            | PHY features: Beacon <sup>18</sup> , Non-Beacon, CCM Security, Promiscuous mode.                                       |                       |                          |
|       |                                            | Power saving using End Device Sleep, network periodic sleep.                                                           |                       |                          |
|       |                                            | Supports CCM* Security levels 1-7.                                                                                     |                       |                          |
|       |                                            | Supports Active scan, channel selection, Association and Disassociation, Orphan scanning, and coordinator realignment. |                       |                          |
|       |                                            | Network Layer:                                                                                                         |                       |                          |
|       |                                            | Network Discovery                                                                                                      |                       |                          |
|       |                                            | Energy Detection Sca                                                                                                   | an                    |                          |
|       |                                            | Network Formation                                                                                                      |                       |                          |
|       |                                            | Permit Joining                                                                                                         |                       |                          |
|       |                                            | Network Join                                                                                                           |                       |                          |
|       |                                            | Network Rejoin                                                                                                         |                       |                          |
|       |                                            | Stochastic Addressing                                                                                                  |                       |                          |
|       |                                            | Network Leave                                                                                                          |                       |                          |
|       |                                            | Network Reset                                                                                                          |                       |                          |
|       |                                            | Routing (Symmetric) Address Conflict                                                                                   |                       |                          |
|       |                                            | PAN ID Conflict                                                                                                        |                       |                          |
|       |                                            | Network Status Upda                                                                                                    | ates                  |                          |
|       |                                            | Link Status Command                                                                                                    |                       |                          |

 $<sup>^{20}</sup>$  Profiles not listed here can be offered as part of custom firmware. Contact Redpine Signals Sales ( $\underline{\mathsf{sales@redpinesignals.com}}$ ) for details.

<sup>&</sup>lt;sup>21</sup> Coordinator and Router modes supported in future software releases.



| S.No. | Feature                        | n-Link®                                                                                                                                                                                                                                                                                                | WiSeConnect®                                                                                                              | Connect-io-n® |  |
|-------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------|--|
| 5     | reactive                       |                                                                                                                                                                                                                                                                                                        |                                                                                                                           | Connect to it |  |
|       |                                | ·                                                                                                                                                                                                                                                                                                      | Data Transmission (Unicast and Broadcast)                                                                                 |               |  |
|       |                                | _                                                                                                                                                                                                                                                                                                      | NIB Management                                                                                                            |               |  |
|       |                                | Many-to-one and so                                                                                                                                                                                                                                                                                     | =                                                                                                                         |               |  |
|       |                                | Multicast relaying an                                                                                                                                                                                                                                                                                  | id route discovery                                                                                                        |               |  |
|       |                                | APS Layer:                                                                                                                                                                                                                                                                                             |                                                                                                                           |               |  |
|       |                                | APSDE Data primitive                                                                                                                                                                                                                                                                                   | 20                                                                                                                        |               |  |
|       |                                | -                                                                                                                                                                                                                                                                                                      |                                                                                                                           |               |  |
|       |                                | APSME Group Servic                                                                                                                                                                                                                                                                                     |                                                                                                                           |               |  |
|       |                                | APSME Binding Servi                                                                                                                                                                                                                                                                                    |                                                                                                                           |               |  |
|       |                                | APSME Fragmentation                                                                                                                                                                                                                                                                                    | on service                                                                                                                |               |  |
|       |                                | Reliable Transport                                                                                                                                                                                                                                                                                     |                                                                                                                           |               |  |
|       |                                | Duplicate Rejection                                                                                                                                                                                                                                                                                    |                                                                                                                           |               |  |
|       |                                | APS Layer Security                                                                                                                                                                                                                                                                                     |                                                                                                                           |               |  |
|       |                                | ZDO/ZDP Layer:                                                                                                                                                                                                                                                                                         |                                                                                                                           |               |  |
|       |                                | Device Discovery                                                                                                                                                                                                                                                                                       |                                                                                                                           |               |  |
|       |                                | Service Discovery                                                                                                                                                                                                                                                                                      |                                                                                                                           |               |  |
|       |                                | Security Manager                                                                                                                                                                                                                                                                                       |                                                                                                                           |               |  |
|       |                                | Node Manager                                                                                                                                                                                                                                                                                           |                                                                                                                           |               |  |
|       |                                | Network Manager                                                                                                                                                                                                                                                                                        |                                                                                                                           |               |  |
|       |                                | Binding Manager                                                                                                                                                                                                                                                                                        |                                                                                                                           |               |  |
|       |                                | Group Manager                                                                                                                                                                                                                                                                                          |                                                                                                                           |               |  |
|       |                                | Startup Attributes Se                                                                                                                                                                                                                                                                                  | et                                                                                                                        |               |  |
| 37.   | Power Save Modes <sup>22</sup> | Dynamic Clock Gatin                                                                                                                                                                                                                                                                                    | g                                                                                                                         |               |  |
|       |                                | , ,                                                                                                                                                                                                                                                                                                    | Low Power (LP) Mode – Modem and RF Transceiver Powered off. Host Interface is active. Supported with all host interfaces. |               |  |
|       |                                | Ultra-Low Power (ULP) Mode – Most of the module powered off except for a small portion running a timer. Host interface is inactive. Entry and exit of sleep mode can be through packet or GPIO based handshake. Supported only in SPI, UART (WiSeConnect® and Connect-io-n®) and SDIO (n-Link®) modes. |                                                                                                                           |               |  |
| 38.   | Miscellaneous Features         | Automatic Firmware Checksum validation and                                                                                                                                                                                                                                                             | Wireless Firmware U<br>Wireless Configuration                                                                             |               |  |

<sup>&</sup>lt;sup>22</sup> Refer to Technical Reference Manual of n-Link® Modules and Programmer Reference Manual/API User Guide of WiSeConnect® and Connect-io-n® Modules for more details on how to use these modes. Refer to the GPIO section of the Pin Description table to understand the signal requirements for these modes.



| S.No. | Feature | n-Link®                 | WiSeConnect® | Connect-io-n® |
|-------|---------|-------------------------|--------------|---------------|
|       |         | upgrade at power-<br>up |              |               |

Table 1: RS9113 Module Family Features



# 3 Package Description

The RS9113 Modules are offered in two package variants – one with an integrated antenna (and U.FL connector) and the other without an antenna.

# 3.1 Package Description of Module without Antenna (Package # P6)

#### 3.1.1 Mechanical Characteristics

| Parameter         | Value (L X W X H) | Units |
|-------------------|-------------------|-------|
| Module Dimensions | 14 x 15 x 2.1     | mm    |
| Tolerance         | ±0.2              | mm    |

Table 2: Mechanical Dimensions of Module without Antenna



#### 3.1.2 Package Dimensions

# TOP VIEW



PAD SIZE 0.40mm x 0.60mm CORNERPAD SIZE 0.60mm x 0.60mm PAD PITCH:0.70mm

ALL DIMENSIONS ARE IN MM



Figure 4: Package Dimensions of Module without Antenna



### 3.1.3 PCB Landing Pattern

### TOP VIEW



All Dimensions are in mm
Pad size 0.48 mm x 0.72 mm
Corner Pad size 0.72 mm x 0.72 mm
Pad pitch 0.70 mm



Figure 5: PCB Landing Pattern of Module without Antenna

### 3.2 Package Description of Module with Antenna (Package # P7)

### 3.2.1 Mechanical Characteristics

| Parameter         | Value (L X W X H) | Units |
|-------------------|-------------------|-------|
| Module Dimensions | 27 x 16 x 3.1     | mm    |
| Tolerance         | ±0.2              | mm    |

Table 3: Mechanical Dimensions of Module with Antenna



#### 3.2.2 Package Dimensions



All Dimensions are in mm





Figure 6: Package Dimensions of Module with Antenna



### 3.2.3 PCB Landing Pattern



Figure 7: PCB Landing Pattern of Module with Antenna



#### 3.1 Recommended Reflow Profile



Figure 8: Reflow Diagram

Note: The profile shown is based on SAC 305 solder (3% silver, 0.5% copper). We recommend the ALPHA OM-338 lead-free solder paste. This profile is provided mainly for guidance. The total dwell time depends on the thermal mass of the assembled board and the sensitivity of the components on it. The recommended belt speed is 50-60 Cm/Min. A finished module can go through 2 more reflow processes

### 3.2 Baking Instructions

The RS9113 module packages are moisture sensitive and devices must be handled appropriately. After the devices are removed from their vacuum sealed packs, they should be taken through reflow for board assembly within 168 hours at room conditions, or stored at under 10% relative humidity. If these conditions are not met, the devices must be baked before reflow. The recommended baking time is nine hours at 125°C.



## 4 Pinout and Pin Description

### 4.1 Pinout of Module without Antenna



Figure 9: Pinout Diagram of Module without Antenna





Figure 10: Pinout Diagram of Module with Antenna

### 4.3 Pin Description

This section describes the pins of the two packages of the RS9113 Module family. The information contained here should be used along with the information in the Module Integration Guide.



| S.No    | Pin Name                           | Pin # in P6 | Pin # in P7 | Direction       | Description                                                                                                                                                                                                        |  |  |  |
|---------|------------------------------------|-------------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Control | Control and RF Interface           |             |             |                 |                                                                                                                                                                                                                    |  |  |  |
| 1.      | RESET_N                            | 74          | 51          | Input           | Active-low asynchronous reset signal.<br>The minimum reset assertion time is 20 ms.                                                                                                                                |  |  |  |
| 2.      | RF_OUT_2                           | 32          |             | RF In/RF<br>Out | Default Antenna port. Connect to Antenna with a $50~\Omega$ impedance. Refer to Module Integration Guide for details.                                                                                              |  |  |  |
| 3.      | RF_OUT_1                           | 37          |             | RF In/RF<br>Out | Used in the case of Antenna Diversity <sup>23</sup> . If used, connect to Antenna with a 50 $\Omega$ impedance and follow same guidelines as RF_OUT_2 from Module Integration Guide. If unused, leave unconnected. |  |  |  |
| Power a | and Ground Interface <sup>24</sup> |             |             |                 |                                                                                                                                                                                                                    |  |  |  |
| 4.      | VIN_MOD                            | 49          | 33          | Input           | 3.3V Digital Power Supply                                                                                                                                                                                          |  |  |  |
| 5.      | ANA33                              | 50          | 34          | Input           | 1.9V to 3.6V Analog Power Supply                                                                                                                                                                                   |  |  |  |
| 6.      | SDIO_VDD_18_33                     | 27          | 19          | Input           | 3.3V Digital Power Supply                                                                                                                                                                                          |  |  |  |
| 7.      | VBATT                              | 100         | 52          | Input           | 1.8V to 3.6V Digital Power Supply.                                                                                                                                                                                 |  |  |  |
| 8.      | VRF33                              | 52, 53      |             | Input           | 3.3V Analog Supply for the RF Transceiver.                                                                                                                                                                         |  |  |  |
| 9.      | VDD33                              | 59          |             | Input           | 3.3V Digital Supply for the RF<br>Transceiver.                                                                                                                                                                     |  |  |  |
| 10.     | VOUTLDOP1                          | 92          | 37          | Output          | USB Mode: Connect to USB_VDDD. Other Modes: Leave unconnected.                                                                                                                                                     |  |  |  |
| 11.     | VOUTLDOP3                          | 66          | 40          | Output          | USB Mode: Connect to USB_VDDP. Other Modes: Leave unconnected.                                                                                                                                                     |  |  |  |
| 12.     | VOUTLDOP1A                         | 63          |             | Output          | Connect to BBP_LMAC_VDD_12 through a filter. Refer to the Module Integration Guide for more details.                                                                                                               |  |  |  |
| 13.     | BBP_LMAC_VDD_12                    | 91          |             | Input           | Connect to the VOUTLDOP1A pin through a filter. Refer to the Module Integration Guide for more details.                                                                                                            |  |  |  |
| 14.     | USB_VDDA                           | 14          | 43          | Input           | USB Mode: 3.3V Analog Supply.                                                                                                                                                                                      |  |  |  |
|         | · ·                                |             |             |                 | •                                                                                                                                                                                                                  |  |  |  |

<sup>&</sup>lt;sup>23</sup> Supported in future software releases.

<sup>&</sup>lt;sup>24</sup> Refer to the Module Integration Guide for recommendations on different supplies.



| S.No     | Pin Name                 | Pin # in P6                | Pin # in P7                | Direction | Description                                           |
|----------|--------------------------|----------------------------|----------------------------|-----------|-------------------------------------------------------|
|          |                          |                            |                            |           | Other Modes: Connect to Ground.                       |
| 15.      | USB_VDDS                 | 23                         | 22                         | Input     | USB Mode: 3.3V Digital Supply.                        |
|          |                          |                            |                            |           | Other Modes: Connect to Ground.                       |
| 16.      | USB_VDDP                 | 77                         | 21                         | Input     | USB Mode: Connect to VOUTLDOP3.                       |
|          |                          |                            |                            |           | Other Modes: Connect to Ground.                       |
| 17.      | USB_VDDD                 | 15                         | 42                         | Input     | USB Mode: Connect to VOUTLDOP1.                       |
|          |                          |                            |                            |           | Other Modes: Connect to Ground.                       |
| 18.      | GND                      | 1, 20, 33,<br>34, 35, 36,  | 53, 54, 55,<br>56, 57, 58, | Ground    | Common Ground                                         |
|          |                          | 38, 42, 43,                | 59, 60, 61,                |           |                                                       |
|          |                          | 44, 45, 47,<br>48, 51, 57, | 62, 63, 64,<br>65, 66, 67, |           |                                                       |
|          |                          | 67, 85, 86,                | 68, 69, 70,                |           |                                                       |
|          |                          | 87, 88, 90,                | 71, 72, 73,                |           |                                                       |
|          |                          | 101                        | 74, 75, 76,<br>77, 78, 79  |           |                                                       |
|          |                          |                            |                            |           |                                                       |
| SDIO, SI | ave SPI and USB Interfac | ces                        |                            |           |                                                       |
| 19.      | SDIO_CLK/SPI_CLK         | 25                         | 18                         | Input     | SDIO & SPI Modes: Interface clock from Host processor |
|          |                          |                            |                            |           |                                                       |
|          |                          |                            |                            | Input     | Other modes: Reserved. Connect to Ground.             |
| 20.      | SDIO_CMD/SPI_CSN         | 24                         | 17                         | Inout     | SDIO Mode: SDIO Interface Command<br>Signal           |
|          |                          |                            |                            | Input     | SPI Mode: Active-low SPI Chip Select<br>Signal        |
|          |                          |                            |                            | Input     | Other Modes: Reserved. Connect to Ground.             |
| 21.      | SDIO_DATAO/SPI_M<br>OSI  | 78                         | 13                         | Inout     | SDIO Mode: SDIO Interface Data0<br>Signal             |
|          |                          |                            |                            | Input     | SPI Mode: SPI Master-Out-Slave-In<br>Signal           |
|          |                          |                            |                            | Output    | Other Modes: Reserved. Leave unconnected.             |
| 22.      | SDIO_DATA1/SPI_MI<br>SO  | 79                         | 14                         | Inout     | SDIO Mode: SDIO Interface DATA1<br>Signal             |



| S.No | Pin Name             | Pin # in P6 | Pin # in P7 | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------------------|-------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                      |             |             | Output    | SPI Mode: SPI Master-In-Slave-Out<br>Signal                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |                      |             |             | Input     | Other Modes: Reserved. Connect to Ground.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 23.  | SDIO_DATA2/SPI_INT R | 26          | 16          | Inout     | SDIO Mode: SDIO Interface DATA2<br>Signal                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |                      |             |             | Output    | SPI Mode: Interrupt Signal to the Host. Active-high level, Active-low level and Open Drain modes are supported. In ULP mode, a pull-up or pull-down resistor of 100 kΩ might be required depending on whether the signal is configured as Active-low or Active-high. The pull-up/pull-down resistor can be avoided if the Host can mask this interrupt before the module enters ULP Sleep mode and unmask it after it exits ULP Sleep mode. |
|      |                      |             |             | Input     | Other modes: Reserved. Connect to Ground.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 24.  | SDIO_DATA3           | 80          | 80 15       | Inout     | SDIO Mode: SDIO Interface DATA3<br>Signal                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |                      |             |             | Input     | Other Modes: Reserved. Connect to Ground.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25.  | USB_VBUS             | 16          | 9           | Input     | USB Mode: 5V VBUS Signal from USB Connector.                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                      |             |             | Input     | Other Modes: Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 26.  | USB_DN               | 17          | 10          | Inout     | Negative Data Channel from USB<br>Connector.                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                      |             |             | Inout     | Other Modes: Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 27.  | USB_DP               | 18          | 11          | Inout     | Positive Data Channel from USB<br>Connector.                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                      |             |             | Inout     | Other Modes: Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 28.  | USB_ID               | 19          | 12          | Inout     | ID signal from USB Connector.                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                      |             |             | Inout     | Other Modes: Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                             |



| S.No    | Pin Name                     | Pin # in P6 | Pin # in P7 | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------|------------------------------|-------------|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| GPIO In | GPIO Interface <sup>25</sup> |             |             |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 29.     | GPIO_0                       | 75          |             | Inout     | Reserved – connect a 100 k $\Omega$ pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 30.     | GPIO_1                       | 11          |             | Inout     | Reserved – connect a 100 k $\Omega$ pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 31.     | GPIO_2/HOST_WAKE<br>UP       | 10          | 26          | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|         |                              |             |             | Output    | Host Wakeup Interrupt Mode: This pin is used by firmware to indicate a pending packet to the Host processor. It should be used only if the Host processor is not able to wake up from a sleep state using the host interface specific interrupt like SDIO_DATA2/SPI_INTR. A pull up or pull down has to be placed on this pin based on whether the pin is configured as active low or active high interrupt in the Host processor, respectively. This feature can be enabled and configured through API (for WiSeConnect®/Connect-io-n®) and driver settings (for n-Link®). |  |  |  |  |
| 32.     | GPIO_3                       | 22          |             | Inout     | Reserved – connect a 100 kΩ pull-up resistor if ULP Sleep Mode is used and VINMOD (3.3V) is not switched off using an external load switch and HOST_BB_EN signal – refer to the Module Integration Guide for the circuit details.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 33.     | GPIO_4                       | 12          |             | Inout     | Reserved – connect a 100 kΩ pull-up resistor if ULP Sleep Mode is used and VINMOD (3.3V) is not switched off using an external load switch and HOST_BB_EN signal – refer to the Module Integration Guide for the circuit details.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 34.     | GPIO_5                       | 13          |             | Inout     | Reserved – connect a 100 kΩ pull-up resistor if ULP Sleep Mode is used and VINMOD (3.3V) is not switched off using an external load switch and                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

 $<sup>^{25}</sup>$  All unused GPIOs can be configured by the Host processor (through a software command) as outputs to reduce current consumption.



| S.No | Pin Name         | Pin # in P6 | Pin # in P7 | Direction | Description                                                                                                                                                                                                                                                                                                                                                         |
|------|------------------|-------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                  |             |             |           | HOST_BB_EN signal – refer to the Module Integration Guide for the circuit details.                                                                                                                                                                                                                                                                                  |
| 35.  | GPIO_6           | 76          |             | Inout     | Reserved – connect a 100 k $\Omega$ pull-up resistor if ULP Sleep Mode is used and VINMOD (3.3V) is not switched off using an external load switch and HOST_BB_EN signal – refer to the Module Integration Guide for the circuit details.                                                                                                                           |
| 36.  | GPIO_7/I2C_SCL   | 30          | 23          | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                   |
|      |                  |             |             | Input     | I <sup>2</sup> C Mode: I <sup>2</sup> C interface clock signal – connect a 10 kΩ pull-up resistor on this signal as per the I <sup>2</sup> C standard. This feature is supported only when the I <sup>2</sup> S mode is enabled in the n-Link™ releases v1.5.0 onwards. In WiSeConnect™ this feature is supported for IAP communication from release 1.6.0 onwards. |
| 37.  | GPIO_8/I2C_SDA   | 83          | 29          | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                   |
|      |                  |             |             | Inout     | I <sup>2</sup> C Mode: I <sup>2</sup> C interface data signal – connect a 10 kΩ pull-up resistor on this signal as per the I <sup>2</sup> C standard. This feature is supported only when the I <sup>2</sup> S mode is enabled in the n-Link™ releases v1.5.0 onwards. In WiSeConnect™ this feature is supported for IAP communication from release 1.6.0 onwards.  |
| 38.  | GPIO_9/UART1_RX  | 7           | 6           | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                   |
|      |                  |             |             | Input     | UART Mode: UART 1 Serial Input. This pin is configured as UART pin if UART is selected as the Host Interface.                                                                                                                                                                                                                                                       |
| 39.  | GPIO_10/UART1_TX | 6           | 5           | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                   |
|      |                  |             |             | Output    | UART Mode: UART 1 Serial Output. This pin is configured as UART pin if UART is selected as the Host Interface.                                                                                                                                                                                                                                                      |



| S.No | Pin Name                                   | Pin # in P6 | Pin # in P7 | Direction                                                                                                      | Description                                                                                                                                                                                                            |
|------|--------------------------------------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40.  | GPIO_11/UART1_RTS<br>/I2S_CLK/PCM_CLK      | 8           | 7           | Inout                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                      |
|      |                                            |             |             | Output                                                                                                         | UART Mode: UART 1 Request To Send – connect a 100 k $\Omega$ pull-down resistor if the host is not controlling this signal at all times. This pin is configured as UART pin if UART is selected as the Host Interface. |
|      |                                            |             |             | Input                                                                                                          | I <sup>2</sup> S Mode: I2S Clock signal. Supported only in n-Link™ in Slave mode from release v1.5.0 onwards.                                                                                                          |
|      |                                            |             |             | Input                                                                                                          | PCM Mode: PCM Clock signal. Supported only in n-Link™ in Slave mode from release v1.5.0 onwards.                                                                                                                       |
| 41.  | 41. GPIO_12/UART1_CTS /I2S_WS/PCM_FSYN C   | _           | 41          | Inout                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                      |
|      |                                            |             |             | Input                                                                                                          | UART Mode: UART 1 Clear To Send – connect a 100 k $\Omega$ pull-down resistor if the host is not controlling this signal at all times. This pin is configured as UART pin if UART is selected as the Host Interface.   |
|      |                                            |             |             |                                                                                                                | Input                                                                                                                                                                                                                  |
|      |                                            |             |             | Input                                                                                                          | PCM Mode: PCM FSYNC signal. Supported only in n-Link™ in Slave mode from release v1.5.0 onwards.                                                                                                                       |
| 42.  | 42. GPIO_13/I2S_DIN/PC M_MOSI/DBG_UART _RX | 71          | 49          | Inout                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                      |
|      |                                            |             |             | Input                                                                                                          | UART Mode: UART 2 (Debug) Serial Input.                                                                                                                                                                                |
|      |                                            |             |             | Input                                                                                                          | I <sup>2</sup> S Mode: I2S Data Input signal.<br>Supported only in n-Link™ in Slave<br>mode from release v1.5.0 onwards.                                                                                               |
|      |                                            |             | Input       | PCM Mode: PCM Master-Out-Slave-In signal. Supported only in n-Link™ in Slave mode from release v1.5.0 onwards. |                                                                                                                                                                                                                        |



| S.No | Pin Name                             | Pin # in P6 | Pin # in P7 | Direction                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|--------------------------------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43.  | GPIO_14/I2S_DOUT/<br>PCM_MISO/DBG_UA | 9           | 8           | Inout                                                                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      | RT_TX                                |             |             | Output                                                                                                                                                         | UART Mode: UART 2 (Debug) Serial<br>Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |                                      |             |             | Output                                                                                                                                                         | I <sup>2</sup> S Mode: I2S Data Output signal.<br>Supported only in n-Link™ in Slave<br>mode from release v1.5.0 onwards.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                                      |             |             | Output                                                                                                                                                         | PCM Mode: PCM Master-In-Slave-Out signal. Supported only in n-Link™ in Slave mode from release v1.5.0 onwards.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 44.  | GPIO_15/BLDR_BPS/<br>LP_WAKEUP       | 29          | 24          | Inout                                                                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |                                      |             |             | Input                                                                                                                                                          | BLDR_BPS/LP_WAKEUP – in this mode, the signal has two functionalities – one during the bootloading process and one after the bootloading. During bootloading, this signal is an active-high input to indicate that the bootloader should bypass any inputs from the Host processor and continue to load the default firmware from Flash. After bootloading, this signal is an active-high input to indicate that the module should wakeup from its Low Power (LP) sleep mode. The BLDR_BPS functionality is valid only for WiSeConnect®/Connect-io-n® modules. |
| 45.  | GPIO_16/LED0                         | 28          | 25          | Inout                                                                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |                                      |             |             | Output                                                                                                                                                         | LED Mode: Control signal for an external LED.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 46.  | GPIO_17/WLAN_ACT<br>IVE              | 84          | 28          | Inout                                                                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |                                      |             | Output      | Bluetooth Coexistence Mode: Activehigh signal to indicate to an external Bluetooth IC that WLAN transmission is active. Not supported in the current firmware. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 47.  | GPIO_18/BT_PRIORIT<br>Y              | 82          | 30          | Inout                                                                                                                                                          | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| S.No | Pin Name                  | Pin # in P6 | Pin # in P7 | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|---------------------------|-------------|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                           |             |             | Input     | Bluetooth Coexistence Mode: Active-<br>high signal used to indicate to the<br>module that Bluetooth transmissions<br>are higher priority. Not supported in<br>the current firmware.                                                                                                                                                                                                                                            |
| 48.  | GPIO_19/BT_ACTIVE         | 21          | 32          | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                              |
|      |                           |             |             | Input     | Bluetooth Coexistence Mode: Active-<br>high signal used to indicate to the<br>module that an external Bluetooth IC is<br>transmitting. Not supported in the<br>current firmware.                                                                                                                                                                                                                                               |
| 49.  | GPIO_21/PS_SLP_0          | 81          | 31          | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                              |
|      |                           |             |             | Output    | Power Save Mode: This signal is used to indicate to the Host processor when the module enters (logic low) and exits (logic high) the LP and ULP Sleep modes when the GPIO Handshake mode is enabled. For ULP mode, connect a 100 kΩ pull-down resistor. For ULP mode, the ULP_GPIO_1 signal, if available in the package, may be used instead of GPIO_21 for the same purpose but without the need for the pull-down resistor. |
| 50.  | ULP_GPIO_0/ULP_W<br>AKEUP | 3           | 2           | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                              |
|      |                           |             |             | Input     | Power Save Mode: Active-high input to indicate that the module should exit its Ultra low power sleep mode – connect a 100 k $\Omega$ pull-down resistor if the host is not controlling this signal at all times.                                                                                                                                                                                                               |
| 51.  | ULP_GPIO_1/PS_SLP<br>_1   | 68          |             | Inout     | GPIO Mode: Reserved – leave this pin unconnected.                                                                                                                                                                                                                                                                                                                                                                              |
|      |                           |             |             | Output    | Power Save Mode: This signal is used to indicate to the Host processor when the module enters (logic low) and exits (logic high) the ULP Sleep mode. The GPIO_21 signal may be used for the same purpose in case the package does not have the ULP_GPIO_1 signal                                                                                                                                                               |



| S.No     | Pin Name                        | Pin # in P6 | Pin # in P7 | Direction | Description                                                                                                                                                                                                                     |
|----------|---------------------------------|-------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                                 |             |             |           | available – GPIO_21 will need a pull-down resistor.                                                                                                                                                                             |
| 52.      | ULP_GPIO_2                      | 99          |             | Inout     | Reserved – leave this pin unconnected.                                                                                                                                                                                          |
| 53.      | ULP_ANAGPI                      | 73          | 50          | Input     | Reserved – leave this pin unconnected.                                                                                                                                                                                          |
| Host Se  | lection Interface <sup>26</sup> |             |             |           |                                                                                                                                                                                                                                 |
| 54.      | HOST_SEL_0                      | 60          | 36          | Inout     | SDIO Mode: Leave unconnected.                                                                                                                                                                                                   |
|          |                                 |             |             |           | SPI Mode: Connect a 4.7 $k\Omega$ pull-down resistor.                                                                                                                                                                           |
|          |                                 |             |             |           | USB Mode: Leave unconnected.                                                                                                                                                                                                    |
|          |                                 |             |             |           | USB-CDC Mode: Leave unconnected.                                                                                                                                                                                                |
|          |                                 |             |             |           | UART Mode: Connect a 4.7 k $\Omega$ pulldown resistor.                                                                                                                                                                          |
| 55.      | HOST_SEL_1                      | 55          | 35          | Inout     | SDIO Mode: Leave unconnected.                                                                                                                                                                                                   |
|          |                                 |             |             |           | SPI Mode: Leave unconnected.                                                                                                                                                                                                    |
|          |                                 |             |             |           | USB Mode: Connect a 4.7 k $\Omega$ pull-down resistor.                                                                                                                                                                          |
|          |                                 |             |             |           | USB-CDC Mode: Connect a 4.7 k $\Omega$ pulldown resistor.                                                                                                                                                                       |
|          |                                 |             |             |           | UART Mode: Connect a 4.7 $k\Omega$ pulldown resistor.                                                                                                                                                                           |
| 56.      | BOOTMODE_0                      | 40          | 20          | Inout     | SDIO Mode: Leave unconnected.                                                                                                                                                                                                   |
|          |                                 |             |             |           | SPI Mode: Leave unconnected.                                                                                                                                                                                                    |
|          |                                 |             |             |           | USB Mode: Connect a 4.7 k $\Omega$ pull-down resistor.                                                                                                                                                                          |
|          |                                 |             |             |           | USB-CDC Mode: Leave unconnected.                                                                                                                                                                                                |
|          |                                 |             |             |           | UART Mode: Leave unconnected.                                                                                                                                                                                                   |
| Miscella | aneous Signals                  |             |             |           |                                                                                                                                                                                                                                 |
| 57.      | HOST_BB_EN                      | 94          | 39          | Output    | Control signal used to indicate the entry (logic low) and exit (logic high) of the module into ULP mode. May be used to control an external Load Switch and/or DC-DC for switching off the 3.3V supplies (other than VBATT) and |

 $^{26}$  These are bootstrap signals and should not be actively driven to logic high or logic low by an external source. They should either be left unconnected or pulled down with a 4.7 kΩ resistor as per their descriptions.



| S.No | Pin Name     | Pin # in P6                                     | Pin # in P7 | Direction          | Description                                                                                           |
|------|--------------|-------------------------------------------------|-------------|--------------------|-------------------------------------------------------------------------------------------------------|
|      |              |                                                 |             |                    | reduce current consumption in ULP<br>Mode. Refer to the Module Integration<br>Guide for more details. |
| 58.  | JP0          | 69                                              | 47          | Input              | Reserved – connect a 4.7 k $\Omega$ pull-down resistor.                                               |
| 59.  | JP1          | 70                                              | 48          | Input              | Reserved – connect a 4.7 k $\Omega$ pull-down resistor.                                               |
| 60.  | JP2          | 96                                              | 45          | Input              | Reserved – connect a 4.7 k $\Omega$ pull-down resistor.                                               |
| 61.  | JNC          | 97                                              | 46          | Output             | Reserved – leave this pin unconnected.                                                                |
| 62.  | AUX_DAC_OUT  | 93                                              | 38          | Output             | Reserved – leave unconnected.                                                                         |
| 63.  | AUX_ADC_IN0  | 65                                              | 44          | Input              | Reserved – leave unconnected.                                                                         |
| 64.  | BOOTLOAD_EN  | 41                                              | 27          | Inout              | Reserved – leave unconnected.                                                                         |
| 65.  | XTAL_32KHZ_N | 5                                               | 4           | Input              | Reserved – leave unconnected.                                                                         |
| 66.  | XTAL_32Khz_P | 4                                               | 3           | Input              | Reserved – leave unconnected.                                                                         |
| 67.  | EXT_PA_ON    | 64                                              |             | Output             | Reserved – leave unconnected.                                                                         |
| 68.  | WURX         | 2                                               | 1           | Input              | Reserved – leave unconnected.                                                                         |
| 69.  | PDN          | 58                                              |             | Input              | Reserved – connect to 100 kΩ pulldown resistor.                                                       |
| 70.  | NC           | 31, 39, 46,<br>54, 56, 61,<br>62, 72, 89,<br>95 |             | NC (No<br>Connect) | Leave unconnected.                                                                                    |

Table 4: Pin Descriptions



# 5 Specifications

## 5.1 Absolute Maximum Ratings

Absolute maximum ratings in the table given below are the values beyond which the device could be damaged. Functional operation at these conditions or beyond these conditions is not guaranteed.

| Parameter                                                                    | Symbol                     | Value              | Units |
|------------------------------------------------------------------------------|----------------------------|--------------------|-------|
| Input digital supply voltages                                                | VIN_MOD,<br>SDIO_VDD_18_33 | 3.6                | V     |
| USB VBUS voltage                                                             | USB_VBUS                   | 5.25               | V     |
| Input analog supply voltage                                                  | ANA33                      | 3.6                | V     |
| Input analog voltage for USB                                                 | USB_VDDA                   | 3.6                | V     |
| Input digital voltage for USB                                                | USB_VDDS                   | 3.6                | V     |
| Input analog supply voltage for RF                                           | VRF33                      | 3.6                | V     |
| Input digital supply voltage for RF                                          | VDD33                      | 3.6                | V     |
| Input digital supply voltage for ultra-low power deep sleep related sections | VBATT                      | 3.6                | V     |
| RF Input Level                                                               | RF_OUT_1,<br>RF_OUT_2      | 10                 | dBm   |
| Storage temperature                                                          | T <sub>store</sub>         | -65 to<br>150      | °C    |
| Operating temperature range                                                  | Тор                        | -40 to<br>85       | °C    |
| Electrostatic discharge tolerance (HBM)                                      | ESD <sub>HBM</sub>         | 2000 <sup>27</sup> | V     |
| Electrostatic discharge tolerance (CDM)                                      | ESD <sub>CDM</sub>         | 500                | V     |
| Electrostatic discharge tolerance (MM)                                       | ESD <sub>MM</sub>          | 60                 | V     |
| Maximum Current consumption in TX mode                                       | I <sub>max</sub>           | 500                | mA    |

**Table 5: Absolute Maximum Ratings** 

 $<sup>^{27}</sup>$  ESD Tolerance for HBM is 2000V for all pins except WURX. For WURX the tolerance is 1500V



## **5.2** Recommended Operating Conditions

| Parameter                                                                    | Symbol                     | Min. | Тур. | Max. | Units |
|------------------------------------------------------------------------------|----------------------------|------|------|------|-------|
| Input digital supply voltages                                                | VIN_MOD,<br>SDIO_VDD_18_33 | 3.0  | 3.3  | 3.6  | V     |
| Input analog supply voltage                                                  | ANA33                      | 1.9  | 3.3  | 3.6  | V     |
| Input analog voltage for USB                                                 | USB_VDDA                   | 3.0  | 3.3  | 3.6  | V     |
| Input digital voltage for USB                                                | USB_VDDS                   | 3.0  | 3.3  | 3.6  | V     |
| Input analog supply voltage for RF                                           | VRF33                      | 3.0  | 3.3  | 3.6  | V     |
| Input digital supply voltage for RF                                          | VDD33                      | 3.0  | 3.3  | 3.6  | V     |
| Input digital supply voltage for ultra-low power deep sleep related sections | VBATT                      | 1.8  | 3.3  | 3.6  | V     |
| Ambient Temperature                                                          | Ta                         | -40  | 25   | 85   | °C    |

Table 6: Recommended Operating Conditions

## 5.3 DC Characteristics – Digital I/O Signals

| Parameter                                      | Min. | Тур. | Max. | Units |
|------------------------------------------------|------|------|------|-------|
| Input high voltage                             | 2    | -    | 3.6  | V     |
| Input low voltage                              | -0.3 | -    | 0.8  | V     |
| Output low voltage                             | -    | -    | 0.4  | V     |
| Output high voltage                            | 2.4  | -    | -    | V     |
| Input leakage current (at 3.3V or 0V)          | -    | -    | ±10  | μΑ    |
| Tristate output leakage current (at 3.3V or 0V | -    | -    | ±10  | μΑ    |

Table 7: Input/Output DC Characteristics

## 5.4 AC Characteristics

#### 5.4.1 SDIO Interface

## 5.4.1.1 Full Speed Mode

| Parameter                  | Symbol            | Min. | Тур. | Max. | Units |
|----------------------------|-------------------|------|------|------|-------|
| SDIO Clock Period          | T <sub>sdio</sub> | 40   | -    | -    | ns    |
| SDIO Data Input Setup Time | Ts                | 5    | -    | -    | ns    |



| Parameter                                                                 | Symbol           | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------------------|------------------|------|------|------|-------|
| SDIO Data Input Hold Time                                                 | T <sub>h</sub>   | 5    | -    | -    | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time during data<br>transfer | T <sub>odd</sub> | 0    | -    | 14   | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time during identification   | T <sub>odi</sub> | 0    | -    | 50   | ns    |
| Output Load                                                               |                  | 0    | -    | 40   | pF    |

<u>Table 8: AC Characteristics – SDIO Full Speed Mode (as per SDIO v2.0 Protocol)</u>

| Parameter                                                                 | Symbol            | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------------------|-------------------|------|------|------|-------|
| SDIO Clock Period                                                         | T <sub>sdio</sub> | 40   | -    | -    | ns    |
| SDIO Data Input Setup Time                                                | Ts                | 4    | -    | -    | ns    |
| SDIO Data Input Hold Time                                                 | T <sub>h</sub>    | 1    | -    | -    | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time during data<br>transfer | T <sub>odd</sub>  | 0    | -    | 12   | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time during identification   | T <sub>odi</sub>  | 0    | -    | 50   | ns    |
| Output Load                                                               |                   | 0    | -    | 40   | pF    |

<u>Table 9: AC Characteristics – SDIO Full Speed Mode (on Silicon)</u>





Figure 11: SDIO Interface Timings – Full Speed Mode

## 5.4.1.2 High Speed Mode

| Parameter                                         | Symbol            | Min. | Тур. | Max. | Units |
|---------------------------------------------------|-------------------|------|------|------|-------|
| SDIO Clock Period                                 | T <sub>sdio</sub> | 20   | -    | -    | ns    |
| SDIO Data Input Setup Time                        | Ts                | 6    | -    | -    | ns    |
| SDIO Data Input Hold Time                         | T <sub>h</sub>    | 2    | -    | -    | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time | T <sub>od</sub>   | -    | -    | 14   | ns    |
| Output Load                                       |                   | 0    | -    | 40   | pF    |

Table 10: AC Characteristics - SDIO High Speed Mode (as per SDIO v2.0 Protocol)

| Parameter                                         | Symbol            | Min. | Тур. | Max. | Units |
|---------------------------------------------------|-------------------|------|------|------|-------|
| SDIO Clock Period                                 | T <sub>sdio</sub> | 20   | -    | -    | ns    |
| SDIO Data Input Setup Time                        | Ts                | 4    | -    | -    | ns    |
| SDIO Data Input Hold Time                         | T <sub>h</sub>    | 1    | -    | -    | ns    |
| SDIO Data Output – Clock-to-<br>Output-Valid time | T <sub>odd</sub>  | -    | -    | 12   | ns    |



| Parameter   | Symbol | Min. | Тур. | Max. | Units |
|-------------|--------|------|------|------|-------|
| Output Load |        | 0    | -    | 40   | pF    |

Table 11: AC Characteristics - SDIO High Speed Mode (on Silicon)



Figure 12: SDIO Interface Timings – High Speed Mode

## 5.4.2 SPI Slave (Host SPI) Interface

## 5.4.2.1 Low Speed Mode

| Parameter                           | Symbol           | Min. | Тур. | Max. | Units |
|-------------------------------------|------------------|------|------|------|-------|
| SPI Clock Period                    | T <sub>spi</sub> | 40   | -    | -    | ns    |
| SPI_CSN to Output Valid time        | T <sub>cs</sub>  | -    | -    | 7.5  | ns    |
| SPI_CSN Setup Time                  | T <sub>cst</sub> | 5    | -    | -    | ns    |
| SPI_MOSI Setup Time                 | T <sub>sd</sub>  | 1.5  | -    | -    | ns    |
| SPI_MOSI Hold Time                  | T <sub>hd</sub>  | 1    | -    | -    | ns    |
| SPI_MISO Clock-to-Output-Valid time | T <sub>od</sub>  | -    | -    | 10   | ns    |
| Output Load                         |                  | 0    | -    | 10   | pF    |

<u>Table 12: AC Characteristics – Slave SPI Low Speed Mode</u>





Figure 13: Slave SPI Interface Timings – Low Speed Mode

## 5.4.2.2 High Speed Mode

| Parameter                           | Symbol           | Min. | Тур. | Max. | Units |
|-------------------------------------|------------------|------|------|------|-------|
| SPI Clock Period                    | T <sub>spi</sub> | 12.5 | -    | -    | ns    |
| SPI_CSN to Output Valid time        | T <sub>cs</sub>  | -    | -    | 7.5  | ns    |
| SPI_CSN Setup Time                  | T <sub>cst</sub> | 5    | -    | -    | ns    |
| SPI_MOSI Setup Time                 | T <sub>sd</sub>  | 1    | -    | -    | ns    |
| SPI_MOSI Hold Time                  | T <sub>hd</sub>  | 1    | -    | -    | ns    |
| SPI_MISO Clock-to-Output-Valid time | T <sub>od</sub>  | 2.5  | -    | 8.75 | ns    |
| Output Load                         |                  | 0    | -    | 10   | pF    |

<u>Table 13: AC Characteristics – Slave SPI High Speed Mode</u>





Figure 14: Slave SPI Interface Timings – High Speed Mode

#### 5.4.3 I<sup>2</sup>C Interface

## 5.4.3.1 Fast Speed Mode

| Parameter                   | Symbol              | Min. | Тур. | Max. | Units |
|-----------------------------|---------------------|------|------|------|-------|
| I2C_SCL Period              | T <sub>i2c</sub>    | 2.5  | -    | 10   | μs    |
| I2C_SCL Low Period          | T <sub>low</sub>    | 1.3  | -    | -    | μs    |
| I2C_SCL High Period         | T <sub>high</sub>   | 0.6  | -    | -    | μs    |
| Start Condition, Setup time | T <sub>sstart</sub> | 0.6  | -    | -    | μs    |
| Start Condition, Hold time  | T <sub>hstart</sub> | 0.6  | -    | -    | μs    |
| I2C_SDA, Setup Time         | T <sub>sd</sub>     | 100  | -    | -    | μs    |
| Stop Condition, Setup time  | T <sub>sstop</sub>  | 0.6  | -    | -    | μs    |
| Output Load                 |                     | 0    |      | 10   | pF    |

<u>Table 14: AC Characteristics – I<sup>2</sup>C Fast Speed Mode</u>





Figure 15: Interface Timings – I<sup>2</sup>C Fast Speed Mode

## 5.4.3.2 High Speed Mode

| Parameter                   | Symbol              | Min. | Тур. | Max. | Units |
|-----------------------------|---------------------|------|------|------|-------|
| I2C_SCL Period              | T <sub>i2c</sub>    | 0.3  | -    | 2.5  | μs    |
| I2C_SCL Low Period          | T <sub>low</sub>    | 160  | -    | -    | ns    |
| I2C_SCL High Period         | T <sub>high</sub>   | 60   | -    | -    | ns    |
| Start Condition, Setup time | T <sub>sstart</sub> | 160  | -    | -    | ns    |
| Start Condition, Hold time  | T <sub>hstart</sub> | 160  | -    | -    | ns    |
| I2C_SDA, Setup Time         | T <sub>sd</sub>     | 10   | -    | -    | ns    |
| I2C_SDA, Hold Time          | T <sub>hd</sub>     | 0    | -    | 70   | ns    |
| Stop Condition, Setup time  | T <sub>sstop</sub>  | 160  | -    | -    | ns    |
| Output Load                 |                     | 0    |      | 10   | pF    |

Table 15: AC Characteristics - I2C High Speed Mode



Figure 16: Interface Timings – I<sup>2</sup>C High Speed Mode



#### 5.4.4 I<sup>2</sup>S and PCM Interfaces

| Parameter                                       | Symbol              | Min. | Тур. | Max. | Units |
|-------------------------------------------------|---------------------|------|------|------|-------|
| I2S_CLK/PCM_CLK Period                          | T <sub>i2spcm</sub> | 30   | -    | -    | ns    |
| I2S_CLK/PCM_CLK Low Period                      | T <sub>low</sub>    | 13   | -    | -    | ns    |
| I2S_CLK/PCM_CLK High Period                     | T <sub>high</sub>   | 13   | -    | -    | ns    |
| I2S_DOUT/PCM_MISO Setup Time                    | T <sub>os</sub>     | 18   | -    | -    | ns    |
| I2S_DOUT/PCM_MISO Hold Time                     | T <sub>oh</sub>     | 3    | -    | -    | ns    |
| I2S_DIN/I2S_WS/PCM_MOSI/PCM_FSYNC<br>Setup Time | T <sub>is</sub>     | 10   | -    | -    | ns    |
| I2S_DIN/I2S_WS/PCM_MOSI/PCM_FSYNC<br>Hold Time  | T <sub>ih</sub>     | 3    | -    | -    | ns    |
| Output Load                                     |                     | 0    |      | 20   | pF    |

Table 16: AC Characteristics – I<sup>2</sup>S and PCM



Figure 17: Interface Timings – I<sup>2</sup>S





Figure 18: Interface Timings - PCM

NOTE: The PCM interface supports two modes – one where the MS bit of the frame is transmitted at the same rising clock edge as the FSYNC signal and the second where the MS bit is transmitted one clock cycle after the FSYNC signal is asserted. This is programmable and depicted in the above timing diagram as Option 1 and Option 2.

## 5.4.5 USB Interface

#### 5.4.5.1 Timing Characteristics

| Parameter | Conditions | Min. | Тур. | Max. | Units |
|-----------|------------|------|------|------|-------|
| trise     | 1.5 Mbps   | 75   | -    | 300  | ns    |
|           | 12 Mbps    | 4    | -    | 20   |       |
|           | 480 Mbps   | 0.5  | -    | -    |       |
| tfall     | 1.5 Mbps   | 75   | -    | 300  | ns    |
|           | 12 Mbps    | 4    | -    | 20   |       |
|           | 480 Mbps   | 0.5  | -    | -    |       |
| Jitter    | 1.5 Mbps   | -    | -    | 10   | ns    |
|           | 12 Mbps    | -    | -    | 1    |       |
|           | 480 Mbps   | -    | -    | 0.2  |       |

Table 17: Timing Characteristics for USB Interface



#### 5.4.5.2 Electrical Characteristics

| Parameter                                        | Conditions | Min.  | Тур. | Max. | Units |
|--------------------------------------------------|------------|-------|------|------|-------|
| Vcm DC (DC level measured at receiver connector) | HS Mode    | -0.05 | -    | 0.5  | ٧     |
| at receiver connectory                           | LS/FS Mode | 0.8   | -    | 2.5  |       |
| Crossover Voltages                               | LS Mode    | 1.3   | -    | 2    | V     |
|                                                  | FS Mode    | 1.3   | -    | 2    |       |
| Power supply ripple noise (Analog 3.3V)          | < 160 MHz  | -50   | -    | 50   | mV    |

Table 18: Electrical Characteristics for USB Interface

#### **5.4.5.3** Voltage Thresholds

| Parameter              | Min. | Тур. | Max. | Units |
|------------------------|------|------|------|-------|
| A-Device Session Valid | 0.8  | 1.4  | 2.0  | V     |
| B-Device Session Valid | 0.8  | 1.4  | 4.0  | V     |
| B-Device Session End   | 0.2  | 0.45 | 0.8  | V     |

Table 19: Input/Output DC Characteristics

#### 5.4.6 Reset Timing

The figure below shows the requirement for the Reset assertion time during power up and during module operation.



Figure 19: Reset Timing

## 5.5 Regulatory Specifications and Certifications

## 5.5.1 Regulatory Specifications

The modules have been certified for FCC, IC and CE/ETSI. Note that any changes to the module's configuration including (but not limited to) the programming values of the RF



Transceiver and Baseband can cause the performance to change beyond the scope of the certification. These changes, if made, may result in the module having to be certified afresh.

The table below lists the details of the regulatory certifications. The certification for geographies not listed in the table is in progress.

| Regulatory Certification | <b>Grantee Code</b> | Product Code | Description        |
|--------------------------|---------------------|--------------|--------------------|
| FCC                      | XF6                 | RS9113SB     | Single-band Module |
| FCC                      | XF6                 | RS9113DB     | Dual-band Module   |
| IC                       | 8407A               | RS9113SB     | Single-band Module |
| IC                       | 8407A               | RS9113DB     | Dual-band Module   |

**Table 20: Regulatory Certifications** 

NOTE: Click on the links below for details on product variants and ordering information:

- 1) Product Variants
- 2) Ordering Information

#### 5.5.2 Software Certifications

The module's software has been certified for Wi-Fi Alliance and Bluetooth-SIG test plans. The table below lists the details of the certifications. Contact Redpine Signals Sales (sales@redpinesignals.com) for information on certifications not listed here.

| Wireless Protocol      | Certifying<br>Authority | Certification ID                                                                 | Software Variant<br>Certified |
|------------------------|-------------------------|----------------------------------------------------------------------------------|-------------------------------|
| Wi-Fi (802.11 a/b/g/n) | Wi-Fi Alliance®         | WFA64481                                                                         | WiSeConnect™                  |
| Bluetooth              | Bluetooth SIG           | QD ID: <u>83360</u><br>(Bluetooth 4.0)<br>QD ID: <u>79352</u><br>(Bluetooth 2.1) | n-Link™ and<br>WiSeConnect™   |

**Table 21: Software Certifications** 

The details of the features certified are available at the hyperlinks for each Certification ID.



## 6 Software Architecture

#### 6.1 n-Link® Software Architecture

The n-Link® Software Architecture is a host based architecture with the OS providing the core functionality support for Wi-Fi, Bluetooth and ZigBee features and having zero load in the data path. The kernel layer interfaces with the host driver to provide functionality for different wireless modules.

The figure below illustrates the n-Link® Software Architecture with WLAN, Bluetooth and ZigBee.



Figure 20: n-Link® Software Architecture



## 6.1.1 Operating System Support

The n-Link® modules support the following versions of Linux and Android OS:

- 1) Linux kernel versions between 2.6.30 and 3.16
- 2) Wind River Linux 5.0.1
- 3) Android 4.4.3

Operating Systems to be supported in the future include Windows.

## 6.2 WiSeConnect®/Connect-io-n® Software Architecture

The figure below illustrates the software architecture of the WiSeConnect®/Connect-io-n® modules.



Figure 21: WiSeConnect®/Connect-io-n® Software Architecture



As shown in the figure above, the WiSeConnect®/Connect-io-n® module is integrated with the host using the SPI, UART, USB or USB-CDC interface. The module receives all configuration commands from the Host and transfers data to or receives data from the host through this interface.

The module incorporates Wi-Fi Direct™, Access Point, WPA/WPA2-PSK, WPA/WPA2-Enterprise (EAP-TLS, EAP-FAST, EAP-TTLS, EAP-PEAP) Security<sup>28</sup>, Client Mode, Web-Server, TCP/IP Stack, DHCP Server, ARP, WPA supplicant, ZB stack, BT stack and profiles etc., to act as a wireless device server. It handles all the network connectivity functions.<sup>29</sup>

<sup>&</sup>lt;sup>29</sup> Contact Redpine Signals Sales (<u>sales@redpinesignals.com</u>) for more details on what combination of features are supported.



<sup>&</sup>lt;sup>28</sup> Wi-Fi Direct™ and Enterprise Security modes are supported only in WiSeConnect® modules.



# 7 Module Marking and Ordering Information

## 7.1 Module Marking Information

The figure below illustrates the marking on the modules.



Figure 22: Module Marking Information

The table below explains the marking on the modules.

| Marking        | Description                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------|
| RS9113SB       | Model Numbers for Single-band and Dual-band                                                                    |
| RS9113DB       | modules                                                                                                        |
| RS9113-NB0-S0W | Software/Firmware supported – refer to the <u>Product</u> <u>Naming and Variants</u> section for more details. |
| XF6-RS9113SB   | FCC Grant IDs for Single-band and Dual-band                                                                    |
| XF6-RS9113DB   | modules.                                                                                                       |
| 8407A-RS9113SB | IC Grant IDs for Single-band and Dual-band modules.                                                            |
| 8407A-RS9113DB |                                                                                                                |
| ABC-WWYY       | Lot Code Information:                                                                                          |
|                | ABC – Internal usage                                                                                           |
|                | WW – Week of manufacture                                                                                       |
|                | YY – Year of manufacture                                                                                       |
| FC             | FCC Compliance Mark                                                                                            |
| C€             | CE Compliance Mark                                                                                             |

**Table 22: Module Marking Information** 

## 7.2 Ordering Information

The RS9113 Module Family has the following variants.



|                |                 |               |    |    |                                 |              | Host Interface |             |             |                  |                 |              |
|----------------|-----------------|---------------|----|----|---------------------------------|--------------|----------------|-------------|-------------|------------------|-----------------|--------------|
| Module Part #  | Wi-Fi<br>2.4GHz | Wi-Fi<br>5GHz | вт | ZB | Integrated<br>Antenna &<br>U.FL | SW Variant   | S<br>D<br>I    | U<br>S<br>B | S<br>P<br>I | U<br>A<br>R<br>T | USB<br>-<br>CDC | Package<br># |
| RS9113-N00-S0N | Υ               | N             | N  | N  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-N00-D0N | Υ               | Υ             | N  | N  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-N00-S1N | Υ               | N             | N  | N  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-N00-D1N | Υ               | Υ             | N  | N  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-NB0-S0N | Υ               | N             | Υ  | N  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-NB0-D0N | Υ               | Υ             | Υ  | N  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-NB0-S1N | Υ               | N             | Υ  | N  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-NB0-D1N | Υ               | Υ             | Υ  | N  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-N0Z-S0N | Υ               | N             | N  | Υ  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-NOZ-DON | Υ               | Υ             | N  | Υ  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-N0Z-S1N | Υ               | N             | N  | Υ  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-N0Z-D1N | Υ               | Υ             | N  | Υ  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-NBZ-SON | Υ               | N             | Υ  | Υ  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-NBZ-D0N | Υ               | Υ             | Υ  | Υ  | N                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P6           |
| RS9113-NBZ-S1N | Υ               | N             | Υ  | Υ  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-NBZ-D1N | Υ               | Υ             | Υ  | Υ  | Υ                               | n-Link®      | Υ              | Υ           | N           | N                | N               | P7           |
| RS9113-N00-S0W | Υ               | N             | N  | N  | N                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N00-D0W | Υ               | Υ             | N  | N  | N                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N00-S1W | Υ               | N             | N  | N  | Υ                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N00-D1W | Υ               | Υ             | N  | N  | Υ                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NB0-S0W | Υ               | N             | Υ  | N  | N                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NB0-D0W | Υ               | Υ             | Υ  | N  | N                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NB0-S1W | Υ               | N             | Υ  | N  | Υ                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NB0-D1W | Υ               | Υ             | Υ  | N  | Υ                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N0Z-S0W | Υ               | N             | N  | Υ  | N                               | WiSeConnect® | N              | Υ           | Υ           | Υ                | Υ               | P6           |



|                |                 |               |    |    |                                 |               |             | Hos         | t Int       | erfa             | ce              |              |
|----------------|-----------------|---------------|----|----|---------------------------------|---------------|-------------|-------------|-------------|------------------|-----------------|--------------|
| Module Part #  | Wi-Fi<br>2.4GHz | Wi-Fi<br>5GHz | вт | ZB | Integrated<br>Antenna &<br>U.FL | SW Variant    | S<br>D<br>I | U<br>S<br>B | S<br>P<br>I | U<br>A<br>R<br>T | USB<br>-<br>CDC | Package<br># |
| RS9113-N0Z-D0W | Υ               | Υ             | N  | Υ  | N                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N0Z-S1W | Υ               | N             | N  | Υ  | Υ                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N0Z-D1W | Υ               | Υ             | N  | Υ  | Υ                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NBZ-S0W | Υ               | N             | Υ  | Υ  | N                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NBZ-D0W | Υ               | Υ             | Υ  | Υ  | N                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NBZ-S1W | Υ               | N             | Υ  | Υ  | Υ                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NBZ-D1W | Υ               | Υ             | Υ  | Υ  | Υ                               | WiSeConnect®  | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N00-S0C | Υ               | N             | N  | N  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N00-D0C | Υ               | Υ             | N  | N  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N00-S1C | Υ               | N             | N  | N  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N00-D1C | Υ               | Υ             | N  | N  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NB0-S0C | Υ               | N             | Υ  | N  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NB0-D0C | Υ               | Υ             | Υ  | N  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NB0-S1C | Υ               | N             | Υ  | N  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NB0-D1C | Υ               | Υ             | Υ  | N  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N0Z-S0C | Υ               | N             | N  | Υ  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N0Z-D0C | Υ               | Υ             | N  | Υ  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-N0Z-S1C | Υ               | N             | N  | Υ  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-N0Z-D1C | Υ               | Υ             | N  | Υ  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | Р7           |
| RS9113-NBZ-SOC | Υ               | N             | Υ  | Υ  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NBZ-D0C | Υ               | Υ             | Υ  | Υ  | N                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P6           |
| RS9113-NBZ-S1C | Υ               | N             | Υ  | Υ  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |
| RS9113-NBZ-D1C | Υ               | Υ             | Υ  | Υ  | Υ                               | Connect-io-n® | N           | Υ           | Υ           | Υ                | Υ               | P7           |

Table 23: RS9113 Module Variants



#### 7.3 Collateral

#### 7.3.1 Collateral for n-Link® Modules

The following documentation and software are available along with the n-Link® modules.

- Module Integration Guide.
- Device drivers
- Technical Reference Manual
- Evaluation Kit (EVK)
- EVK User Guide

#### 7.3.2 Collateral for WiSeConnect®/Connect-io-n® Modules

The following documentation and software are available along with the WiSeConnect®/Connect-io-n® modules.

- Module Integration Guide
- API's for supported interfaces.
- API User Guide
- Software Programming Reference manual (PRM).
- Evaluation Kit (EVK)
- EVK User Guide

#### 7.4 Packing Information

The modules are packaged and shipped in Trays.

Each tray for the P6 package can accommodate 84 modules. The mechanical details of the tray for the P6 package are given in the figure below.



Figure 23: Mechanical Details of Tray for P6 Package



Each tray for the P7 package can accommodate 70 modules. The mechanical details of the tray for the P7 package are given in the figure below.



Figure 24: Mechanical Details of Tray for P7 Package

#### 7.5 Contact Information

For additional information, please contact Sales at Redpine Signals, Inc.

Redpine Signals, Inc.

2107 North First Street, Suite 680,

San Jose, CA 95131 USA

Phone: +1 408 748 3385

E-mail: sales@redpinesignals.com

Website: http://www.redpinesignals.com/

\*\*\*\*



## **Revision History**

| Revision<br>No. | Version<br>No. | Date       | Cha | nges                                                                                                                                           |
|-----------------|----------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.              | 3.0            | April 2015 | 1)  | Merged the information from the n-Link® and WiSeConnect®/Connect-io-n® Modules' separate datasheets into a single document.                    |
|                 |                |            | 2)  | Merged the pin description tables for the two package variants.                                                                                |
|                 |                |            | 3)  | Added detailed performance specifications.                                                                                                     |
|                 |                |            | 4)  | Added Antenna specifications.                                                                                                                  |
| 2.              | 3.1            | June 2015  | 1)  | Corrected the Supported Operating Modes in Section 2 with respect to Wi-Fi Direct™.                                                            |
|                 |                |            | 2)  | Corrected the direction of GPIO_10/UART1_TX in Section 4.3.                                                                                    |
|                 |                |            | 3)  | Corrected the description for JN2 and JNC in Section 4.3.                                                                                      |
|                 |                |            | 4)  | Corrected information related to VBATT in Table 5 and Table 6.                                                                                 |
|                 |                |            | 5)  | Added WPA/WPA2-PSK in all places where WPA/WPA2-<br>Enterprise is mentioned                                                                    |
|                 |                |            | 6)  | Mentioned that the Access Point mode in WiSeConnect®/Connect-io-n® comes with limited packet buffering in Section 2.                           |
|                 |                |            | 7)  | Added missing 54 Mbps in the list of Data Rates in Section 2.                                                                                  |
|                 |                |            | 8)  | Added ECDH under Advanced Security Features in Section 2.                                                                                      |
|                 |                |            | 9)  | Added USB 1.1 as a supported interface in addition to USB 2.0.                                                                                 |
|                 |                |            | 10) | Removed footnote related to FTP Client being offered in future software releases of WiSeConnect®/Connect-io-n®. This feature is supported now. |
|                 |                |            | 11) | Added SNTP as a supported feature for WiSeConnect®/Connectio-n®.                                                                               |
|                 |                |            | 12) | Added Android and Wind River Linux as supported OS' for n-Link® modules.                                                                       |
| 3.              | 3.2            | July 2015  | 1)  | Updated the Supported Operating Modes in Section 2.                                                                                            |
|                 |                |            | 2)  | Added section on Current Consumption specifications.                                                                                           |
|                 |                |            | 3)  | Corrected mention of PEAP-MSCHAP-v2 to EAP-PEAP across the document.                                                                           |
|                 |                |            | 4)  | Updated Bluetooth Profiles list for WiSeConnect®/Connect-ion® - added iAP1.                                                                    |
|                 |                |            | 5)  | Corrected directions of JP2 and JNC pins.                                                                                                      |
|                 |                |            | 6)  | Updated Peak Gain specifications of Antenna.                                                                                                   |



| Revision<br>No. | Version<br>No. | Date           | Ch | anges                                                                                                      |
|-----------------|----------------|----------------|----|------------------------------------------------------------------------------------------------------------|
| 4.              | 3.3            | September 2016 | 1) | Updated Features section.                                                                                  |
|                 |                |                | 2) | Updated Tolerance Level for Mechanical Dimensions from $\pm 0.1$ mm to $\pm 0.2$ mm.                       |
|                 |                |                | 3) | Updated Pin Description table with details of I <sup>2</sup> C, I <sup>2</sup> S and PCM pins details.     |
|                 |                |                | 4) | Updated Pin Description table for details of UART RTS and CTS signals.                                     |
|                 |                |                | 5) | Corrected pin numbers of JP1, JP2 and JNC signals for module without antenna in the Pin Description table. |
|                 |                |                | 6) | Updated Absolute Maximum Rating for USB VBUS to 5.25V.                                                     |
|                 |                |                | 7) | Added AC Characteristics for I <sup>2</sup> C, I <sup>2</sup> S and PCM interfaces.                        |
|                 |                |                | 8) | Added information on Wi-Fi and Bluetooth certification.                                                    |