## High Performance Triple Universal Filter Building Block

## DESCRIPTIOn


#### Abstract

The LTC ${ }^{\circledR} 1061$ consists of three high performance, universal filter building blocks. Each filter building block together with an external clock and 2 to 5 resistors can produce various second order functions which are available at its three output pins. Two out of three always provide lowpass and bandpass functions while the third output pin can produce highpass or notch or allpass. The center frequency of these functions can be tuned with an external clock or an external clock and a resistor ratio. For $Q<5$, the center frequency ranges from 0.1 Hz to 35 kHz . For Qs of 10 or above, the center frequency ranges from 0.1 Hz to 28 kHz .

The LTC1061 can be used with single or dual supplies ranging from $\pm 2.37 \mathrm{~V}$ to $\pm 8 \mathrm{~V}$ (or 4.74 V to 16 V ). When the filter operates with supplies of $\pm 5 \mathrm{~V}$ and above, it can handle input frequencies up to 100 kHz .

The LTC1061 is compatible with the LTC1059 single universal filter and the LTC1060 dual. Higher than 6th order functions can be obtained by cascading the LTC1061 with the LTC1059 or LTC1060. Any classical filter realization can be obtained. $\overline{\mathbf{1 7}}$, LTC and LT are registered trademarks of Linear Technology Corporation. LTCMOS ${ }^{\text {TM }}$ is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.


- Antialiasing Filters


## TYPICAL APPLICATION

6th Order, Clock-Tunable, 0.5dB Ripple Chebyshev BP Filter




## absolute maximum ratings

(Note 1)
Supply Voltage 18 V
Power Dissipation ............................................ 500 mW
Operating Temperature Range
LTC1061AC, LTC1061C ............ $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$
LTC1061AM, LTC1061M ......... $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .)................ $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION


Consult LTC Marketing for parts specified with wider operating temperature ranges.

ELECTRICAL CHARACTERISTICS
(Complete Filter) The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $V_{S}= \pm 5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}, \mathrm{T}^{2} \mathrm{~L}$ clock input level, unless otherwise specified.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Center Frequency Range, $\mathrm{f}_{0}$ | $\begin{aligned} & \mathrm{f}_{0} \times Q \leq 175 \mathrm{kHz} \text {, Mode } 1, V_{S}= \pm 7.5 \mathrm{~V} \\ & \mathrm{f}_{0} \times \mathrm{Q} \leq 1.6 \mathrm{MHz} \text {, Mode } 1, V_{S}= \pm 7.5 \mathrm{~V} \\ & \mathrm{f}_{0} \times \mathrm{Q} \leq 75 \mathrm{kHz} \text {, Mode 3, } V_{S}= \pm 7.5 \mathrm{~V} \\ & \mathrm{f}_{0} \times Q \leq 1 \mathrm{MHz} \text {, Mode } 3, V_{S}= \pm 7.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.1-35 \mathrm{k} \\ & 0.1-25 \mathrm{k} \\ & 0.1-25 \mathrm{k} \\ & 0.1-17 \mathrm{k} \end{aligned}$ |  | Hz Hz Hz Hz |
| Input Frequency Range |  |  |  | 0-200k |  | Hz |
| ```Clock-to-Center Frequency Ratio, fcLK/fo LTC1061A LTC1061 LTC1061A LTC1061``` | Sides A, B: Mode 1, R1 $=$ R3 $=50 \mathrm{k}$ $R 2=5 \mathrm{k}, \mathrm{Q}=10, \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ Pin 7 High. <br> Side C: Mode 3, R1 $=$ R3 $=50 \mathrm{k}$ $R 2=R 4=5 k, f_{C L K}=250 \mathrm{kHz}$ <br> Same as Above, Pin 7 at <br> Mid-Supplies, $\mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz}$ |  |  |  | $\begin{aligned} & 50 \pm 0.6 \% \\ & 50 \pm 1.2 \% \\ & \\ & 100 \pm 0.6 \% \\ & 100 \pm 1.2 \% \end{aligned}$ |  |
| Clock-to-Center Frequency Ratio, Side-to-Side Matching LTC1061 |  |  |  | 1.2\% |  |  |
| Q Accuracy LTC1061A LTC1061 | Sides A, B, Mode 1 <br> Side C, Mode 3 <br> $f_{0} \times Q \leq 50 \mathrm{kHz}, \mathrm{f}_{0} \times \leq 5 \mathrm{kHz}$ | $\bullet$ |  | $\begin{aligned} & \pm 2 \\ & \pm 3 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | \% |

ELECTRICPL CHARACTERSTICS (Complete Filter) The $\circ$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $V_{S}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{T}^{2} \mathrm{~L}$ clock input level, unless otherwise specified.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{0}$ Temperature Coefficient Q Temperature Coefficient | Mode 1, 50:1, fcLK < 300 kHz <br> Mode 1, 100:1, $\mathrm{f}_{\text {CLK }}<500 \mathrm{kHz}$ <br> Mode 3, $\mathrm{f}_{\text {CLK }}<500 \mathrm{kHz}$ |  |  | $\begin{aligned} & \pm 1 \\ & \pm 5 \\ & \pm 5 \end{aligned}$ |  | ppm/ $/{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| DC Offset Voltage <br> $V_{\text {OS1 }}$, Figure 23 <br> $V_{0 S 2}$ <br> $V_{0 S 2}$ <br> Vos3, LTC1061CN, ACN/LTC1061CS <br> Vos3, LTC1061CN, ACN/LTC1061CS | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}, 50: 1 \\ & \mathrm{f}_{\text {CLK }}=500 \mathrm{kHz}, 100: 1 \\ & \mathrm{f}_{\text {CLK }}=250 \mathrm{kHz}, 50: 1 \\ & \mathrm{f}_{\mathrm{CLK}}=500 \mathrm{kHz}, 100: 1 \end{aligned}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ |  | $\begin{aligned} & 2 \\ & 3 \\ & 6 \\ & 3 \\ & 6 \end{aligned}$ | $\begin{gathered} 15 \\ 30 \\ 60 \\ 20 / 25 \\ 40 / 50 \end{gathered}$ | $m V$ $m V$ $m V$ $m V$ $m V$ |
| Clock Feedthrough | $\mathrm{f}_{\text {CLK }}<1 \mathrm{MHz}$ |  |  | 0.4 |  | mV RMS |
| Maximum Clock Frequency | Mode 1, $\mathrm{Q}<5, \mathrm{~V}_{S} \geq \pm 5$ |  |  | 2.5 |  | MHz |
| Power Supply Current |  | $\bullet$ | 6 | 8 | $\begin{aligned} & 11 \\ & 15 \end{aligned}$ | mA |

(Complete Filter) The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $V_{S}= \pm 2.37 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Center Frequency Range, $\mathrm{f}_{0}$ | $\begin{aligned} & f_{0} \times Q \leq 120 \mathrm{kHz}, \text { Mode } 1,50: 1 \\ & f_{0} \times Q \leq 120 \mathrm{kHz} \text {, Mode } 3,50: 1 \end{aligned}$ | $\begin{aligned} & 0.1-12 \mathrm{k} \\ & 0.1-10 \mathrm{k} \end{aligned}$ |  | $\begin{aligned} & \mathrm{Hz} \\ & \mathrm{~Hz} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| Input Frequency Range |  | 0-20k |  | Hz |
| $\begin{aligned} & \hline \text { Clock-to-Center Frequency Ratio } \\ & \text { LTC1061A } \\ & \text { LTC1061 } \\ & \text { LTC1061A } \\ & \text { LTC1061 } \end{aligned}$ | $50: 1, f_{\text {CLK }}=250 \mathrm{kHz}, \mathrm{Q}=10$ <br> Sides A, B: Mode 1 <br> Side C, Mode 3, 250kHz <br> 100:1, $\mathrm{f}_{\text {CLK }}=500 \mathrm{kHz}, \mathrm{Q}=10$ <br> Sides A, B: Mode 1 <br> Side C: Mode 3 | $\begin{array}{r} 50 \pm 0.6 \% \\ 50 \pm 1.0 \% \\ 100 \pm 0.6 \% \\ 100 \pm 1.0 \% \end{array}$ |  |  |
| Q Accuracy LTC1061A LTC1061 | Same as Above | $\begin{aligned} & \pm 2 \\ & \pm 3 \end{aligned}$ |  | \% |
| Maximum Clock Frequency |  | 700 |  | kHz |
| Power Supply Current |  | 4.5 | 6 | mA |

(Internal Op Amps) The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Supply Voltage Range |  |  | $\pm 2.37$ | $\pm 9$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Swings <br> LTC1061A <br> LTC1061 <br> LTC1061, LTC1061A | $\begin{aligned} & V_{S}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \text { (Pins 1,2,13,14,19,20) } \\ & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=3.5 \mathrm{k} \text { (Pins 3,12,18) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & \pm 4.0 \\ & \pm 3.8 \\ & \pm 3.6 \end{aligned}$ | $\begin{aligned} & \pm 4.2 \\ & \pm 4.2 \end{aligned}$ | V V V |
| Output Short-Circuit Current Source/Sink | $V_{S}= \pm 5 \mathrm{~V}$ |  |  | 40/3 | mA |
| DC Open-Loop Gain | $V_{S}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  |  | 80 | dB |
| GBW Product | $V_{S}= \pm 5 \mathrm{~V}$ |  |  | 3 | MHz |
| Slew Rate | $V_{S}= \pm 5 \mathrm{~V}$ |  |  | 7 | V/ $/ \mathrm{S}$ |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

## TYPICAL PERFORMANCE CHARACTERISTICS

## Mode 1, Mode 3 (fcLk/fo) Deviation vs $\mathbf{Q}$



1061 G01


1061604
Mode 3: $\left(\mathrm{f}_{\mathrm{CLL}} / \mathrm{f}_{0}\right)=100: 1$


## Mode 1, Mode 3 (fcLk/fon Deviation vs Q



Mode 1: $\left(\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}\right)=100: 1$


1061605

## $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$ vs $\mathrm{f}_{0}$



Mode 3: Deviation of ( $\mathrm{f}_{\mathrm{cLK}} / \mathrm{f}_{0}$ ) with Respect to $Q=10$ Measurement


1061 G03

Mode 3: $\left(\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}\right)=50: 1$


1061 G06

## Power Supply Current vs

 Supply Voltage

## BLOCK DIAGRAM



## PIn DESCRIPTION AND APPLICATION HINTS

## Power Supplies (Pins 10, 15)

They should be bypassed with $0.1 \mu \mathrm{~F}$ disc ceramic. Low noise, nonswitching, power supplies are recommended. The device operates with a single 5V supply, Figure 1, and with dual supplies. The absolute maximum operating power supply voltage is $\pm 9 \mathrm{~V}$.

Clock and Level shift (Pins 8, 9)
When the LTC1061 operates with symmetrical dual supplies the level shift Pin 9 should be tied to analog ground. For single 5V supply operation, the level shift pin should be tied to Pin 15 which will be the system ground. The typical logic threshold levels of the clock pin are as follows: 1.65 V above the level shift pin for $\pm 5 \mathrm{~V}$ supply operation, 1.75 V for $\pm 7.5 \mathrm{~V}$ and above, and 1.4 V for single 5 V supply operation. The logic threshold levels vary $\pm 100 \mathrm{mV}$ over the full military temperature range. The recommended duty cycle of the input clock is 50\% although for clock
frequencies below 500 kHz the clock "on" time can be as low as 300 ns . The maximum clock frequency for $\pm 5 \mathrm{~V}$ supplies and above is 2.4 MHz .

## S1 ${ }_{\mathrm{A}}, \mathrm{S} 1_{\mathrm{B}}$ (Pins 5, 16)

These are voltage input pins. If used, they should be driven with a source impedance below $5 \mathrm{k} \Omega$. when they are not used, they should be tied to the analog ground Pin 6.

## AGND (Pin 6)

When the LTC1061 operates with dual supplies, Pin 6 should be tied to system ground. When the LTC1061 operates with a single positive supply, the analog ground pin should be tied to $1 / 2$ supply, Figure 1 . The positive input of all the internal op amps, as well as the common reference of all the internal switches, are internally tied to the analog ground pin. Because of this, a "clean" ground is recommended.

## PIn DESCRIPTION ARD APPLICATION HINTS



Figure 1. The 6th Order LP Butterworth Filter of Figure 5 Operating with a Single 5V Supply

## 50/100/Hold (Pin 7)

By tying Pin 7 to $\mathrm{V}^{+}$, the filter operates with a clock-tocenter frequency internally set at $50: 1$. When Pin 7 is at mid-supplies, the filter operates with a 100:1 clock-tocenter frequency ratio. Table 1 shows the allowable variation of the potential at Pin 7 when the 100:1 mode is sought.

When Pin 7 is shorted to the negative supply pin, the filter operation is stopped and the bandpass and lowpass output act as a sample-and-hold circuit holding the last sample of the input voltage. The hold step is around 2 mV and the droop rate is $150 \mu \mathrm{~V} / \mathrm{sec}$.

Table 1

| TOTAL POWER SUPPLY | VOLTAGE RANGE OF PIN 7 |
| :---: | :---: |
| $(\mathrm{V})$ | FOR 100:1 OPERATION (V) |
| 5 | $2.5 \pm 0.5$ |
| 10 | $5 \pm 1$ |
| 15 | $7.5 \pm 1.5$ |

## Clock Feedthrough

This is defined as the amplitude of the clock frequency appearing at the output pins of the device, Figure 2. Clock feedthrough is measured with all three sides of the LTC1061 connected as filters. The clock feedthrough mainly depends on the magnitude of the power supplies and it is independent from the input clock levels, clock frequency and modes of operation.

The Table 2 illustrates the typical clock feedthrough numbers for various power supplies.


Figure 2. Typical Clock Feedthrogh of the LTC1061 Operating with $\pm 5 \mathrm{~V}$ Supplies. Top Trace is the Input Clock Swinging OV to 5 V and Bottom Trace is One of the Lowpass Outputs with Zero or DC Input Signals.

Table 2

| POWER SUPPLY (V) | CLOCK FEEDTHROUGH $\left(V_{\text {RMS }}\right)$ |
| :---: | :---: |
| $\pm 2.5$ | 0.2 |
| $\pm 5$ | 0.4 |
| $\pm 8$ | 0.8 |

## Definition of Filter Functions

Refer to LTC1060 data sheet.

## MODES OF OPERATION

## Description and Applications

1. Primary Modes: There are two basic modes of operation, Mode 1 and Mode 3. In Mode 1, the ratio of the external clock frequency to the center frequency of each 2nd order section is internally fixed at 50:1 or 100:1. In Mode 3, this ratio can be adjusted above or below 50:1 or 100:1. The side C of the LTC1061 can be connected only in Mode 3 . Figure 3 illustrates Mode 1 providing 2nd order notch, lowpass, and bandpass outputs (for definition of filter functions, refer to the LTC1060 data sheet). Mode 1 can be used to make high order Butterworth lowpass filters; it can also be used to make low $Q$ notches and for cascading 2nd order bandpass functions tuned at the same center frequency and with unity-gain. Mode 3,


Figure 3. Mode 1: 2nd Order Filter Providing Notch, Bandpass, Lowpass


NOTE: ADD $C_{C}$ FOR $Q>5$ AND $f_{C L K}>1 M H z, S U C H A S C_{C} \cong \frac{0.16}{R 4 \times 1.2 \mathrm{MHz}}$
Figure 4. Mode 3: 2nd Order Filter Providing Highpass, Bandpass, Lowpass

Figure 4, is the classical state variable configuration providing highpass, bandpass and lowpass 2nd order filter functions.

Since the input amplifier is within the resonant loop, its phase shift affects the high frequency operation of the filter and therefore, Mode 3 is slower than Mode 1. Mode 3 can be used to make high order all-pole bandpass, lowpass, highpass and notch filters. Mode 3 as well as Mode 1 is a straightforward mode to use and the filter's dynamics can easily be optimized. Figure 5 illustrates a 6th order lowpass Butterworth filter operating with up to 40 kHz cutoff frequency and with up to 200 kHz input frequency. Sides A, B are connected in Mode 1 while side $C$ is connected in Mode 3. The lower $Q$ section was placed in side $C$, Mode 3, to eliminate any early $Q$ enhancement. This could happen when the clock approaches 2 MHz . The measured frequency response is shown in Figure 6. The attenuation floor is limited by the crosstalk between the three different sections operating with a clock frequency above 1 MHz . The measured wideband noise was $150 \mu \mathrm{~V}_{\text {RMS }}$. For limited temperature range the filter of Figure 5 works up to 2.5 MHz clock frequency thus yielding a 50 kHz cutoff.


Figure 5. 6th Order Butterworth Lowpass Filter with Cutoff Frequency up to 45 kHz

## mODES OF OPERATION



1061 F06
Figure 6. Measures Frequency Response of the Lowpass Butterworth Filter of Figure 3
2. Secondary Modes: Mode 1b - It is derived from Mode 1. In Mode 1b, Figure 7, two additional resistors, R5 and R6, are added to attenuate the amount of voltage fed back from the lowpass output into the input of the $\mathrm{S}_{\mathrm{A}}\left(\mathrm{S}_{\mathrm{B}}\right)$ switched capacitor summer. This allows the filter clock-to-center frequency ratio to be adjusted beyond 50:1 (or 100:1). Mode 1b still maintains the speed advantages of Mode 1. Figure 8 shows the 3 lowpass sections of the LTC1061 in cascade resulting in a Chebyshev lowpass filter. The side A of the IC is connected in Mode 1b to provide the first resonant frequency below the cutoff frequency of the filter. The practical ripple, obtained by using a non-A version of the LTC1061 and 1\% standard resistor values, was 0.15 dB . For this 6 th order lowpass,


Figure 7. Mode 1b: 2nd Order Filter Providing Notch, Bandpass, Lowpass
the textbook Qs and center frequencies normalized to the ripple bandwidth are: $\mathrm{Q} 1=0.55, \mathrm{f}_{01}=0.71, \mathrm{Q} 2=1.03, \mathrm{~F}_{02}$ $=0.969, Q 3=3.4, \mathrm{~F}_{03}=1.17$. The design was done with speed in mind. The higher ( $\mathrm{Q} 3, \mathrm{~F}_{03}$ ) section was in Mode 1 and placed in the side B of the LTC1061. The remaining two center frequencies were then normalized with respect to the center frequency of side $B$; this changes the ratio of clock-to-cutoff frequency from $50: 1$ to $50 \times 1.17=58.5: 1$. As shown in Figure 9, the maximum cutoff frequency is about 33 kHz . The total wideband output noise is $220 \mu \mathrm{~V}_{\text {RMS }}$ and the measured output DC offset voltage is 60 mV .


STANDARD 1\% RESISTOR VALUES
R11 $=35.7 \mathrm{k} \quad \mathrm{R} 32=36.5 \mathrm{k} \quad \mathrm{R} 61=2.87 \mathrm{k}$ $\mathrm{R} 31=11.5 \mathrm{k} \quad \mathrm{R} 13=15.8 \mathrm{k} \quad \mathrm{R} 22=11 \mathrm{k}$ $\mathrm{R} 51=5.49 \mathrm{k} \quad \mathrm{R} 33=13 \mathrm{k} \quad \mathrm{R} 23=10.5$
$\mathrm{R} 12=11 \mathrm{k} \quad \mathrm{R} 21=12.1 \mathrm{k} \quad \mathrm{R} 43=15.8 \mathrm{k}$
Figure 8. 6th Order Chebyshev, Lowpass Filter Using 3 Different Modes of Operation for Speed Optimization


Figure 9. Amplitude Response of the 6th Order Chebyshev Lowpass Filter of Figure 8

## MODES OF OPERATION

Another example of Mode 1 b is illustrated on the front page of the data sheet. The cascading sequence of this 6 th order bandpass filter is shown in block diagram form, Figure 10a. the filter is geometrically centered around the side B of the LTC1061 connected in Mode 1. This dictates a clock-to-center frequency ratio of $50: 1$ or 100:1. The side A of the IC operates in Mode 1b to provide the lower center frequency of 0.95 and still share the same clock with the rest of the filter. With this approach the bandpass filter can


Figure 10a. Cascading Sequence of the Bandpass Filter Shown on the Front Page, with $\left(\mathrm{f}_{\mathrm{clk}} / \mathrm{f}_{0}\right)=50: 1$ or 100:1


Figure 10b. Cascading Sequence of the Same Filter for Speed Optimization, and with $\left(\mathrm{f}_{\mathrm{cl}} / \mathrm{f}_{0}\right)=52.6: 1$
operate with center frequencies up to 24 kHz . The speed of the filter could be further improved by using Mode 1 to lock the higher resonant frequency of 1.05 and higher $Q$ or 31.9 to the clock, Figure 10b, thus changing the clock to center frequency ratio to 52.6:1.

Mode 3a - This is an extension of Mode 3 where the highpass and lowpass outputs are summed through two external resistors $R_{h}$ and $R_{f}$ to create a notch, Figure 11. Mode 3a is very versatile because the notch frequency can be higher or lower than the center frequency of the 2nd order section. The external op amp of Figure 11 is not always required. When cascading the sections of the LTC1061, the highpass and lowpass outputs can be summed directly into the inverting input of the next section. Figure 12 shows an LTC1061 providing a 6th order elliptic bandpass or notch response. Sides C and B are connected in Mode 3a while side A is connected in Mode 1 and uses only two resistors. The resulting filter response is then geometrically symmetrical around either the center frequency of side A (for bandpass responses) or the notch frequency of side A (for notch responses).


Figure 11. Mode 3a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Notch

## mODES OF OPERATION



Figure 12. 6th Order Elliptic Bandpass, Lowpass or Notch Topology

Figure 13 shows the measured frequency response of the circuit Figure 12 configured to provide a notch function. The filter output is taken out of pin 3. The resistor values are standard $1 \%$.
The ratio of the 0 dB width, BW 1 , to the notch width BW2, is $5: 1$ and matches the theoretical design value. The measured notch depth was -53 dB versus -56 dB theoretical and the clock-to-center notch frequency ratio is 100:1.
Figure 14 shows the measured frequency response of the circuit topology, Figure 12, but with pole/zero locations configured to provide a high Q, 6th order elliptic bandpass filter operating with a clock-to-center frequency ratio of $50: 1$ or 100:1. The theoretical passband ripple, stopband attenuation and stopband to ripple bandwidth ratio are $0.5 \mathrm{~dB}, 56 \mathrm{~dB}, 5: 1$ respectively. The obtained results with $1 \%$ standard resistor values closely match the theoretical frequency response. For this application, the normalized
center frequencies, Qs, and notch frequencies are ( $\mathrm{f}_{01}=$ $0.969, \mathrm{Q} 1=54.3, \mathrm{f}_{\mathrm{n} 1}=0.84, \mathrm{f}_{02}=1.031, \mathrm{Q} 2=54.3, \mathrm{f}_{\mathrm{n} 2}=$ 1.187, $\mathrm{f}_{03}=1, \mathrm{Q}=26.2$ ). The output of the filter is the BP output of Side A, Pin 2.
Lowpass filters with stopband notches can also be realized by using Figure 12 provided that 6th order lowpass filter approximations with 2 stopband notches can be synthesized. Literature describing elliptic double terminated (RLC)


Figure 13. Resistor Values and Amplitude Response of Figure 12 Topology. The Notch is Centered at 2600 Hz .


Figure 14. Resistor Values and Amplitude Response of Figure 12 Topology. The Bandpass Filter is Centered Around 2600 Hz when Operating with a 130 kHz Clock.

## mODES Of OPERATION



Figure 15. Resistor Values and Amplitude Response of the Topology of Figure 12
passive ladder filters provide enough data to synthesize the above filters. The measured amplitude response of such a lowpass is shown in Figure 15 where the filter output is taken out of side A's Pin 1, Figure 12. The clock-to-center frequency ratio can be either $50: 1$ or 100:1 because the last stage of the LTC1061 operates in Mode 1 with a center frequency very close to the overall cutoff frequency of the lowpass filter.

In Figure 16, all three sides of the LTC1061 are connected in Mode 3a. This topology is useful for elliptic highpass and notch filters with clock-to-cutoff (or notch) frequency ratio higher than 100:1. This is often required to extend the allowed input signal frequency range and to avoid premature aliasing. Figure 16 is also a versatile, general purpose architecture providing 3 notches and 4 pole pairs, and there is no restriction on the location of the poles with respect to the notch frequencies. The drawbacks, when compared to Figure 12, are the use of an external op amp and the increased number of the required external resistors.

Figure 17 shows the measured frequency of a 6th order highpass elliptic filter operating with 250:1 clock-to-cutoff frequency ratio. With a 1 MHz clock, for instance, the filter yields a 4 kHz cutoff frequency, thus allowing an input frequency range beyond 100kHz. Band limiting can be easily added by placing a capacitor across the feedback resistor of the external op amp of Figure 16.


Figure 16. Using an External Op Amp to Connect all 3 Sides of the LTC1061 in Mode 3a


Figure 17. Measured Amplitude Response of the Topology of Figure 16, Configured to Provide a 6th Order Elliptic Highpass Filter Operating with a Clock-to-Cutoff Frequency Ratio of 250:1

## mODES OF OPERATION

Figure 18 shows the plotted amplitude responses of a 6th order notch filter operating again with a clock-to-center notch frequency ratio of $250: 1$. The theoretical notch depth is 70 dB and when the notch is centered at 1 kHz its width is 50 Hz . Two small, noncritical capacitors were used across the R21 and R22 resistors of Figure 16, to bandlimit the first two highpass outputs such that the practical notch depth will approach the theoretical value. With these two fixed capacitors, the notch frequency can be swept within a 3:1 range.
When the circuit of Figure 16 is used to realize lowpass elliptic filters, a capacitor across $R_{g}$ raises the order of the filter and at the same time eliminates any small clock feedthrough. This is shown in Figure 19 where the amplitude response of the filter is plotted for 3 different cutoff frequencies. When the clock frequency equals or exceeds 1 MHz , the stopband notches lose their depth due to the finite bandwidth of the internal op amps and to the small crosstalk between the different sides of the LTC1061. The lowpass filter, however, does not lose its passband accuracy and it maintains nearly all of its attenuation slope. The theoretical performance of the 7th order lowpass filter of Figure 19 is 0.2 dB passband ripple, 1.5:1 stopband-tocutoff frequency ratio, and 73 dB stopband attenuation. Without any tuning, the obtained results closely approximate the textbook response.


Figure 18. 6th Order Band Reject Filter Operating with a Clock-to-Center Notch Frequency Ratio of 250:1. The Ratio of OdB to the -65 dB Notch Width is $8: 1$.


NOTE: ADD A CAPACITOR C ACROSS $\mathrm{R}_{\mathrm{g}}$ TO CREATE A 7TH ORDER LOWPASS SUCH AS $\left(1 / 2 \pi \mathrm{R}_{\mathrm{g}} \mathrm{C}\right)=($ CUTOFF FREQUENCY $) \times 0.38$

1061 F19
Figure 19. Frequency Responses of a 7th Order Lowpass Elliptic Filter Realized with Figure 16 Topology

Mode 2 - This is a combination of Mode 1 and Mode 3, Figure 20. With Mode 2, the clock-to-center frequency ratio, $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$, is always less than $50: 1$ or $100: 1$. When compared to Mode 3 and for applications requiring 2nd order section with $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{0}$ slightly less than 100 or $50: 1$, Mode 2 provides less sensitivity to resistor tolerances. As in Mode 1, Mode 2 has a notch output which directly depends on the clock frequency and therefore the notch frequency is always less than the center frequency, $f_{0}$, of the 2nd order section.


Figure 20. Mode 2: 2nd Order Filter Providing Notch, Bandpass, Lowpass

## mOdES Of OPERATION

Figure 21 shows the side A of the LTC1061 connected in Mode 2 while sides B and C are in Mode 3a. This topology can be used to synthesize elliptic bandpass, highpass and notch filters. The elliptic highpass of Figure 17 is synthesized again, Figure 22, but the clock is now locked onto the


Figure 21. LTC1061 with Side A is Connected in Mode 2 While Side B, C are in Mode 3a. Topology is Useful for Elliptic Highpass, Notch and Bandpass Filters.


Figure 22. 6th Order Elliptic Highpass Filter Operating with a Clock-to-Cutoff Frequency Ratio of 75:1 and Using the Topology of Figure 21
higher frequency notch provided by the side A of the LTC1061. As shown in Figure 22, the highpass corner frequency is 3.93 kHz and the higher notch frequency is 3 kHz while the filter operates with a 300 kHz clock. The center frequencies, Qs, and notches of Figure 22, when normalized to the highpass cutoff frequency, are ( $\mathrm{f}_{01}=$ 1.17, $\mathrm{Q} 1=2.24, \mathrm{f}_{\mathrm{n} 1}=0.242, \mathrm{f}_{02}=1.96, \mathrm{Q} 2=0.7, \mathrm{f}_{\mathrm{n} 2}=0.6$, $\left.f_{03}=0.987, f_{n 3}=0.753, Q 3=10\right)$. When compared with the topology of Figure 16, this approach uses lower and more restricted clock frequencies. The obtained notch in Mode 2 is shallower although the topology is more efficient.

## Output Noise

The wideband RMS noise of the LTC1061 outputs is nearly independent from the clock frequency. The LTC1061 noise when operating with $\pm 2.5 \mathrm{~V}$ supply is lower, as Table 3 indicates. The noise at the bandpass and lowpass outputs increases rough as the $\sqrt{ }$. Also the noise increases when the clock-to-center frequency ratio is altered with external resistors to exceed the internally set 100:1 or 50:1 ratios. Under this condition, the noise increases square root-wise.

## Output Offsets

The equivalent input offsets of the LTC1061 are shown in Figure 23. The DC offset at the filter bandpass output is always equal to $\mathrm{V}_{0 S 3}$. The DC offsets at the remaining two outputs (Notch and LP) depend on the mode of operation and external resistor ratios. Table 4 illustrates this.

It is important to know the value of the DC output offsets, especially when the filter handles input signals with large dynamic range. As a rule of thumb, the output DC offsets increase when:

1. The Qs decrease
2. The ratio $\left(\mathrm{f}_{\mathrm{Cl}} / \mathrm{f}_{0}\right)$ increases beyond $100: 1$. This is done by decreasing either the (R2/R4) or the R6/(R5 + R6) resistor ratios.

## LTC1061

## mODES OF OPERATION

Table 3. Wideband RMS Noise

| $\mathbf{V}_{\mathbf{S}}( \pm \mathbf{V})$ | $\mathbf{f}_{\text {CLK } / \mathbf{f} \mathbf{0}}$ | NOTCH/HP <br> $\left(\mu \mathbf{V}_{\text {RMS }}\right)$ | BP <br> $\left(\mu \mathbf{V}_{\text {RMS }}\right)$ | LP <br> $\left(\mu \mathbf{V}_{\text {RMS }}\right)$ | CONDITIONS |
| ---: | ---: | :---: | :---: | :---: | :---: |



Figure 23. Equivalent Input Offsets of $1 / 3$ LTC1061 Filter Building Block

Table 4

| MODE | $\begin{gathered} V_{\text {OSN }} \\ \text { PIN } 3 \text { (18) } \end{gathered}$ | $V_{\text {OSBP }}$ PIN 2 (19) | $\begin{gathered} V_{\text {OSLP }} \\ \text { PIN } 1 \text { (20) } \end{gathered}$ |
| :---: | :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {OS1 }}\left[(1 / \mathrm{Q})+1+\left\\|\mathrm{H}_{0 \mathrm{LP}}\right\\|\right]-\mathrm{V}_{\text {OS3 }} / \mathrm{Q}$ | $\mathrm{V}_{053}$ | $\mathrm{V}_{\text {OSN }}-\mathrm{V}_{\text {OS2 }}$ |
| 1 b | $\mathrm{V}_{\text {OS1 }}[(1 / \mathrm{Q})+1+\mathrm{R} 2 / \mathrm{R} 1]-\mathrm{V}_{\text {OS3 }} / \mathrm{Q}$ | $V_{0 S 3}$ | $\sim\left(\mathrm{V}_{\text {OSN }}-\mathrm{V}_{\text {OS2 }}\right)(1+\mathrm{R} 5 / \mathrm{R6})$ |
| 2 | $\begin{aligned} & {\left[V_{0 S 1}(1+R 2 / R 1+R 2 / R 3+R 2 / R 4)-V_{\text {OS3 }}(R 2 / R 3)\right] \times} \\ & \times[R 4 /(R 2+R 4)]+V_{\text {OS2 }}[R 2 /(R 2+R 4)] \end{aligned}$ | $V_{0 S 3}$ | $\mathrm{V}_{\text {OSN }}-\mathrm{V}_{\text {OS2 }}$ |
| 3 | $\mathrm{V}_{\text {OS2 }}$ | $\mathrm{V}_{\text {OS3 }}$ | $\begin{aligned} & V_{\text {OS1 }}(1+R 4 / R 1+R 4 / R 2+R 4 / R 3)-V_{\text {OS2 }}(R 4 / R 2) \\ & -V_{\text {OS3 }}(R 4 / R 3) \end{aligned}$ |

## PACKAGE DESCRIPTION

## J Package

20-Lead CERDIP (Narrow . 300 Inch, Hermetic) (Reference LTC DWG \# 05-08-1110)


NOTE: LEAD DIMENSIONS APPLY TO SOLDER DIP/PLATE OR TIN PLATE LEADS


OBSOLETE PACKAGE


NOTE:

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

## PACKAGE DESCRIPTION

## SW Package

20-Lead Plastic Small Outline (Wide . 300 Inch)
(Reference LTC DWG \# 05-08-1620)


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC1068 | Quad, Universal, Filter Building Block | $25: 1,50: 1,100: 1,200: 1 \mathrm{~F}_{\mathrm{C}}: \mathrm{FCLK}_{\mathrm{C}}$ Ratios Available |
| LTC1562 | Quad, Universal, Filter Building Block | Continuous Time, Active $\mathrm{RC}, \mathrm{F}_{\mathrm{C}}<150 \mathrm{kHz}$ |
| LTC1562-2 | Quad, Universal, Filter Building Block | Continuous Time, Active $\mathrm{RC}, \mathrm{F}_{\mathrm{C}}<360 \mathrm{kHz}$ |

