LTC4219 5A Integrated
Hot Swap Controller

## feATURES

- Small Footprint
- $33 \mathrm{~m} \Omega$ MOSFET with R SENSE
- Available in Preset 12 V and 5 V Versions
- Adjustable, 10\% Accurate Current Limit
- Current and Temperature Monitor Outputs
- Overtemperature Protection
- Adjustable Current Limit Timer Before Fault
- Power Good and Fault Outputs
- Adjustable Inrush Current Control
- Available in 16 -Lead $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package


## APPLICATIONS

- RAID Systems
- Server I/O Cards
- Industrial


## DESCRIPTIOn

The LTC®4219 is an integrated solution for Hot Swap applications that allows a board to be safely inserted and removed from a live backplane. The part integrates a Hot Swap controller, power MOSFET and current sense resistor in a single package for small form factor applications.

The LTC4219 provides separate inrush current control and a $10 \%$ accurate 5.6 A current limit with foldback current limiting. The current limit threshold can be adjusted dynamically using an external pin. Additional features include a current monitor output that amplifies the sense resistor voltage for ground referenced current sensing and a MOSFET temperature monitor output. Thermal limit and power good monitoring are also provided. The power good detection level and foldback current limit profile are internally presetfor5V (LTC4219-5) and 12V (LTC4219-12) applications.
$\boldsymbol{\mathcal { Y }}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

12V, 5A Card Resident Application


Power-Up Waveforms


## absolute maximum ratings

## PIn CONFIGURATION

(Notes 1, 2)
Supply Voltage (VDD) ................................ -0.3 V to 28 V
Input Voltages
FB, EN1, EN2 -0.3 V to 12 V
TIMER................................................. -0.3 V to 3.5 V
SENSE ............................ $V_{D D}-10 \mathrm{~V}$ or -0.3 V to $\mathrm{V}_{\mathrm{DD}}$
Output Voltages
$I_{\text {SET }}, I_{\text {MON }}$ -0.3 V to 3 V
PG, FLT -0.3 V to 35 V
OUT .......................................... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
INTV ${ }_{\text {cc }}$ -0.3 V to 3.5 V

GATE (Note 3) $\qquad$ -0.3 V to 33 V
Operating Ambient Temperature Range
LTC4219C $\qquad$ . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC4219I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Junction Temperature (Notes 4, 5)........................ $125^{\circ} \mathrm{C}$
Storage Temperature Range .................. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$


DHC PACKAGE
16-LEAD ( $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN
$T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{J \mathrm{~A}}=43^{\circ} \mathrm{C} / \mathrm{W}$
$\theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}$ EXPOSED PAD SOLDERED, OTHERWISE $\theta_{\mathrm{JA}}=140^{\circ} \mathrm{C} / \mathrm{W}$

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC4219CDHC-12\#PBF | LTC4219CDHC-12\#TRPBF | 421912 | $16-$ Lead $(5 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4219IDHC-12\#PBF | LTC4219IDHC-12\#TRPBF | 421912 | 16 -Lead $(5 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC4219CDHC-5\#PBF | LTC4219CDHC-5\#TRPBF | 42195 | 16 -Lead ( $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4219IDHC-5\#PBF | LTC4219IDHC-5\#TRPBF | 42195 | $16-$ Lead ( $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

## LTC4219

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. $V_{D D}=12 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Characteristics |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}$ | Input Supply Range |  | $\bullet$ | 2.9 |  | 15 | V |
| $\underline{\text { ID }}$ | Input Supply Current | MOSFET On, No Load | $\bullet$ |  | 1.6 | 3 | mA |
| $\mathrm{V}_{\mathrm{DD} \text { (UVL) }}$ | Input Supply Undervoltage Lockout | $V_{\text {DD }}$ Rising | $\bullet$ | 2.65 | 2.73 | 2.85 | V |
| $\mathrm{V}_{\text {OUT(PGTH) }}$ | Output Power Good Threshold | LTC4219-12, $\mathrm{V}_{\text {OUT }}$ Rising | $\bullet$ | 10.2 | 10.5 | 10.8 | V |
|  |  | LTC4219-5, $\mathrm{V}_{\text {Out }}$ Rising | $\bullet$ | 4.2 | 4.35 | 4.5 | V |
| $\overline{\Delta V_{\text {OUT (PGHYST) }}}$ | Output Power Good Hysteresis | LTC4219-12 | $\bullet$ | 127 | 170 | 213 | mV |
|  |  | LTC4219-5 | $\bullet$ | 53 | 71 | 89 | mV |
| IOUT | OUT Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {GATE }}=0 \mathrm{~V}, \mathrm{~V}_{\text {DD }}=15 \mathrm{~V}$ | $\bullet$ |  | 0 | $\pm 150$ | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {GATE }}=12 \mathrm{~V}$, LTC4219-12 | $\bullet$ | 50 | 70 | 90 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {GATE }}=5 \mathrm{~V}$, LTC4219-5 | $\bullet$ | 26 | 36 | 46.5 | $\mu \mathrm{A}$ |
| $\overline{\mathrm{dV}} \mathrm{GATE} / \mathrm{dt}$ | GATE Pin Turn-On Ramp Rate |  | $\bullet$ | 0.15 | 0.3 | 0.55 | $\mathrm{V} / \mathrm{ms}$ |
| $\mathrm{R}_{\text {ON }}$ | MOSFET + Sense Resistor On Resistance |  | $\bullet$ | 15 | 33 | 50 | $\mathrm{m} \Omega$ |
| lıIM(TH) | Current Limit Threshold | $\mathrm{V}_{\mathrm{FB}}=1.23 \mathrm{~V}$ | $\bullet$ | 5.0 | 5.6 | 6.1 | A |
|  |  | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ | $\bullet$ | 1.2 | 1.5 | 1.8 | A |
|  |  | $\mathrm{V}_{\text {FB }}=1.23 \mathrm{~V}, \mathrm{R}_{\text {SET }}=20 \mathrm{k} \Omega$ | $\bullet$ | 2.6 | 2.9 | 3.3 | A |

Inputs

| IN | EN1, EN2 Input Current | $\mathrm{V}_{\text {PIN }}=1.2 \mathrm{~V}$ | $\bullet$ |  | 0 | $\pm 1$ | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {FB }}$ | FB Input Resistance | $\begin{aligned} & \text { LTC4219-12 } \\ & \text { LTC4219-5 } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 13 \\ & 20 \end{aligned}$ | $\begin{aligned} & 18 \\ & 29 \end{aligned}$ | $\begin{aligned} & 23 \\ & 37 \end{aligned}$ | $\mathrm{k} \Omega$ $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\text {TH }}$ | EN1, EN2, FB Threshold Voltage | VPIN Rising | $\bullet$ | 1.21 | 1.235 | 1.26 | V |
| $\overline{\Delta V_{\text {EN(HYST }}}$ | EN1, EN2 Hysteresis |  | $\bullet$ | 50 | 80 | 110 | mV |
| $\overline{\Delta V_{\text {FB(HYST) }}}$ | FB Power Good Hysteresis |  | $\bullet$ | 10 | 20 | 30 | mV |
| $\mathrm{R}_{\text {ISET }}$ | ISET Internal Resistor |  | - | 19 | 20 | 21 | $k \Omega$ |

ELECTRICAL CHARACTERISTICS The o denotes the specifications which apply vere the tull operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Outputs |  |  |  |  |  |  |  |
| VIntVcc | INTV ${ }_{\text {cC }}$ Output Voltage | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, 15 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{LOAD}}=0 \mathrm{~mA},-10 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\bullet$ | 2.8 | 3.1 | 3.2 | V |
| $\underline{\mathrm{V}_{0 \mathrm{~L}}}$ | PG, FLT Output Low Voltage | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ | $\bullet$ |  | 0.4 | 0.8 | V |
| $\underline{\mathrm{IOH}^{\prime}}$ | PG, FLT Input Leakage Current | $\mathrm{V}_{\text {PIN }}=30 \mathrm{~V}$ | $\bullet$ |  | 0 | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TIMER(H) }}$ | TIMER High Threshold | $V_{\text {TIMER }}$ Rising | $\bullet$ | 1.2 | 1.235 | 1.28 | V |
| $\mathrm{V}_{\text {TIMER(L) }}$ | TIMER Low Threshold | $V_{\text {TIMER }}$ Falling | $\bullet$ | 0.1 | 0.21 | 0.3 | V |
| ItIMER(UP) $^{\text {a }}$ | TIMER Pull-Up Current | $\mathrm{V}_{\text {TIMER }}=0 \mathrm{~V}$ | $\bullet$ | -80 | -100 | -120 | $\mu \mathrm{A}$ |
| $\underline{\text { ITMER(DN) }}$ | TIMER Pull-Down Current | $\mathrm{V}_{\text {TIMER }}=1.2 \mathrm{~V}$ | $\bullet$ | 1.4 | 2 | 2.6 | $\mu \mathrm{A}$ |
| Itimer(RATIO) | TIMER Current Ratio $\mathrm{I}_{\text {TIMER(DN) }} / I_{\text {IIMER }}$ (UP) |  | $\bullet$ | 1.6 | 2 | 2.7 | \% |
| $\mathrm{A}_{\text {IMON }}$ | $I_{\text {MON }}$ Current Gain | $\mathrm{I}_{\text {OUT }}=2.5 \mathrm{~A}$ | $\bullet$ | 18.5 | 20 | 21.5 | $\mu \mathrm{A} / \mathrm{A}$ |
| BWIMON | IMON Bandwidth |  |  |  | 250 |  | kHz |
| OFFF(IMON) | $I_{\text {MON }}$ Offset Current | $\mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}$ | $\bullet$ |  | 0 | $\pm 4.5$ | $\mu \mathrm{A}$ |
| GATE(UP) | Gate Pull-Up Current | Gate Drive On, $\mathrm{V}_{\text {GATE }}=\mathrm{V}_{\text {OUT }}=12 \mathrm{~V}$ | $\bullet$ | -19 | -24 | -29 | $\mu \mathrm{A}$ |
| $\underline{\text { IGATE(DN) }}$ | Gate Pull-Down Current | Gate Drive Off, $\mathrm{V}_{\text {GATE }}=18 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V}$ | $\bullet$ | 190 | 250 | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {GATE(FST) }}$ | Gate Fast Pull-Down Current | Fast Turn Off, $\mathrm{V}_{\text {GATE }}=18 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V}$ |  |  | 140 |  | mA |

## AC Characteristics

| $\mathrm{t}_{\text {PHL (GATE) }}$ | Input High ( $\overline{\mathrm{EN} 1}, \overline{\mathrm{EN} 2}$ ) to Gate Low Propagation Delay | $\mathrm{V}_{\text {GATE }}<16.5 \mathrm{~V}$ Falling | $\bullet$ |  | 8 | 10 | $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL (ILIM) }}$ | Short Circuit to Gate Low | $V_{F B}=0$, Step $I_{\text {SENSE }}$ to $6 A$, $V_{\text {GATE }}<15 \mathrm{~V}$ Falling | $\bullet$ |  | 1 | 5 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{D}(\mathrm{ON})}$ | Turn-On Delay | Step $\mathrm{V}_{\text {EN1 }}$ and $\mathrm{V}_{\text {EN2 }}$ to $0 \mathrm{~V}, \mathrm{~V}_{\text {GATE }}>13 \mathrm{~V}$ | $\bullet$ | 50 | 100 | 150 | ms |
| $t_{\text {d(FAULT) }}$ | EN1 High to Clear Fault Latch Delay |  |  |  | 5 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{D} \text { (CB) }}$ | Circuit Breaker Filter Delay Time (Internal) | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$, Step $\mathrm{I}_{\text {SENSE }}$ to 3 A | $\bullet$ | 1.5 | 2 | 2.7 | ms |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All currents into pins are positive, all voltages are referenced to GND unless otherwise specified.
Note 3: An internal clamp limits the GATE pin to a maximum of 6.5 V above OUT. Driving this pin to voltages beyond the clamp may damage the device.

Note 4: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 5: $T_{j}$ is calculated from the ambient temperature, $T_{A}$, and power dissipation, $\mathrm{P}_{\mathrm{D}}$, according to the formula:

$$
\mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{D}} \cdot 43^{\circ} \mathrm{C} / \mathrm{W}\right)
$$

## LTC4219

TYPICAL PGRFORMANCE CHARACTERISTICS $T_{A}=25^{\circ}, V_{0 D}=12 V$ unless otherwise noted.


TYPICAL PGRFORMANCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{00}=12 \mathrm{~V}$ unless otherwise noted.






GATE Pull-Up Current vs Temperature


TYPICAL PGRFORMANCE CHARACTERISTICS $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{0 D}=12 \mathrm{~V}$ unless otherwise noted.





## PIn functions

EN1: Inverted Enable 1 Input. Ground this pin to enable the MOSFET to turn on after 100 ms debounce delay. If the voltage at this pin rises above 1.235 V for longer than $10 \mu \mathrm{~s}$ a turn-off command is detected, the overcurrent fault is cleared and the MOSFET gate is discharged with a $250 \mu \mathrm{~A}$ current. Bringing this pin below 1.15 V and $\overline{\text { EN2 }}$ low for 100 ms begins GATE pin ramping.
EN2: Inverted Enable 2 Input. Ground this pin to enable the MOSFET to turn on after 100ms debounce delay. If the voltage at this pin rises above 1.235 V for longer than $10 \mu \mathrm{~s}$ a turn-off command is detected and the MOSFET gate is discharged with a $250 \mu \mathrm{~A}$ current. Bringing this pin below 1.15 V and $\overline{\mathrm{EN1}}$ low for 100 ms begins GATE pin ramping.

Exposed Pad: SENSE.
FB: Foldback and Power Good Input. The FB pin is driven from an internal resistive divider from OUT for both the LTC4219-12 and LTC4219-5. These versions preset 12V and 5 V foldback and power good levels. If the OUT voltage falls below 2.5V (LTC4219-5) or 6V (LTC4219-12) the current limit is reduced using a foldback profile (see the Typical Performance Characteristics section). If the FB voltage falls below 1.21 V the $\overline{\mathrm{PG}}$ pin will pull high to indicate the power is bad.
FLT: Overcurrent Fault Indicator. Open-drain output pulls low when an overcurrent fault has occurred and the circuit breaker trips.

GATE: Gate Drive for Internal N-channel MOSFET. An internal $24 \mu \mathrm{~A}$ current source charges the gate of the N -channel MOSFET. At start-up the GATE pin ramps up at a $0.3 \mathrm{~V} / \mathrm{ms}$ rate determined by internal circuitry. When either EN1 or EN2 pin goes high, a $250 \mu \mathrm{~A}$ pull-down current turns the MOSFET off. During a short-circuit or undervoltage lockout condition, a 140 mA pull-down current source between GATE and OUT is activated.

GND: Device Ground.
$I_{\text {MON: }}$ : Current Monitor Output. The current in the internal MOSFET switch is divided by 50,000 and sourced from this pin. Placing a 20k resistor from this pin to GND creates a 0 V to 2 V voltage swing when current ranges from 0 A to 5 A .

INTV ${ }_{\text {cc: }}$ Internal 3V Supply Decoupling Output. This pin must have a $1 \mu \mathrm{~F}$ or larger bypass capacitor. Overloading this pin can disrupt internal operation.
$I_{\text {SET }}$ : Current LimitAdjustment Pin. For a 5.6A current limit value open this pin. This pin is driven by a 20 k resistor in series with a voltage source. The pin voltage is used to generate the current limit threshold. The internal 20k resistor ( $\mathrm{R}_{\text {ISET }}$ ) and an external resistor ( $\mathrm{R}_{\text {SET }}$ ) between $I_{\text {SET }}$ and ground create an attenuator that lowers the current limit value. Due to circuit tolerance $R_{S E T}$ should not be less than $2 k$. In order to match the temperature variation of the sense resistor, the voltage on this pin increases at the same rate as the sense resistance increases. Therefore the voltage at $I_{\text {SET }}$ pin is proportional to temperature of the MOSFET switch.

OUT: Output of Internal MOSFET Switch. Connect this pin directly to the load. An internal resistive divider is connected to this pin to drive the FB pin.
$\overline{\text { PG: Power Good Indicator. Open-drain output releases }}$ the $\overline{\mathrm{PG}}$ pin to go high when the FB pin drops below 1.21 V indicating the power is bad. If the FB pin rises above 1.23 V and the GATE to OUT voltage exceeds 4.2 V , the open-drain output pulls low indicating power is good.
SENSE: Current Sense Node and MOSFET Drain. The current limit circuit controls the GATE pin to limit the sense voltage between the $V_{D D}$ and SENSE pins to 42 mV (5.6A) or less depending on the voltage at the FB pin. The exposed pad on the DHC package is connected to SENSE and must be soldered to an electrically isolated printed circuit board trace to properly transfer the heat out of the package.

TIMER: Timer Input. Connect a capacitor between this pin and ground to set a $12 \mathrm{~ms} / \mu \mathrm{F}$ duration for current limit before the switch is turned off. If the EN1 pin is toggled first high then low while the MOSFET switch is off, the switch will turn on again following a cooldown time of $518 \mathrm{~ms} / \mu \mathrm{F}$ duration. Tie this pin to $\mathrm{INTV}_{\text {CC }}$ for a fixed 2 ms overcurrent delay.
$V_{D D}$ : Supply Voltage and Current Sense Input. This pin has an undervoltage lockout threshold of 2.73 V .

LTC4219
FUNCTIONAL DIAGRAM


## OPERATION

The Functional Diagram displays the main circuits of the device. The LTC4219 is designed to turn a board's supply voltage on and off in a controlled manner allowing the board to be safely inserted and removed from a live backplane. The LTC4219 includes a $25 \mathrm{~m} \Omega$ MOSFET and a $7.5 \mathrm{~m} \Omega$ current sense resistor. During normal operation, the charge pump and gate driver turn on the pass MOSFET's gate to provide power to the load. The inrush current control is accomplished by the INRUSH circuit. This circuit limits the GATE ramp rate to $0.3 \mathrm{~V} / \mathrm{ms}$ and hence controls the voltage ramp rate of the output capacitor.

The current sense (CS) amplifier monitors the load current using the voltage sensed across the current sense resistor. The CS amplifier limits the current in the load by reducing the GATE-to-OUT voltage in an active control loop. It is simple to adjust the current limit threshold using the current limit adjustment ( $\mathrm{I}_{\text {SET }}$ ) pin. This allows a different threshold during other times such as start-up.
A short circuit on the output to ground causes significant power dissipation during active current limiting. To limit this power, the foldback amplifier reduces the current limit value from 5.6A to 1.5 A in a linear manner as the FB pin drops below 0.6V (see the Typical Performance Characteristics section).
If an overcurrent condition persists, the TIMER pin ramps up with a $100 \mu \mathrm{~A}$ current source until the pin voltage exceeds 1.235 V (comparator TM2). This indicates to the logic that it is time to turn off the pass MOSFET to prevent overheating. At this point the TIMER pin ramps down using the $2 \mu \mathrm{~A}$ current source until the voltage drops below 0.21 V (Comparator TM1) which tells the logic to start an
internal 100 ms timer. After this delay, the pass transistor has cooled and it is safe to turn it on again. It is suitable for many applications to use an internal 2ms overcurrent timer with a 100ms cooldown period. Tying the TIMER pin to $I^{\prime} \mathrm{IV}_{\text {CC }}$ sets this default timing.
The fixed 5V and 12V versions, LTC4219-5 and LTC4219-12, use an internal divider from OUT to drive the FB pin. This divider also sets the foldback current limit profile. The output voltage is monitored using the FB pin and the PG comparator to determine if the power is available for the load. The power good condition is signaled by the $\overline{\mathrm{PG}}$ pin using an open-drain pull-down transistor.

The Functional Diagram also shows the monitoring blocks of the LTC4219. The two comparators on the left side include the EN1 and EN2 comparators. These comparators determine if the enable inputs are valid prior to turning on the MOSFET. But first the undervoltage lockout circuits UVL01 and UVLO2 must validate the input supply and the internally generated 3.1 V supply (INTV ${ }_{C C}$ ) and generate the power up initialization to the logic circuits. If the external conditions remain valid for 100 ms the MOSFET is allowed to turn on.
Other features include MOSFET current and temperature monitoring. The current monitor (CM) outputs a current proportional to the sense resistor current. This current can drive an external resistor or other circuits for monitoring purposes. A voltage proportional to the MOSFET temperature is output to the $\mathrm{I}_{\text {SET }}$ pin. The MOSFET is protected by a thermal shutdown circuit.

## APPLICATIONS INFORMATION

The typical LTC4219 application is in a high availability system that uses a positive voltage supply to distribute power to individual cards. A complete application circuit is shown in Figure 1. External component selection is discussed in detail in the following sections.

## Turn-On Sequence

Several conditions must be present before the internal pass MOSFET can be turned on. First the supply $V_{D D}$ must exceed its undervoltage lockout level. Next the internally generated supply INTV ${ }_{\text {CC }}$ must cross its 2.65 V undervoltage threshold. This generates a $25 \mu \mathrm{~s}$ power-on-reset pulse which clears the fault register and initializes internal latches. Finally, the enable inputs EN1 and EN2 both must be below the 1.15 V threshold. All of these conditions must be satisfied for the duration of 100 ms to ensure that any contact bounce during the insertion has ended.

The MOSFET is turned on by charging up the GATE with a charge pump generated $24 \mu \mathrm{~A}$ current source whose value is adjusted by shunting a portion of the pull-up current to ground. The charging current is controlled by the INRUSH circuit that maintains a constant slope of GATE voltage versus time (Figure 2). The voltage at the GATE pin rises with a slope of $0.3[\mathrm{~V} / \mathrm{ms}]$ and the supply inrush current is set at:

$$
I_{\text {INRUSH }}=C_{L} \bullet 0.3[\mathrm{~V} / \mathrm{ms}]
$$



Figure 2. Supply Turn-On
This gate slope is designed to charge up a $1000 \mu \mathrm{~F}$ capacitor to 12 V in 40 ms , with an inrush current of 300 mA . This allows the inrush current to stay under the current limit threshold (1.5A) for capacitors less than 1000 $\mu$ F. Included in the Typical Performance Characteristics section is a graph of the Safe Operating Area for the MOSFET. It is evident from this graph that the power dissipation at 12V, 300 mA for 40 ms is in the safe region.

Adding the $\mathrm{R}_{\text {GATE }}, \mathrm{C}_{\text {GATE }}$ and $\mathrm{C}_{\text {COMP }}$ network on the GATE pin will lower the inrush current below the default value set by the inrush circuit. The GATE is then charged with a $24 \mu \mathrm{~A}$ current source. The voltage at the GATE pin rises with a slope equal to $24 \mu \mathrm{~A} / \mathrm{C}_{\mathrm{GATE}}$ and the supply inrush current is set at:
$I_{\text {INRUSH }}=\frac{C_{L}}{C_{G A T E}} \cdot 24 \mu \mathrm{~A}$

*TVS Z1: DIODES INC. SMAJ17A
Figure 1. 2A, 12V Card Resident Application with Auto-Retry

## APPLICATIONS InFORMATION

When the GATE voltage reaches the MOSFET threshold voltage, the switch begins to turn on and the OUT voltage follows the GATE voltage as it increases. Once OUT reaches $V_{D D}$, the GATE will ramp up until clamped by the 6.15V Zener between GATE and OUT.

As the OUT voltage rises, so will the FB pin which is monitoring it. Once the FB pin crosses its 1.235 V threshold and the GATE to OUT voltage exceeds 4.2 V , the $\overline{\mathrm{PG}}$ pin pulls low indicating that the power is good.

## Parasitic MOSFET Oscillation

When the N-channel MOSFET ramps up the output during power-up it operates as a source follower. The source follower configuration may self-oscillate in the range of 25 kHz to 300 kHz when the load capacitance is less than $10 \mu \mathrm{~F}$, especially if the wiring inductance from the supply to the $\mathrm{V}_{\mathrm{DD}}$ pin is greater than $3 \mu \mathrm{H}$. The possibility of oscillation will increase as the load current (during power-up) increases. There are two ways to prevent this type of oscillation. The simplest way is to avoid load capacitances below $10 \mu \mathrm{~F}$. For wiring inductance larger than $20 \mu \mathrm{H}$, the minimum load capacitance may extend to $100 \mu$ F. A second choice is to connect an external gate capacitor $\mathrm{C}_{\mathrm{p}}>1.5 \mathrm{nF}$ as shown in Figure 3.

## Turn-Off Sequence

The switch can be turned off by a variety of conditions. A normal turn-off is initiated by either the EN1 or EN2 pins going above their 1.235 V threshold. Additionally, several fault conditions will turn off the switch. These include overcurrent circuit breaker (SENSE pin) or overtemperature. Normally the switch is turned off with a $250 \mu \mathrm{~A}$ current pulling down the GATE pin to ground. With the switch turned off, the OUT voltage drops which pulls the FB pin below its threshold. $\overline{P G}$ then goes high to indicate output power is no longer good.


Figure 3. Compensation for Small $\mathrm{C}_{\text {LOAD }}$

If $V_{D D}$ drops below 2.65 V for greater than $5 \mu \mathrm{~s}$ or INTV $_{C C}$ drops below 2.5 V for greater than $1 \mu \mathrm{~s}$, a fast shutdown of the switch is initiated. The GATE is pulled down with a 140 mA current to the OUT pin.

## Overcurrent Fault

The LTC4219 features an adjustable current limit with foldback that protects against short circuits and excessive load current. To prevent excessive power dissipation in the switch during active current limit, the available current is reduced as a function of the output voltage sensed by the FB pin. A graph in the Typical Performance Characteristics curves shows the current limit versus FB voltage.

An overcurrent fault occurs when the current limit circuitry has been engaged for longer than the time-out delay set by the TIMER. Current limiting begins when the MOSFET current reaches 1.5A to 5.6A (depending on the foldback). The GATE pin is then brought down with a 140 mA GATE-to-OUT current. The voltage on the GATE is regulated in order to limit the current to less than 5.6A. At this point, a circuit breaker time delay starts by charging the external timing capacitor with a $100 \mu \mathrm{~A}$ pull-up current from the TIMER pin. If the TIMER pin reaches its 1.235 V threshold, the internal switch turns off (with a $250 \mu \mathrm{~A}$ current from GATE to ground). Included in the Typical Performance Characteristics curves is a graph of the Safe Operating Area for the MOSFET. From this graph one can determine the MOSFET's maximum time in current limit for a given output power.

Tying the TIMER pin to INTV $\operatorname{Cc}$ will force the part to use the internally generated (circuit breaker) delay of 2 ms . In either case the FLT pin is pulled low to indicate an overcurrent fault has turned off the pass MOSFET. For a given circuit breaker time delay, the equation for setting the timing capacitor's value is as follows:

$$
\mathrm{C}_{\mathrm{T}}=\mathrm{t}_{\mathrm{CB}} \cdot 0.083[\mu \mathrm{~F} / \mathrm{ms}]
$$

After the switch is turned off, the TIMER pin begins discharging the timing capacitor with a $2 \mu \mathrm{~A}$ pull-down current. When the TIMER pin reaches its 0.21 V threshold, an internal 100 ms timer is started. After the 100 ms delay, the switch is allowed to turn on again if the overcurrent fault latch has been cleared. Bringing the EN1 pin above

## APPLICATIONS InFORMATION

1.235 V for a minimum of $5 \mu \mathrm{~s}$ and then low will clear the fault latch. If the TIMER pin is tied to INTV ${ }_{\text {CC }}$ then the switch is allowed to turn on again (after an internal 100ms delay), if the overcurrent fault latch is cleared.
Tying the P-channel MOSFET Q1 to the EN1 pin allows the part to self-clear the fault and turn the MOSFET on as soon as the TIMER pin has ramped below 0.21 V . In the auto-retry mode the LTC4219 repeatedly tries to turn on after an overcurrent at a period determined by the capacitor on the TIMER pin. The auto-retry mode also functions when the TIMER pin is tied to INTV $_{\text {CC. }}$.

The waveform in Figure 4 shows how the output latches off following a short-circuit. The current in the MOSFET is 1.4 A as the timer ramps up.


Figure 4. Short-Circuit Waveform

## Current Limit Adjustment

The default value of the active current limit is 5.6 A . The current limit threshold can be adjusted lower by placing a resistor between the ISET pin and ground. As shown in the Functional Block Diagram the voltage at the I $\mathrm{I}_{\text {SET }}$ pin (via the clamp circuit) sets the CS amplifier's built-in offset voltage. This offset voltage directly determines the active current limit value. With the I SET pin open, the voltage at the $\mathrm{I}_{\text {SET }}$ pin is determined by a positive temperature coefficient reference. This voltage is set to 0.618 V at room temperature which corresponds to a 5.6A current limit at room temperature.

An external resistor $R_{\text {SET }}$ placed between the $I_{\text {SET }}$ pin and ground forms a resistive divider with the internal $20 \mathrm{k} \mathrm{R}_{\text {ISET }}$ sourcing resistor. The divider acts to lower the voltage at the $\mathrm{I}_{\text {SET }}$ pin and therefore lower the current limitthreshold.

The overall current limit threshold precision is reduced to $\pm 12 \%$ when using a 20 k resistor to halve the threshold.
Using a switch (connected to ground) in series with R RET allows the active current limit to change only when the switch is closed. This feature can be used to program a reduced running current while the maximum available current limit is used at startup.

## Monitor MOSFET Temperature

The voltage at the $I_{\text {SET }}$ pin increases linearly with increasing temperature. The temperature profile of the $I_{\text {SET }}$ pin is shown in the Typical Performance Characteristics section. Using a comparator or ADC to measure the $\mathrm{I}_{\text {SET }}$ voltage provides an indicator of the MOSFET temperature.

The ISET voltage follows the formula:

$$
V_{\text {ISET }}=\frac{R_{\text {SET }}}{R_{\text {SET }}+R_{\text {ISET }}} \cdot\left(\mathrm{T}+273^{\circ} \mathrm{C}\right) \cdot 2.093\left[\mathrm{mV} / /^{\circ} \mathrm{C}\right]
$$

The MOSFET temperature is calculated using $\mathrm{R}_{\text {ISET }}$ of 20k.

$$
\mathrm{T}=\frac{\left(\mathrm{R}_{\text {SET }}+20 \mathrm{~K}\right) \cdot \mathrm{V}_{\text {SET }}}{\mathrm{R}_{\text {SET }} \cdot 2.093\left[\mathrm{mV} / /^{\circ} \mathrm{C}\right]}-273^{\circ} \mathrm{C}
$$

when $\mathrm{R}_{\text {SET }}$ is not present, T becomes:

$$
\mathrm{T}=\frac{\mathrm{V}_{\text {ISET }}}{2.093\left[\mathrm{mV} /{ }^{\circ} \mathrm{C}\right]}-273^{\circ} \mathrm{C}
$$

There is an overtemperature circuit in the LTC4219 that monitors an internal voltage similar to the I $\mathrm{I}_{\mathrm{SET}}$ pin voltage. When the die temperature exceeds $145^{\circ} \mathrm{C}$ the circuit turns off the MOSFET until the temperature drops to $125^{\circ} \mathrm{C}$.

## Monitor MOSFET Current

The current in the MOSFET passes through an internal $7.5 \mathrm{~m} \Omega$ sense resistor. The voltage on the sense resistor is converted to a current that is sourced out of the $\mathrm{I}_{\mathrm{MON}}$ pin. The gain of $I_{\text {SENSE }}$ amplifier is $20 \mu \mathrm{~A} / \mathrm{A}$ referenced from the MOSFET current. This output current can be converted to a voltage using an external resistor to drive a comparator or ADC. The voltage compliance for the $\mathrm{I}_{\text {MON }}$ pin is from 0 V to $\mathrm{INTV}_{\mathrm{CC}}-0.7 \mathrm{~V}$.

## APPLICATIONS InFORMATION

A microcontroller with a built-in comparator can build a simple integrating single-slope ADC by resetting a capacitor that is charged with this current. When the capacitor voltage trips the comparator and the capacitor is reset, a timer is started. The time between resets will indicate the MOSFET current.

## Power Good Indication

In addition to setting the foldback current limit threshold, the FB pin is used to determine a power good condition. The LTC4219-12 and LTC4219-5 use an internal resistive divider on the OUT pin to drive the FB pin. On the LTC4219-12, the PG comparator indicates logic high when OUT pin rises above 10.5 V . If the OUT pin subsequently falls below 10.3 V , the comparator toggles low. On the LTC4219-5 the PG comparator drives high when the OUT pin rises above 4.35 V and low when OUT falls below 4.27 V .
Once the PG comparator is high, the GATE pin voltage is monitored with respect to the OUT pin. Once the GATE minus OUT voltage exceeds 4.2 V , the $\overline{\mathrm{PG}}$ pin goes low. This indicates to the system that it is safe to load the OUT pin while the MOSFET is completely turned "on". The $\overline{P G}$ pin goes high when the GATE is commanded off (using the EN1, EN2 or SENSE pins) or when the PG comparator drives low.

## Design Example

Consider the following design example (Figure5): $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $I_{\text {MAX }}=5 A . I_{\text {INRUSH }}=100 \mathrm{~mA}, C_{L}=330 \mu F, V_{\text {PGTHRESHOLD }}$ $=10.5 \mathrm{~V}$.

The inrush current is defined by the current required to charge the output capacitor using the fixed $0.3 \mathrm{~V} / \mathrm{ms}$ GATE charge up rate. The inrush current is defined as:
$I_{\text {INRUSH }}=C_{L} \cdot 0.3[\mathrm{~V} / \mathrm{ms}]=330 \mu \mathrm{~F} \cdot 0.3[\mathrm{~V} / \mathrm{ms}]=100 \mathrm{~mA}$
As mentioned previously, the charge up time is the output voltage ( 12 V ) divided by the output rate of $0.3 \mathrm{~V} / \mathrm{ms}$ resulting in 40 ms . The peak power dissipation of 12 V at 100 mA (or 1.2 W ) is within the SOA of the pass MOSFET for 40 ms (see MOSFET SOA curve in the Typical Performance Characteristics section).
Next the power dissipated in the MOSFET during overcurrent must be limited. The active current limit uses a timer to prevent excessive energy dissipation in the MOSFET. The worst-case power dissipation occurs when the voltage versus current profile of the foldback current limit is at the maximum. This occurs when the current is 6.1 A and the voltage is one half of the $\mathrm{V}_{\text {IN }}$ or 6 V . See the Current Limit Threshold Foldback vs FB Voltage in the Typical Performance Characteristics section to view this profile. In order to survive 36W, the MOSFET SOA dictates a maximum time of 10 ms (see SOA graph). Use the internal 2ms timer invoked by tying the TIMER pin to INTVCC.


Figure 5. 5A, 12V Card Resident Application

## APPLICATIONS InFORMATION

The power good threshold using the internal resistive divider on the FB pin matches the 10.5 V requirement. The final schematic in Figure 5 results in very few external components. The pull-up resistors, R1 and R4, connect to the $\overline{F L T}$ and $\overline{\mathrm{PG}}$ pins while the 20k ( $\mathrm{R}_{\text {MON }}$ ) converts the $I_{\text {MON }}$ current to a voltage at a ratio:

$$
V_{\text {IMON }}=20[\mu \mathrm{~A} / \mathrm{A}] \cdot 20 \mathrm{k} \cdot \mathrm{I}_{\text {OUT }}=0.4[\mathrm{~V} / \mathrm{A}] \cdot \mathrm{I}_{\mathrm{OU}}
$$

In addition there is a $1 \mu \mathrm{~F}$ bypass (C1) on the INTV $\mathrm{CC}_{\text {p }}$ pin.

## Layout Considerations

In Hot Swap applications where load currents can be 5A, narrow PCB tracks exhibit more resistance than wider tracks and operate at elevated temperatures. The minimum trace width for 102 copper foil is 0.02 " per amp to make sure the trace stays at a reasonable temperature. Using 0.03" per amp or wider is recommended. Note that $10 z$ copper exhibits a sheet resistance of about $0.5 \mathrm{~m} \Omega /$ square. Small resistances add up quickly in high current applications.

There are two $V_{D D}$ pins on opposite sides of the package that connect to the sense resistor and MOSFET. The PCB layout should be balanced and symmetrical to each $V_{D D}$ pin to balance current in the MOSFET bond wires. Figure 6 shows a recommended layout for the LTC4219.

Although the MOSFET is self protected from overtemperature, it is recommended to solder the backside of the package to a copper trace to provide a good heat sink. Note that the backside is connected to the SENSE pin and cannot be soldered to the ground plane. During normal
loads the power dissipated in the package is as high as 1.9 W . A $10 \mathrm{~mm} \times 10 \mathrm{~mm}$ area of $10 z$ copper should be sufficient. This area of copper can be divided in many layers.

It is also important to put C1, the bypass capacitor for the $\mathrm{INTV}_{\text {CC }}$ pin as close as possible between the INTV ${ }_{\text {CC }}$ and GND.


Figure 6. Recommended Layout

## Additional Applications

The LTC4219 has a wide operating range from 2.9 V to 15 V . The PG threshold is set with an internal resistive divider. All other functions are independent of supply voltage.
Figure 7 shows a 5 V application with a PG threshold of 4.35 V .

In addition to Hot Swap applications, the LTC4219 also functions as a backplane resident switch for removable load cards (see the Typical Application section).


Figure 7. 5V, 5A Card Resident Application

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC4219\#packaging for the most recent package drawings.
DHC Package
16-Lead Plastic DFN ( $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1706)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS


## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| A | 8/10 | Revised conditions for $\mathrm{A}_{\text {IMON, }}$, $\mathrm{I}_{\text {OFF(IMON), }}$, and $\mathrm{tPHL}^{\text {(ILIM }}$ ) in Electrical Characteristics section. | 4 |
| B | 10/10 | Revised $V_{\text {INTVCC }}$ TYP value from 3.0 to 3.1 in Electrical Characteristics section <br> Revised TIMER pin description in Pin Functions section <br> Revised TM1 + value from 0.2 V to 0.21 V in Functional Diagram <br> Revised voltages in 4th paragraph of Operation section <br> Revised 170 mA to 140 mA in Turn-Off Sequence section of the Applications Infomation | $\begin{gathered} \hline 4 \\ 8 \\ 9 \\ 10 \\ 12 \end{gathered}$ |
| C | 04/15 | Typical Application: Added SMAJ22A and 200k EN Resistors Increased Capacitance on INTV ${ }_{\text {CC }}$ to $1 \mu \mathrm{~F}$ from $0.1 \mu \mathrm{~F}$ Raised $I_{\text {GATE(DN) }}$ Maximum from $340 \mu \mathrm{~A}$ to $400 \mu \mathrm{~A}$ Updated TPCs G02, G09, G11, G12, G14, G16 ISET Pin Function: Recommended Minimum Resistor Value to Be 2 k Figure 1: Added Auto-Retry (Q1), Z1, R2-R4, C COMP; Updated C1, R RATE Added Paragraph Explaining Auto-Retry with MOSFET Q1 Figures 5, 7: Added Z1, EN Pull-Up Resistors; Updated C1 Value Typical Application: Added SMAJ22A; Raised INTV ${ }_{\text {CC }}$ Capacitor to $1 \mu \mathrm{~F}$ | 1 Multiple 4 $5,6,7$ 8 11 13 14,15 18 |
| D | 10/15 | Changed input TVS to SMAJ17A in application circuit. <br> Clarified that operating temperature range refers to ambient. Added BWIMON and $\mathrm{t}_{\mathrm{D}(\text { FAULT) }}$ specifications. <br> Updated INTV ${ }_{\text {CC }}$ and $\mathrm{I}_{\text {SET }}$ pin functions. <br> Added equations to calculate MOSFET temperature. | $\begin{gathered} \hline 1,11,14,15,18 \\ 2 \\ 4 \\ 8 \\ 13 \end{gathered}$ |

## TYPICAL APPLICATION

12V, 5A Backplane Resident Application with Insertion Activated Turn-On


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC4210 | Single Channel, Hot Swap Controller | Operates from 2.7V to 16.5V, Active Current Limiting, SOT23-6 |
| LTC4211 | Single Channel, Hot Swap Controller | Operates from 2.5V to 16.5V, Multifunction Current Control, MSOP-8 or MSOP-10 |
| LTC4212 | Single Channel, Hot Swap Controller | Operates from 2.5V to 16.5V, Power-Up Timeout, MSOP-10 |
| LTC4214 | Negative Voltage, Hot Swap Controller | Operates from 0V to -16V, MSOP-10 |
| LTC4215 | Hot Swap Controller with I 2 C Compatible <br> Monitoring | Operates from 2.9V to 15V, 8-Bit ADC Monitors Current and Voltage, SSOP-16 and <br> QFN-24 |
| LTC4217 | 2A, Hot Swap Controller | Operates from 2.9V to 26.5V, Integrated MOSFET and RSENSE, SSOP-20 or <br> $5 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 |
| LTC4218 | Single Channel, Hot Swap Controller | Operates from 2.9V to 26.5V, Adjustable Current Limit, SSOP-16 and DFN-16 |
| LT4220 | Positive and Negative Voltage, Dual Channels, <br> Hot Swap Controller | Operates from $\pm 2.7 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$, SSOP-16 |
| LTC4221 | Dual Hot Swap Controller/Sequencer | Operates from 1V to 13.5V, Multifunction Current Control, SSOP-16 |
| LTC4230 | Triple Channels, Hot Swap Controller | Operates from 1.7V to 16.5V, Multifunction Current Control, SSOP-20 |
| LTC4352 | 0V to 18V Ideal Diode Controller | Operates from 2.9V to 18V, 3mm $\times 3 m m$ DFN-12 and MSOP-12 |
| LTC4232 | 5A Integrated Hot Swap Controller | Operates from 2.9V to 15V, Adjustable 10\% Accurate Current Limit |
| LTC4233 | 10A Guaranteed SOA Hot Swap Controller | Operates from 2.9V to 15V, Adjustable 11\% Accurate Current Limit |
| LTC4234 | 20A Guaranteed SOA Hot Swap Controller | Operates from 2.9V to 15V, Adjustable 11\% Accurate Current Limit |

