

# LTC1261L

# Switched Capacitor Regulated Voltage Inverter

- <sup>n</sup> **Regulated Negative Voltage from a Single Positive Supply**
- <sup>n</sup> **REG Pin Indicates Output is in Regulation**
- Adjustable or Fixed Output Voltages
- **n** Output Regulation:  $±4.5%$
- Supply Current: 650µA Typ
- Shutdown Mode Drops Supply Current to 5µA
- Up to 20mA Output Current
- Requires Only Three or Four External Capacitors
- Available in MS8 and SO-8 Packages

# **APPLICATIONS**

- GaAs FET Bias Generators
- Negative Supply Generators
- Battery-Powered Systems
- $\blacksquare$  Single Supply Applications

# FEATURES DESCRIPTION

The LTC®1261L is a switched-capacitor voltage inverter designed to provide a regulated negative voltage from a single positive supply. The LTC1261L operates from a single 2.7V to 5.25V supply and provides an adjustable output voltage from –1.23V to –5V. The LTC1261L-4/ LTC1261L-4.5 needs a single 4.5V to 5.25V supply and provides a fixed output voltage of –4V to –4.5V respectively. Three external capacitors are required: a 0.1µF flying capacitor and an input and output bypass capacitors. An optional compensation capacitor at ADJ (COMP) can be used to reduce the output voltage ripple.

Each version of the LTC1261L will supply up to 20mA output current with guaranteed output regulation of  $\pm 4.5$ %. The LTC1261L includes an open-drain REG output that pulls low when the output is within 5% of the set value. Quiescent current is typically 650µA when operating and 5µA in shutdown.

### TheLTC1261Lisavailablein 8-pinMSOPandSOpackages.

 $I$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# TYPICAL APPLICATION



#### **Waveforms for –4V Generator with Power Valid**





1

#### ABSOLUTE MAXIMUM RATINGS **(Note 1)**



Output Short-Circuit Duration ......................... Indefinite Commercial Temperature Range (Note 4).... 0°C to 70°C Industrial Temperature Range (Note 4)... –40°C to 85°C Storage Temperature Range................... –65°C to 150°C Lead Temperature (Soldering, 10 sec).................. 300°C

# PIN CONFIGURATION



# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



## ELECTRICAL CHARACTERISTICS **The** ● **denotes the specifications which apply over the full operating**

**temperature range, otherwise specifications are at TA = 25°C, C1 = 0.1µF, COUT = 3.3µF unless otherwise noted. (Notes 2, 4)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

**Note 4:** The LTC1261LC is guaranteed to meet specifications from 0°C to 70°C and is designed, characterized and expected to meet industrial temperature limits, but is not tested at –40°C and 85°C. The LTC1261LI is guaranteed to meet specifications from –40°C and 85°C.

**Note 5:** The LTC1261L-4 and LTC1261L-4.5 will operate with less than the minimum  $V_{CC}$  specified in the electrical characteristics table, but they are not guaranteed to meet the  $\pm 4.5\%$  V<sub>OUT</sub> specification.

**Note 3:** The output should never be set to exceed  $V_{CC} - 10.8V$ .

Downloaded from **[Arrow.com.](http://www.arrow.com)** 

**TLINEAR** 



# TYPICAL PERFORMANCE CHARACTERISTICS **(See Test Circuits)**



## TYPICAL PERFORMANCE CHARACTERISTICS



# PIN FUNCTIONS

V<sub>CC</sub> (Pin 1): Power Supply. This requires an input voltage between 2.7V and 5.25V.  $V_{CG}$  must be bypassed to ground with at least a 1µF capacitor placed in close proximity to the chip. See the Applications Information section for details.

**C1+ (Pin 2):** C1 Positive Input. Connect a 0.1µF capacitor between C1<sup>+</sup> and C1<sup>-</sup>.

**C1– (Pin 3):** C1 Negative Input. Connect a 0.1µF capacitor from C1<sup>+</sup> to C1<sup>-</sup>.

**GND (Pin 4):**Ground. Connecttoa lowimpedanceground. A ground plane will help to minimize regulation errors.

**ADJ (COMP for Fixed Versions) (Pin 5):** Output Adjust/ Compensation Pin. For adjustable parts this pin is used to set the output voltage. The output voltage is divided down with an external resistor divider and fed back to this pin to set the regulated output voltage. Typically the resistor string should draw ≥10µA from the output to minimize errors due to the bias current atthe adjust pin. Fixed output voltage parts have the internal resistor string connected to this pin inside the package. The pin can be used to trim the output voltage if desired. It can also be used as an optional feedback compensation pin to reduce output ripple on both the adjustable and fixed output voltage parts. See the Applications Information section for more information on compensation and output ripple.

**OUT (Pin 6):** Negative Voltage Output. This pin must be bypassed to ground with a 1µF or larger capacitor. The value of the output capacitor and its ESR have a strong effect on output ripple. See the Applications Information section for more details.

**REG (Pin 7):** This is an open-drain output that pulls low when the output voltage is within 5% of the set value. It will sink 5mA to ground with a 5V supply. The external circuitry must provide a pull-up or REG will not swing high. The voltage at REG may exceed  $V_{CC}$  and can be pulled up to 6V above ground without damage.

**SHDN (Pin 8):** Shutdown. When this pin is at ground the LTC1261L operates normally. An internal 5µA pull-down keeps SHDN low if it is left floating. When SHDN is pulled high, the LTC1261L enters shutdown mode. In shutdown, the charge pump is disabled, the output collapses to 0V and the quiescent current drops to 5µA typically.



# TEST CIRCUITS



# APPLICATIONS INFORMATION

The LTC1261L uses an inverting charge pump to generate a regulated negative output voltage that is either equal to or less than the supply voltage. The LTC1261L needs only three external capacitors and is available in the MSOP and SO-8 packages

## **THEORY OF OPERATION**

A block diagram of the LTC1261L is shown in Figure 1. The heart of the LTC1261L is the charge pump core shown in the dashed box. It generates a negative output voltage by first charging the flying capacitor (C1) between  $V_{CC}$ and ground. It then connects the top of the flying capacitor to ground, forcing the bottom of the flying capacitor to a negative voltage. The charge on the flying capacitor is transferred to the output bypass capacitor, leaving it charged to the negative output voltage. This process is driven by the internal 650kHz clock.

Figure 1 shows the charge pump configuration. With the clock low, C1 is charged to  $V_{CC}$  by S1 and S3. At the next rising clock edge, S1 and S3 are open and S2 and S4 closed. S2 connects  $C1<sup>+</sup>$  to ground,  $C1<sup>-</sup>$  is connected to the output by S4. The charge in C1 is transferred to  $C_{\text{OUT}}$ , setting it to a negative voltage.

The output voltage is monitored by COMP1 which compares a divided replica of the output at ADJ (COMP for fixed output voltage parts) to the internal reference. At the beginning of a cycle the clock is low, forcing the output of the AND gate low and charging the flying capacitor.

The next rising clock edge sets the RS latch, setting the charge pump to transfer charge from the flying capacitor to the output capacitor. As long as the output is below the set point, COMP1 stays low, the latch stays set and the charge pump runs at the full 50% duty cycle of the clock gated through the ANDgate. As the output approaches the set voltage, COMP1 will trip whenever the divided signal exceeds the internal 1.23V reference relative to OUT. This resets the RS latch and truncates the clock pulses, reducing the amount of charge transferred to the output capacitor and regulating the output voltage. If the output exceeds the set point, COMP1 stays high, inhibiting the RS latch and disabling the charge pump.

1261L TCO2 3.3µF

VOUT

COMP2 also monitors the divided signal at ADJ but it is connected to a 1.17V reference, 5% below the main reference voltage. When the divided output exceeds this lower reference voltage indicating that the output is within 5% of the set value, COMP2 goes high turning on the REG output transistor. This is an open-drain N-channel device capable of sinking 4mA with a 3.3V  $V_{CC}$  and 5mA with a 5V  $V_{CC}$ . When in the "off" state (divided output is more than 5% below  $V_{\text{RFF}}$ ) the drain can be pulled above  $V_{\text{CC}}$ without damage up to a maximum of 6V above ground. Note that the REG output only indicates if the magnitude of the output is *below* the magnitude of the set point by 5% (i.e.,  $V_{OIII} > -4.75V$  for a -5V set point). If the magnitude of the output is forced *higher* than the magnitude of the set point (i.e., to –5.25V when the output is set for –5V) the REG output will stay low.





**Figure 1. Block Diagram**

### **OUTPUT RIPPLE**

Output ripple in the LTC1261L is present from two sources; voltage droop at the output capacitor between clocks and frequency response of the regulation loop. Voltage droop is easy to calculate. With a typical clock frequency of 650kHz, the charge on the output capacitor is refreshed once every 1.54µs. With a 15mA load and a 3.3µF output capacitor, the output will droop by:

$$
I_{\text{LOAD}}\left(\frac{\Delta t}{C_{\text{OUT}}}\right) = 15 \text{mA} \left(\frac{1.54 \mu \text{s}}{3.3 \mu \text{F}}\right) = 7 \text{mV}
$$

This can be a significant ripple component when the output is heavily loaded, especially if the output capacitor is small. If absolute minimum output ripple is required, a 10µF or greater output capacitor should be used.

Regulation loop frequency response is the other major contributor to output ripple. The LTC1261L regulates the output voltage by limiting the amount of charge transferred to the output capacitor on a cycle-by-cycle basis. The output voltage is sensed at the ADJ pin (COMP for

fixed output voltage versions) through an internal or external resistor divider from the OUT pin to ground. As the flying capacitor is first connected to the output, the output voltage begins to change quite rapidly. As soon as it exceeds the set point COMP1 trips, switching the state of the charge pump and stopping the charge transfer. Because the RC time constant of the capacitors and the switches is quite short, the ADJ pin must have a wide AC bandwidth to be able to respond to the output in time. External parasitic capacitance at the ADJ pin can reduce the bandwidth to the point where the comparator cannot respond by the time the clock pulse finishes. When this happens the comparator will allow a few complete pulses through, then overcorrect and disable the charge pump until the output drops below the set point. Under these conditions the output will remain in regulation but the output ripple will increase as the comparator "hunts" for the correct value.

To prevent this from happening, an external capacitor can be connected from ADJ (or COMP for fixed output voltage parts) to ground to compensate for external parasitics and



7

increase the regulation loop bandwidth (Figure 2). This sounds counter intuitive until we remember that the internal reference is generated with respect to OUT, not ground. The feedback loop actually sees ground as its "output," thus the compensation capacitor should be connected across the "top" of the resistor divider, from ADJ (or COMP) to ground. By the same token, avoid adding capacitance between ADJ (or COMP) and  $V_{OUT}$ . This will slow down the feedback loop and increase output ripple. A 100pF capacitor from ADJ or COMP to ground will compensate the loop properly under most conditions for fixed voltage versions of the LTC1261L. For the adjustable LTC1261L, the capacitor value will be dependent upon the values of the external resistors in the divider network. **CAPACITOR SELECTION**



**Figure 2. Regulator Loop Compensation**

## **OUTPUT FILTERING**

Ifextremelylowoutputripple (<5mV) isrequired, additional output filtering is required. Because the LTC1261L uses a high 650kHz switching frequency, fairly low value RC or LC networks can be used at the output to effectively filter the output ripple. A 10 $\Omega$  series output resistor and a 3.3µF capacitor will cut output ripple to below 3mV (Figure 3). Further reductions can be obtained with larger filter capacitors or by using an LC output filter.



**Figure 3. Output Filter Cuts Ripple Below 3mV**

### **Capacitor Sizing**

The performance of the LTC1261L is affected by the capacitors to which it connects. The LTC1261L requires bypass capacitors to ground for both the  $V_{CC}$  and OUT pins. The input capacitor provides most of LTC1261L's supply current while it is charging the flying capacitors. This capacitor should be mounted as close to the package as possible and its value should be at least ten times larger than the flying capacitor. Ceramic capacitors generally provide adequate performance. Avoid using a tantalum capacitor as the input bypass unless there is at least a 0.1µF ceramic capacitorinparallelwithit. The chargepump capacitor is somewhat less critical since its peak current is limited by the switches inside the LTC1261L. Most applications should use a 0.1µF as the flying capacitor value. Conveniently, ceramic capacitors are the most common type of 0.1µF capacitor and they work well here. Usually the easiest solution is to use the same capacitor type for both the input bypass capacitor and the flying capacitor.

In applications where the maximum load current is welldefined and output ripple is critical or input peak currents need to be minimized, the flying capacitor value can be



tailored to the application. Reducing the value of the flying capacitor reduces the amount of charge transferred with each clock cycle. This limits maximum output current, but also cuts the size of the voltage step at the output with each clock cycle. The smaller capacitor draws smaller pulses of current out of  $V_{CC}$  as well, limiting peak currents and reducing the demands on the input supply. Table 1 shows recommended values of flying capacitor vs maximum load capacity.

**Table 1. Typical Max Load (mA) vs Flying Capacitor Value at**  $T_A = 25^{\circ}C$ ,  $V_{OUT} = -4V$ 

| <b>FLYING CAPACITOR VALUE (µF)</b> | <b>MAX LOAD (mA)</b><br>$V_{CC} = 5V$ |
|------------------------------------|---------------------------------------|
| 0.1                                | 20                                    |
| 0.047                              | 15                                    |
| 0.033                              | 10                                    |
| 0.022                              | h.                                    |
| በ በ1                               |                                       |

The output capacitor performs two functions: it provides output current to the load during half of the charge pump cycle and its value helps to set the output ripple voltage. For applications that are insensitive to output ripple, the output bypass capacitor can be as small as 1µF. Larger output capacitors will reduce output ripple further at the expense of turn-on time.

### **Capacitor ESR**

Output capacitor Equivalent Series Resistance (ESR) is another factor to consider. Excessive ESR in the output capacitor can fool the regulation loop into keeping the output artificially low by prematurely terminating the charging cycle. As the charge pump switches to recharge the output a brief surge of current flows from the flying capacitors to the output capacitor. This current surge can be as high as 100mA under full load conditions. A typical 3.3µF tantalum capacitor has 1 $\Omega$  or 2 $\Omega$  of ESR; 100mA  $\times$  2 $\Omega$  = 200mV. If the output is within 200mV of the set point this additional 200mV surge will trip the feedback comparator and terminate the charging cycle. The pulse dissipates quickly and the comparator returns to the correct state, but the RS latch will not allow the charge pump to respond until the next clock edge. This prevents the charge pump from going into very high frequency





**Figure 4. Output Ripple with Low and High ESR Capacitors**

Note that ESR in the flying capacitor will not cause the same condition; in fact, it may actually improve the situation by cutting the peak current and lowering the amplitude of the spike. However, more flying capacitor ESR is not necessarily better. As soon as the RC time constant approaches half of a clock period (the time the capacitors have to share charge at full duty cycle) the output current capability of the LTC1261L starts to diminish. For a 0.1µF flying capacitor, this gives a maximum total series resistance of:

$$
\frac{1}{2}\left(\frac{t_{CLK}}{C_{FLY}}\right) = \frac{1}{2}\left(\frac{1}{650kHz}\right) / 0.1\mu F = 7.7\Omega
$$

Most of this resistance is already provided by the internal switches in the LTC1261L. More than 1Ω or 2Ω of ESR on the flying capacitors will start to affect the regulation at maximum load.



### **RESISTOR SELECTION**

Resistor selection is easy with the fixed output voltage versions of the LTC1261L—no resistors are needed! Selecting the right resistors for the adjustable parts is only a little more difficult. A resistor divider should be used to divide the signal at the output to give 1.23V at the ADJ pin *with respect to*  $V_{OUT}$  (Figure 5). The LTC1261L uses a positive reference with respect to  $V_{\text{OUT}}$ , not a negative reference with respect to ground (Figure 1 shows the reference connection). Be sure to keep this in mind when connecting the resistors! If the initial output is not what you expected, try swapping the two resistors.

TYPICAL APPLICATIONS

The LTC1261L can be internally configured for other fixed output voltages. Contact the Linear Technology Marketing department for details.







**5V Input, –4V Output GaAs FET Bias Generator**







1261lfa

## TYPICAL APPLICATIONS



#### **5V Input, –0.5V Output GaAs FET Bias Generator**

## PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

**MS8 Package 8-Lead Plastic MSOP** (Reference LTC DWG # 05-08-1660 Rev F)



 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

<sup>5.</sup> LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX



## PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



**S8 Package**

4. PIN 1 CAN BE BEVEL EDGE OR A DIMPLE





# REVISION HISTORY





# TYPICAL APPLICATIONS







# RELATED PARTS



1261lfa LT 0912 REV A • PRINTED IN USA ł