LTC2493

## 24-Bit 2-/4-Channel

 $\Delta \Sigma$ ADC with Easy Drive Input Current Cancellation and I2C Interface
## feATURES

- Up to 2 Differential or 4 Single-Ended Inputs
- Easy Drive ${ }^{\text {TM }}$ Technology Enables Rail-to-Rail Inputs with Zero Differential Input Current
- Directly Digitizes High Impedance Sensors with Full Accuracy
- 2-Wire ${ }^{2}$ ² Interface with 9 Addresses Plus One Global Address for Synchronization
- 600nV RMS Noise
- Integrated High Accuracy Temperature Sensor
- GND to $V_{\text {cc }}$ Input/Reference Common Mode Range
- Programmable $50 \mathrm{~Hz}, 60 \mathrm{~Hz}$ or Simultaneous 50Hz/60Hz Rejection Mode
- 2ppm INL, No Missing Codes
- 1ppm Offset and 15ppm Full-Scale Error
- $2 \times$ Speed/Reduced Power Mode (15Hz Using Internal Oscillator and $80 \mu \mathrm{~A}$ at 7.5 Hz Output)
- No Latency: Digital Filter Settles in a Single Cycle, Even After a New Channel Is Selected
- Single Supply 2.7 V to 5.5 V Operation ( 0.8 mW )
- Internal Oscillator
- Tiny $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package


## APPLICATIONS

- Direct Sensor Digitizer
- Direct Temperature Measurement
- Instrumentation
- Industrial Process Control

DESCRIPTION

The LTC®2493 is a4-channel (2-channel differential), 24-bit, No Latency $\Delta \Sigma^{T M}$ ADC with Easy Drive technology and a 2 -wire, $I^{2} \mathrm{C}$ interface. The patented sampling scheme eliminates dynamic input current errors and the shortcomings of on-chip buffering through automatic cancellation of differential input current. This allows large external source impedances and rail-to-rail input signals to be directly digitized while maintaining exceptional DC accuracy.

The LTC2493 includes a high accuracy temperature sensor and an integrated oscillator. This device can be configured to measure an external signal (from combinations of 4 analog input channels operating in singleended or differential modes) or its internal temperature sensor. The integrated temperature sensor offers $1 / 30$ th ${ }^{\circ} \mathrm{C}$ resolution and $2^{\circ} \mathrm{C}$ absolute accuracy.
The LTC2493 allows a wide common mode input range ( 0 V to $\mathrm{V}_{\mathrm{CC}}$ ), independent of the reference voltage. Any combination of single-ended or differential inputs can be selected and the first conversion, after a new channel is selected, is valid. Access to the multiplexer output enables optional external amplifiers to be shared between all analog inputs and auto-calibration continuously removes their associated offset and drift.
$\boldsymbol{\Omega}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and No Latency $\Delta \Sigma$ and Easy Drive are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

Data Acquisition System with Temperature Compensation


Integrated High Performance Temperature Sensor


## absolute maximum ratings <br> PIn CONFIGURATION

(Notes 1, 2)
Supply Voltage (VCC) ..................................-0.3V to 6V
Analog Input Voltage
(CH0 to CH3, COM)................. -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$
REF ${ }^{+}$, REF ${ }^{-}$................................. -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ )
Digital Input Voltage..................... -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ )
Digital Output Voltage .................. -0.3 V to (VCC +0.3 V )
Operating Temperature Range
LTC2493C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2493I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range .................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$


DE PACKAGE
14-LEAD ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN
$T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=37^{\circ} \mathrm{C} / \mathrm{W}$
EXPOSED PAD (PIN 15) IS GND, MUST BE SOLDERED TO PCB

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2493CDE\#PBF | LTC2493CDE\#TRPBF | 2493 | $14-$ Lead $(4 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2493IDE\#PBF | LTC2493IDE\#TRPBF | 2493 | $14-$ Lead $(4 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRICAL CHARACTERISTICS ( $O$ ORMAL SPEED) The denote the speciificaions which
apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3, 4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }},-\mathrm{FS} \leq \mathrm{V}_{\text {IN }} \leq+\mathrm{FS}$ (Note 5) |  | 24 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & 5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN(CM }}=2.5 \mathrm{~V} \text { (Note 6) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}(\mathrm{CM})=1.25 \mathrm{~V} \text { (Note 6) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | 10 | ppm of $V_{\text {REF }}$ ppm of $V_{\text {REF }}$ |
| Offset Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 13) | $\bullet$ |  | 0.5 | 2.5 | $\mu \mathrm{V}$ |
| Offset Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 10 |  | $\mathrm{nV} /{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 25 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Positive Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 25 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Negative Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Total Unadjusted Error | $\begin{aligned} & 5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}, V_{\text {IN(CM }}=1.25 \mathrm{~V} \\ & 5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN (CM })}=2.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}(\mathrm{CM})=1.25 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 15 \\ & 15 \\ & 15 \end{aligned}$ |  | ppm of $V_{\text {REF }}$ ppm of $\mathrm{V}_{\text {REF }}$ ppm of $\mathrm{V}_{\text {REF }}$ |
| Output Noise | $\begin{aligned} & 2.7 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}, 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq \mathrm{V}_{\mathrm{CC}}, \\ & G N D \leq I N^{+}=I \mathrm{~N}^{-} \leq \mathrm{V}_{\mathrm{CC}}(\text { Note } 12) \end{aligned}$ |  |  | 0.6 |  | $\mu \mathrm{V}_{\mathrm{RMS}}$ |
| Internal PTAT Signal | $\mathrm{T}_{\mathrm{A}}=27^{\circ} \mathrm{C}$ (Note 13) |  | 27.8 | 28.0 | 28.2 | mV |
| Internal PTAT Temperature Coefficient |  |  |  | 93.5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS ( $2 X$ SPGED) The odenotes thes speefiriations which apply verer the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3, 4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }},-\mathrm{FS} \leq \mathrm{V}_{\text {IN }} \leq+\mathrm{FS}$ (Note 5) |  | 24 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & 5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN(CM }}=2.5 \mathrm{~V} \text { (Note 6) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN(CM }}=1.25 \mathrm{~V} \text { (Note 6) } \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | 10 | ppm of $V_{\text {REF }}$ ppm of $V_{\text {REF }}$ |
| Offset Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 13) | $\bullet$ |  | 0.2 | 2 | mV |
| Offset Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 100 |  | $n \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 25 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Positive Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, ~ I \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 25 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Negative Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, ~ I N^{+}=0.25 \mathrm{~V}_{\text {REF }}, \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Output Noise | $5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 0.85 |  | $\mu \mathrm{V}$ RMS |


temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Common Mode Rejection DC | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 140 |  |  | dB |
| Input Common Mode Rejection $50 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 7) | $\bullet$ | 140 |  |  | dB |
| Input Common Mode Rejection $60 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 8) | $\bullet$ | 140 |  |  | dB |
| Input Normal Mode Rejection $50 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 7) | $\bullet$ | 110 | 120 |  | dB |
| Input Normal Mode Rejection 60Hz $\pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 8) | $\bullet$ | 110 | 120 |  | dB |
| Input Normal Mode Rejection $50 \mathrm{~Hz} / 60 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 9) | $\bullet$ | 87 |  |  | dB |
| Reference Common Mode Rejection DC | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 120 | 140 |  | dB |
| Power Supply Rejection DC | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{IN}^{+}=\mathrm{IN}^{-}=\mathrm{GND}$ |  |  | 120 |  | dB |
| Power Supply Rejection, $50 \mathrm{~Hz} \pm 2 \%, 60 \mathrm{~Hz} \pm 2 \%$ | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{IN}^{+}=\mathrm{IN}^{-}=\mathrm{GND}($ Notes 7, 8, 9) |  |  | 120 |  | dB |

ARALOG INPUT ARD REFERENCE The otenotes the specifications which haply ver the tull operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IN+ | Absolute/Common Mode IN+ Voltage ( $\mathrm{IN}^{+}$Corresponds to the Selected Positive Input Channel) |  |  | GND - 0.3V |  | $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}$ | V |
| $1 \mathrm{~N}^{-}$ | Absolute/Common Mode IN${ }^{-}$Voltage (IN- Corresponds to the Selected Negative Input Channel to COM) |  |  | GND - 0.3V |  | $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range ( $\mathrm{IN}^{+}$- $\mathrm{IN}^{-}$) | Differential/Single-Ended | $\bullet$ | -FS |  | +FS | V |
| FS | Full-Scale of the Input ( $\mathrm{IN}^{+}-\mathrm{IN}^{-}$) | Differential/Single-Ended | $\bullet$ | $0.5 \mathrm{~V}_{\text {REF }}$ |  |  | V |
| LSB | Least Significant Bit of the Output Code |  | $\bullet$ | FS/2 ${ }^{24}$ |  |  |  |
| REF ${ }^{+}$ | Absolute/Common Mode REF+ Voltage |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| REF- | Absolute/Common Mode REF- Voltage |  | $\bullet$ | GND |  | $\mathrm{REF}^{+}-0.1 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {REF }}$ | Reference Voltage Range ( $\mathrm{REF}^{+}$- REF ${ }^{\text {- }}$ ) |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| CS(IN+) | IN+ Sampling Capacitance |  |  |  | 11 |  | pF |
| CS(IN-) | IN- Sampling Capacitance |  |  |  | 11 |  | pF |
| $\mathrm{CS}\left(\mathrm{V}_{\mathrm{REF}}\right)$ | $V_{\text {REF }}$ Sampling Capacitance |  |  |  | 11 |  | pF |
| IDC_LEAK(IN ${ }^{+}$) | IN+ DC Leakage Current | Sleep Mode, IN ${ }^{+}$= GND | $\bullet$ | -10 | 1 | 10 | nA |
| IDC_LEAK(IN-) | IN- DC Leakage Current | Sleep Mode, $\mathrm{IN}^{-}$= GND | $\bullet$ | -10 | 1 | 10 | nA |
| IDC_LEAK(REF ${ }^{+}$) | REF+ DC Leakage Current | Sleep Mode, $\mathrm{REF}^{+}=\mathrm{V}_{\text {CC }}$ | $\bullet$ | -100 | 1 | 100 | nA |
| IDC_LEAK(REF ${ }^{-}$) | REF- DC Leakage Current | Sleep Mode, REF ${ }^{-}$= GND | $\bullet$ | -100 | 1 | 100 | nA |
| topen | MUX Break-Before-Make |  |  |  | 50 |  | ns |
| QIRR | MUX Off Isolation | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P }} \mathrm{DC}$ to 1.8 MHz |  |  | 120 |  | dB |

## ${ }^{2}$ C IPPUTS AคP PICITALOUTPUTS The © denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{\text {IH }}$ | High Level Input Voltage |  | $\bullet$ | $0.7 \mathrm{~V}_{C C}$ |  | V |
| VIL | Low Level Input Voltage |  | $\bullet$ |  | $0.3 \mathrm{~V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\text {IHA }}$ | Low Level Input Voltage for Address Pins CA0, CA1 and Pin $f_{0}$ |  | $\bullet$ |  | $0.05 \mathrm{~V}_{\text {cC }}$ | V |
| VILA | High Level Input Voltage for Address Pins CAO, CA1 |  | $\bullet$ | $0.95 \mathrm{~V}_{\text {CC }}$ |  | V |
| $\mathrm{R}_{\text {INH }}$ | Resistance from CA0, CA1 to $V_{\text {Cc }}$ to Set Chip Address Bit to 1 |  | $\bullet$ |  | 10 | k $\Omega$ |
| $\overline{\mathrm{R}_{\text {INL }}}$ | Resistance from CAO, CA1 to GND to Set Chip Address Bit to 0 |  | $\bullet$ |  | 10 | k $\Omega$ |
| $\mathrm{R}_{\text {INF }}$ | Resistance from CA0, CA1 to GND or $\mathrm{V}_{\text {CC }}$ to Set Chip Address Bit to Float |  | $\bullet$ | 2 |  | $\mathrm{M} \Omega$ |
| I | Digital Input Current ( $\mathrm{f}_{0}$ ) |  | $\bullet$ | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {HYS }}$ | Hysteresis of Schmitt Trigger Inputs | (Note 5) | $\bullet$ | $0.05 \mathrm{~V}_{\text {CC }}$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage (SDA) | $\mathrm{I}=3 \mathrm{~mA}$ | $\bullet$ |  | 0.4 | V |
| $\mathrm{t}_{\mathrm{OF}}$ | Output Fall Time $\mathrm{V}_{\text {IH(MIN) }}$ to $\mathrm{V}_{\text {IL(MAX }}$ | Bus Load $\mathrm{C}_{\mathrm{B}} 10 \mathrm{pF}$ to 400pF (Note 14) | $\bullet$ | $20+0.1 C_{B}$ | 250 | ns |
| In | Input Leakage (SDA, SCL) | $0.1 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {IN }} \leq 0.9 \mathrm{~V}_{\text {CC }}$ | $\bullet$ |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {cax }}$ | External Capacitative Load On-Chip Address Pins (CAO, CA1) for Valid Float |  | $\bullet$ |  | 10 | pF |

POWER REQUIREMENTS
The - denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage |  | $\bullet$ | 2.7 | 5.5 | V |
| $I_{\text {CC }}$ | Supply Current | Conversion Current (Note 11) | $\bullet$ | 160 | 275 | $\mu \mathrm{~A}$ |
|  |  | Temperature Measurement (Note 11) | $\bullet$ | 200 | 300 | $\mu \mathrm{~A}$ |
|  |  | Sleep Mode (Note 11) | $\bullet$ | 1 | 2 | $\mu \mathrm{~A}$ |

## PICITALIRPUTS ARP PGCTPLOUTPJTS The • denotes the specifications which apply over the

full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {EOSC }}$ | External Oscillator Frequency Range | (Note 16) | $\bullet$ | 10 |  | 1000 | kHz |
| theo | External Oscillator High Period |  | $\bullet$ | 0.125 |  | 50 | $\mu \mathrm{s}$ |
| tLEO | External Oscillator Low Period |  | $\bullet$ | 0.125 |  | 50 | $\mu \mathrm{S}$ |
| tconv_1 | Conversion Time for $1 \times$ Speed Mode | 50Hz Mode 60Hz Mode Simultaneous 50Hz/60Hz Mode External Oscillator (Note 10) | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 157.2 \\ 131 \\ 144.1 \end{gathered}$ | 160.3 133.6 146.9 $41036 /$ fosc $_{\text {EOS }}$ (in kHz) | $\begin{aligned} & 163.5 \\ & 136.3 \\ & 149.9 \end{aligned}$ | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{~ms} \\ & \mathrm{~ms} \\ & \mathrm{~ms} \end{aligned}$ |
| tconv_2 | Conversion Time for $2 \times$ Speed Mode | 50 Hz Mode <br> 60Hz Mode <br> Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Mode <br> External Oscillator (Note 10) | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & \hline 78.7 \\ & 65.6 \\ & 72.2 \end{aligned}$ | 80.3 66.9 73.6 20556/f EOSC (in kHz) | $\begin{aligned} & \hline 81.9 \\ & 68.2 \\ & 75.1 \end{aligned}$ | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{~ms} \\ & \mathrm{~ms} \\ & \mathrm{~ms} \end{aligned}$ |

## ${ }^{2}$ C TIIAC CHARACTERISTGS The o denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3,15)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{SCL}}$ | SCL Clock Frequency |  | $\bullet$ | 0 |  | 400 | kHz |
| $\mathrm{t}_{\text {HD(STA) }}$ | Hold Time (Repeated) START Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| tow | LOW Period of the SCL Pin |  | $\bullet$ | 1.3 |  |  | $\mu \mathrm{S}$ |
| $t_{\text {HIGH }}$ | HIGH Period of the SCL Pin |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| $\underline{\text { tSU(STA) }}$ | Set-Up Time for a Repeated START Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{thD}_{\text {(DAT) }}$ | Data Hold Time |  | $\bullet$ | 0 |  | 0.9 | $\mu \mathrm{S}$ |
| $\mathrm{tSU}_{\text {(DAT) }}$ | Data Set-Up Time |  | $\bullet$ | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time for SDA Signals | (Note 14) | $\bullet$ | $20+0.1 C_{B}$ |  | 300 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time for SDA Signals | (Note 14) | $\bullet$ | $20+0.1 C_{B}$ |  | 300 | ns |
| tsu(STO) | Set-Up Time for STOP Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: Unless otherwise specified: $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V
$V_{\text {REFCM }}=V_{\text {REF }} / 2, f_{S}=0.5 \mathrm{~V}_{\text {REF }}$
$V_{I N}=I N^{+}-I N^{-}, V_{I N}(C M)=\left(I N^{+}-I N^{-}\right) / 2$,
where $I \mathrm{~N}^{+}$and $I \mathrm{~N}^{-}$are the selected input channels.
Note 4: Use internal conversion clock or external conversion clock source with $\mathrm{f}_{\text {EOSC }}=307.2 \mathrm{kHz}$ unless otherwise specified.
Note 5: Guaranteed by design, not subject to test.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

Note 7: 50 Hz mode (internal oscillator) or $\mathrm{f}_{\text {EOSC }}=256 \mathrm{kHz} \pm 2 \%$ (external oscillator).
Note 8: 60 Hz mode (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=307.2 \mathrm{kHz} \pm 2 \%$ (external oscillator).
Note 9: Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ mode (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=$ $280 \mathrm{kHz} \pm 2 \%$ (external oscillator).
Note 10: The external oscillator is connected to the $\mathrm{f}_{0}$ pin. The external oscillator frequency, $\mathrm{f}_{\mathrm{EOSC}}$, is expressed in kHz.
Note 11: The converter uses its internal oscillator.
Note 12: The output noise includes the contribution of the internal calibration operations.
Note 13: Guaranteed by design and test correlation.
Note 14: $\mathrm{C}_{\mathrm{B}}=$ capacitance of one bus line in $\mathrm{pF}\left(10 \mathrm{pF} \leq \mathrm{C}_{B} \leq 400 \mathrm{pF}\right)$.
Note 15: All values refer to $\mathrm{V}_{\mathrm{IH}(\mathrm{MIN})}$ and $\mathrm{V}_{\mathrm{IL}(\mathrm{MAX})}$ levels.
Note 16: Refer to Applications Information section for Performance vs Data Rate graphs.

## TYPICAL PERFORMANCE CHARACTERISTICS



2493 G01


2493 G04

Integral Nonlinearity
$\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right)$


2493 G02

## Total Unadjusted Error

$\left(V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right)$


2493 G05

Noise Histogram (7.5sps)


Integral Nonlinearity
$\left(V_{\text {CC }}=2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right)$


Total Unadjusted Error
$\left(V_{C C}=2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}\right)$


2493 G06

Long-Term ADC Readings


TYPICAL PERFORMAOCE CHARACTERISTICS



RMS Noise vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )



2493 G15





## LTC2493

## TYPICAL PERFORMANCE CHARACTERISTICS



2493 G19


## Sleep Mode Current vs Temperature




PSRR vs Frequency at $V_{\text {CC }}$


2493 G23


PSRR vs Frequency at $V_{\text {CC }}$


Conversion Current vs Temperature


2493 G24
Integral Nonlinearity (2x Speed Mode; $\left.V_{\text {CC }}=5 V, V_{\text {REF }}=5 V\right)$


## TYPICAL PERFORMANCE CHARACTERISTICS



## TYPICAL PERFORMANCE CHARACTERISTICS



Offset Error vs $V_{\text {ReF }}$ (2x Speed Mode)


PSRR vs Frequency at $\mathrm{V}_{\mathrm{C}}$ (2x Speed Mode)



PSRR vs Frequency at $V_{\text {CC }}$ (2x Speed Mode)


## PIn fUnCTIOnS

$f_{0}$ (Pin 1): Frequency Control Pin. Digital input that controls the internal conversion clock rate. When $f_{0}$ is connected to GND, the converter uses its internal oscillator running at 307.2 kHz . The conversion clock may also be overridden by driving the $\mathrm{f}_{0}$ pin with an external clock in order to change the output rate and the digital filter rejection null.
CAO, CA1 (Pins 2, 3): Chip Address Control Pins. These pins are configured as a three-state (LOW, HIGH, floating) address control bits for the device's $\mathrm{I}^{2} \mathrm{C}$ address.

SCL (Pin 4): Serial Clock Pin of the $I^{2} \mathrm{C}$ Interface. The LTC2493 can only act as a slave and the SCL pin only accepts an external serial clock. Data is shifted into the SDA pin on the rising edges of the SCL clock and output through the SDA pin on the falling edges of the SCL clock.
SDA (Pin 5): Bidirectional Serial Data Line of the ${ }^{2} \mathrm{C}$ Interface. In the transmitter mode (read), the conversion result is output through the SDA pin, while in the receiver mode (write), the device channel select and configuration bits are input through the SDA pin. The pin is high impedance during the data input mode and is an open-drain output (requires an appropriate pull-up device to $\mathrm{V}_{\mathrm{CC}}$ ) during the data output mode.
GND (Pin6): Ground. Connect this pinto a commonground plane through a low impedance connection.

COM (Pin 7): The Common Negative Input ( $\mathrm{IN}^{-}$) for All Single-Ended Multiplexer Configurations. The voltage on $\mathrm{CHO} 0-\mathrm{CH} 3$ and COM pins can have any value between GND - 0.3V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Within these limits, the two selected inputs ( $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$) provide a bipolar input range $\left(\mathrm{V}_{\text {IN }}=\mathrm{IN}^{+}-\mathrm{IN}^{-}\right)$from $-0.5 \cdot \mathrm{~V}_{\text {REF }}$ to $0.5 \cdot \mathrm{~V}_{\text {REF }}$. Outside this input range, the converter produces unique over-range and underrange output codes.

CHO to CH3 (Pin 8-Pin 11): Analog Inputs. May be programmed for single-ended or differential mode.
VCc (Pin 12): Positive Supply Voltage. Bypass to GND with a $10 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the part as possible.

REF ${ }^{+}$, REF $^{-}$(Pin 13, Pin 14): Differential Reference Input. The voltage on these pins can have any value between GND and $\mathrm{V}_{\mathrm{CC}}$ as long as the reference positive input, REF ${ }^{+}$, remains more positive than the negative reference input, REF $^{-}$, by at least 0.1 V . The differential voltage ( $\mathrm{V}_{\text {REF }}=$ REF $^{+}$ - REF $^{-}$) sets the full-scale range for all input channels. When performing an on-chip temperature measurement, the minimum value of $\mathrm{REF}=2 \mathrm{~V}$.
Exposed Pad (Pin 15): Ground. This pin is ground and must be soldered to the PCB ground plane. For prototyping purposes, this pin may remain floating.

## fUnctional block piagram



## APPLICATIONS INFORMATION

## CONVERTER OPERATION

## Converter Operation Cycle

The LTC2493 is a multichannel, low power, delta-sigma analog-to-digital converter with a 2 -wire, $\mathrm{I}^{2} \mathrm{C}$ interface. Its operation is made up of four states (see Figure 1). The converter operating cycle begins with the conversion, followed by the sleep state and ends with the data input/ output cycle.

Initially, at power-up, the LTC2493 performs a conversion. Once the conversion is complete, the device enters the sleep state. While in the sleep state, power consumption is reduced by two orders of magnitude. The part remains in the sleep state as long it is not addressed for a read/ write operation. The conversion result is held indefinitely in a static shift register while the part is in the sleep state.
The device will not acknowledge an external request during the conversion state. After a conversion is finished, the device is ready to accept a read/write request. Once the LTC2493 is addressed for a read operation, the device begins outputting the conversion result under the control of the serial clock (SCL). There is no latency in the conversion result. The data output is 32 bits long and contains a 24 -bit plus sign conversion result. Data is updated on the falling edges of SCL allowing the user to reliably latch data on the rising edge of SCL. A new conversion is initiated by a STOP condition following a valid write operation or an incomplete read operation. The conversion automatically begins at the conclusion of a complete read cycle (all 32 bits read out of the device).

## Ease of Use

The LTC2493 data output has no latency, filter settling delay, or redundant data associated with the conversion cycle. There is a one-to-one correspondence between the conversion and the output data. Therefore, multiplexing multiple analog inputs is straightforward. Each conversion, immediately following a newly selected input or mode, is valid and accurate to the full specifications of the device.

The LTC2493 automatically performs offset and full-scale calibration every conversion cycle independent of the input channel selected. This calibration is transparent to


Figure 1. State Transition Table
the user and has no effect on the operation cycle previously described. The advantage of continuous calibration is extreme stability of offset and full-scale readings with respect to time, supply voltage variation, input channel and temperature drift.

## Easy Drive Input Current Cancellation

The LTC2493 combines a high precision, delta-sigma ADC with an automatic, differential, input current cancellation frontend. A proprietary front end passive sampling network transparently removes the differential input current. This enables external RC networks and high impedance sensors to directly interface to the LTC2493 without external amplifiers. The remaining common mode input current is eliminated by either balancing the differential input impedances or setting the common mode input equal to the common mode reference (see the Automatic Differential Input Current Cancellation section). This unique

## APPLLCATIONS InFORMATION

architecture does not require on-chip buffers, thereby enabling signals to swing beyond ground and $\mathrm{V}_{\mathrm{CC}}$. Moreover, the cancellation does not interfere with the transparent offset and full-scale auto-calibration and the absolute accuracy (full-scale + offset + linearity + drift) is maintained even with external RC networks.

## Power-Up Sequence

The LTC2493 automatically enters an internal reset state when the power supply voltage, $\mathrm{V}_{\mathrm{CC}}$, drops below approximately 2.0 V . This feature guarantees the integrity of the conversion result and input channel selection.

When $\mathrm{V}_{\text {CC }}$ rises above this threshold, the converter creates an internal power-on reset (POR) signal with a duration of approximately 4ms. The POR signal clears all internal registers. The conversion immediately following a POR cycle is performed on the input channel $\mathrm{IN}^{+}=\mathrm{CHO}, \mathrm{IN}^{-}=$ CH 1 with simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ rejection and $1 \times$ output rate. The first conversion following a POR cycle is accurate within the specification of the device if the power supply voltage is restored to ( 2.7 V to 5.5 V ) before the end of the POR interval. A new input channel, rejection mode, speed mode, or temperature selection can be programmed into the device during this first data input/output cycle.

## Reference Voltage Range

This converter accepts a truly differential external reference voltage. The absolute/common mode voltage range for the REF $^{+}$and REF $^{-}$pins covers the entire operating range of the device (GND to $\mathrm{V}_{\mathrm{CC}}$ ). For correct converter operation, $\mathrm{V}_{\text {REF }}$ must be positive ( $\mathrm{REF}^{+}>\mathrm{REF}^{-}$).

The LTC2493 differential reference input range is 0.1 V to $V_{C C}$. For the simplest operation, REF $^{+}$can be shorted to $V_{\text {CC }}$ and REF ${ }^{-}$can be shorted to GND. The converter output noise is determined by the thermal noise of the front end circuits and, as such, its value in nanovolts is nearly constant with reference voltage. A decrease in reference voltage will not significantly improve the converter's effective resolution. On the other hand, a decreased reference will improve the converter's overall INL performance.

## Input Voltage Range

The LTC2493 input measurement range is $-0.5 \bullet \mathrm{~V}_{\text {REF }}$ to $+0.5 \cdot \mathrm{~V}_{\text {REF }}$ in both differential and single-ended configurations as shown in Figure 37. Highest linearity is achieved with Fully Differential drive and a constant common-modevoltage (Figure 37b). Other drive schemes may incur an INL error of approximately 50 ppm . This error can be calibrated out using a three point calibration and a second-order curve fit.

The analog inputs are truly differential with an absolute, common mode range for the $\mathrm{CHO}-\mathrm{CH} 3$ and COM inputpins extending from GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Outside these limits, the ESD protection devices begin to turn on and the errors due to input leakage current increase rapidly. Within these limits, the LTC2493 converts the bipolar differential input signal $\mathrm{V}_{\mathrm{IN}}=I \mathrm{~N}^{+}-I \mathrm{~N}^{-}$(where $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$ are the selected input channels), from $-\mathrm{FS}=-0.5 \cdot \mathrm{~V}_{\mathrm{REF}}$ to $+F S=0.5 \bullet V_{\text {REF }}$ where $\mathrm{V}_{\text {REF }}=$ REF $^{+}-$REF $^{-}$. Outside this range, the converter indicates the overrange or the underrange condition using distinct output codes (see Table 1).

In order to limit any fault current, resistors of up to 5 k may be added in series with the input. The effect of series resistance on the converter accuracy can be evaluated from the curves presented in the Input Current/Reference Current sections. In addition, series resistors will introduce a temperature dependent error due to input leakage current. A 1nA input leakage current will develop a 1ppm offset error on a 5 k resistor if $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$. This error has a very strong temperature dependency.

## $I^{2} \mathrm{C}$ Interface

The LTC2493 communicates through an $I^{2} C$ interface. The $1^{2} \mathrm{C}$ interface is a 2 -wire open-drain interface supporting multiple devices and multiple masters on a single bus. The connected devices can only pull the data line (SDA) low and can never drive it high. SDA is required to be externally connected to the supply through a pull-up resistor. When the data line is not being driven, it is high. Data on the $I^{2} C$ bus can be transferred at rates up to $100 \mathrm{kbits} / \mathrm{s}$ in the standard mode and up to 400kbits/s in the fast mode. The $V_{\text {CC }}$ power should not be removed from the device when the $I^{2} \mathrm{C}$ bus is active to avoid loading the $I^{2} \mathrm{C}$ bus lines through the internal ESD protection diodes.

## APPLICATIONS InFORMATION

Each device on the $I^{2} C$ bus is recognized by a unique address stored in that device and can operate either as a transmitter or receiver, depending on the function of the device. In addition to transmitters and receivers, devices can also be considered as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. Devices addressed by the master are considered a slave.

The LTC2493 can only be addressed as a slave. Once addressed, it can receive configuration bits (channel selection, rejection mode, speed mode) or transmit the last conversion result. The serial clock line, SCL, is always an input to the LTC2493 and the serial data line SDA is bidirectional. The device supports the standard mode and the fast mode for data transfer speeds up to 400kbits/s. Figure 2 shows the definition of the $\mathrm{I}^{2} \mathrm{C}$ timing.

## The START and STOP Conditions

A START (S) condition is generated by transitioning SDA from high to low while SCL is high. The bus is considered to be busy after the START condition. When the data transfer is finished, a STOP ( P ) condition is generated by transitioning SDA from low to high while SCL is high. The bus is free after a STOP is generated. START and STOP conditions are always generated by the master.

When the bus is in use, it stays busy if a repeated START $(\mathrm{Sr})$ is generated instead of a STOP condition. The repeated START timing is functionally identical to the START and is
used for writing and reading from the device before the initiation of a new conversion.

## Data Transferring

After the START condition, the $\mathrm{I}^{2} \mathrm{C}$ bus is busy and data transfer can begin between the master and the addressed slave. Data is transferred over the bus in groups of nine bits, one byte followed by one acknowledge (ACK) bit. The master releases the SDA line during the ninth SCL clock cycle. The slave device can issue an ACK by pulling SDA low or issue a Not Acknowledge (NACK) by leaving the SDA line high impedance (the external pull-up resistor will hold the line high). Change of data only occurs while the clock line (SCL) is low.

## DATA FORMAT

After a START condition, the master sends a 7-bit address followed by a read/write (R/W) bit. The R/W bit is 1 for a read request and 0 for a write request. If the 7-bit address matches the hard wired LTC2493's address (one of 9 pin-selectable addresses) the device is selected. When the device is addressed during the conversion state, it will not acknowledge R/W requests and will issue a NACK by leaving the SDA line high. If the conversion is complete, the LTC2493 issues an ACK by pulling the SDA line low.

The LTC2493 has two registers. The output register (32 bits long) contains the last conversion result. The input register (16 bits long) sets the input channel, selects the temperature sensor, rejection mode, and speed mode.


Figure 2. Definition of Timing for Fast/Standard Mode Devices on the $\mathrm{I}^{2} \mathrm{C}$ Bus

## APPLICATIONS INFORMATION

## DATA OUTPUT FORMAT

The output register contains the last conversion result. After each conversion is completed, the device automatically enters the sleep state where the supply current is reduced to $1 \mu \mathrm{~A}$. When the LTC2493 is addressed for a read operation, it acknowledges (by pulling SDA low) and acts as a transmitter. The master/receiver can read up to four bytes from the LTC2493. After a complete read operation (4 bytes), a new conversion is initiated. The device will NACK subsequent read operations while a conversion is being performed.

The data output stream is 32 bits long and is shifted out on the falling edges of SCL (see Figure 3a). The first bit is the conversion result sign bit (SIG) (see Tables 1 and 2). This bit is high if $\mathrm{V}_{I N} \geq 0$ and low if $\mathrm{V}_{I N}<0$ (where $\mathrm{V}_{\text {IN }}$ corresponds to the selected input signal $\mathrm{IN}^{+}-\mathrm{IN}^{-}$). The second bit is the most significant bit (MSB) of the result. The first two bits (SIG and MSB) can be used to indicate over and under range conditions (see Table 2). If both bits are high, the differential input voltage is equal to or above +FS. If both bits are set low, the input voltage is below -FS.

The function of these bits is summarized in Table 2. The 24 bits following the MSB bit are the conversion result in binary two's, complement format. The remaining six bits are sub LSBs below the 24-bit level.

As long as the voltage on the selected input channels (IN ${ }^{+}$ and $\mathrm{NN}^{-}$) remains between -0.3 V and V CC +0.3 V (absolute maximum operating range) a conversion result is generated for any differential input voltage $\mathrm{V}_{\text {IN }}$ from $-\mathrm{FS}=-0.5$ - $\mathrm{V}_{\text {REF }}$ to + FS $=0.5 \bullet \mathrm{~V}_{\text {REF }}$. For differential input voltages greater than +FS , the conversion result is clamped to the value corresponding to + FS. For differential input voltages below -FS, the conversion result is clamped to the value -FS - 1 LSB.

Table 2. LTC2493 Status Bits

| INPUT RANGE | BIT 31 <br> SIG | BIT 30 <br> MSB |
| :--- | :---: | :---: |
| $\mathrm{V}_{\text {IN }} \geq \mathrm{FS}$ | 1 | 1 |
| $O \mathrm{~V}_{\mathrm{IN}}<\mathrm{FS}$ | $1 / 0$ | 0 |
| $-\mathrm{FS} \leq \mathrm{V}_{\text {IN }}<$ OV | 0 | 1 |
| $\mathrm{~V}_{\text {IN }}<-\mathrm{FS}$ | 0 | 0 |

Table 1. Output Data Format

| DIFFERENTIAL INPUT VOLTAGE $V_{\text {IN }}$ * | $\begin{gathered} \text { BIT } 31 \\ \text { SIG } \end{gathered}$ | $\begin{gathered} \text { BIT } 30 \\ \text { MSB } \end{gathered}$ | BIT 29 | BIT 28 | BIT 27 | ... | $\begin{aligned} & \text { BIT } 6 \\ & \text { LSB } \end{aligned}$ | $\begin{aligned} & \hline \text { BITS 5-0 } \\ & \text { Sub LSBs } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{~N}}{ }^{*} \geq \mathrm{FS} * *$ | 1 | 1 | 0 | 0 | 0 | $\ldots$ | 0 | 00000 |
| FS** ${ }^{\text {* }}$ LSB | 1 | 0 | 1 | 1 | 1 | $\ldots$ | 1 | XXXXX |
| 0.5 • FS** | 1 | 0 | 1 | 0 | 0 | $\ldots$ | 0 | XXXXX |
| $0.5 \cdot \mathrm{FS}^{* *}-1$ LSB | 1 | 0 | 0 | 1 | 1 | $\ldots$ | 1 | XXXXX |
| 0 | $1 / 0^{\dagger}$ | 0 | 0 | 0 | 0 | ... | 0 | XXXXX |
| -1 LSB | 0 | 1 | 1 | 1 | 1 | $\ldots$ | 1 | XXXXX |
| -0.5 • FS** | 0 | 1 | 1 | 0 | 0 | $\ldots$ | 0 | XXXXX |
| -0.5 • $\mathrm{FS}^{* *}-1 \mathrm{LSB}$ | 0 | 1 | 0 | 1 | 1 | $\ldots$ | 1 | XXXXX |
| -FS** | 0 | 1 | 0 | 0 | 0 | $\ldots$ | 0 | XXXXX |
| $\mathrm{VIN}^{*}<-\mathrm{FS}$ ** | 0 | 0 | 1 | 1 | 1 | ... | X | XXXXX $\ddagger$ |

* The differential input voltage $\mathrm{V}_{\mathrm{IN}}=\mathrm{IN}^{+}-\mathrm{IN}^{-}$.
** The full-scale voltage FS $=0.5 \bullet \mathrm{~V}_{\text {REF }}$. Sub LSBs are below the 24-bit level. They may be included in averaging, or discarded without loss of resolution.
$\dagger$ The sign bit changes state during the 0 output code when the device is operating in the $2 x$ speed mode.
$\ddagger$ The underrange output code is $0 X 3 F F F F X X X$ in $2 x$ mode.


## APPLICATIONS InFORMATION

## INPUT DATA FORMAT

The serial input word to the LTC2493 is 13 bits long and is written into the device input register in two 8-bit words. The first word (SGL, ODD, A2, A1, A0) is used to select the input channel. The second word of data (IM, FA, FB, SPD) is used to select the frequency rejection, speed mode ( $1 \times, 2 \times$ ), and temperature measurement.

After power-up, the device initiates an internal reset cycle which sets the input channel to $\mathrm{CH} 0-\mathrm{CH} 1\left(\mathrm{IN}^{+}=\mathrm{CHO}, \mathrm{IN}^{-}=\right.$ $\mathrm{CH} 1)$, the frequency rejection to simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$, and $1 \times$ output rate (auto-calibration enabled). The first conversion automatically begins at power-up using this default configuration. Once the conversion is complete, up to two words may be written into the device.
The first three bits of the first input word consist of two preamble bits and one enable bit. Valid settings for these three bits are 000, 100, and 101. Other combinations should be avoided.

If the first three bits are 000 or 100 , the following data is ignored (don't care) and the previously selected input channel remains valid for the next conversion.

If the first three bits shifted into the device are 101, then the next five bits select the input channel for the next conversion cycle (see Table 3).

Table 3. Channel Selection

| MUX ADDRESS |  |  |  |  | CHANNEL SELECTION |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL | ODD/ | SIGN | A2 | A1 | AO | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |
| COM |  |  |  |  |  |  |  |  |  |
| ${ }^{*} 0$ | 0 | 0 | 0 | 0 | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |
| 0 | 0 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |  |
| 0 | 1 | 0 | 0 | 0 | $\mathrm{IN}^{-}$ | $\mathrm{IN}^{+}$ |  |  |  |
| 0 | 1 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{-}$ | $\mathrm{IN}^{+}$ |  |
| 1 | 0 | 0 | 0 | 0 | $\mathrm{IN}^{+}$ |  |  |  | $\mathrm{IN}^{-}$ |
| 1 | 0 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{+}$ |  | $\mathrm{IN}^{-}$ |
| 1 | 1 | 0 | 0 | 0 |  | $\mathrm{IN}^{+}$ |  |  | $\mathrm{IN}^{-}$ |
| 1 | 1 | 0 | 0 | 1 |  |  |  | $I N^{+}$ | $\mathrm{IN}^{-}$ |
| *Default at power-up |  |  |  |  |  |  |  |  |  |



Figure 3a. Timing Diagram for Reading from the LTC2493


Figure 3b. Timing Diagram for Writing to the LTC2493

## APPLICATIONS INFORMATION

The first input bit (SGL) following the 101 sequence determines if the input selection is differential (SGL $=0$ ) or single-ended (SGL = 1). For SGL = 0 , two adjacent channels can be selected to form a differential input. For SGL $=1$, one of four channels is selected as the positive input. The negative input is COM for all single-ended operations. The remaining four bits (ODD, A2, A1, A0) determine which channel(s) is/are selected and the polarity (for a differential input).

Once the first word is written into the device, a second word may be input in order to select a configuration mode. The first bit of the second word is the enable bit for the conversion configuration (EN2). If this bit is set to 0 , then the next conversion is performed using the previously selected converter configuration.

The second set of configuration data can be loaded into the device by setting EN2 = 1 (see Table 4). The first bit (IM) is used to select the internal temperature sensor. If $\mathrm{IM}=1$, the following conversion will be performed on the internal temperature sensor rather than the selected input channel. The next two bits (FA and FB) are used to
set the rejection frequency. The final bit (SPD) is used to select either the $1 \times$ output rate if SPD $=0$ (auto-calibration is enabled and the offset is continuously calibrated and removed from the final conversion result) or the $2 \times$ output rate if SPD $=1$ (offset calibration disabled, multiplexing output rates up to 15 Hz with no latency). When IM = 1 (temperature measurement) SPD will be ignored and the device will operate in $1 \times$ mode.
The configuration remains valid until a new input word with EN = 1 (the first three bits are 101 for the first word) and EN2 $=1$ (for the second write byte) is shifted into the device.

## Rejection Mode (FA, FB)

The LTC2493 includes a high accuracy on-chip oscillator with no required external components. Coupled with an integrated fourth order digital lowpass filter, the LTC2493 rejects line frequency noise. In the default mode, the LTC2493 simultaneously rejects 50 Hz and 60 Hz by at least 87 dB . If more rejection is required, the LTC2493 can be configured to reject 50 Hz or 60 Hz to better than 110 dB .

Table 4. Converter Configuration

| 1 | 0 | EN | SGL | ODD | A2 | A1 | AO | EN2 | IM | FA | FB | SPD | CONVERTER CONFIGURATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | Keep Previous |
| 1 | 0 | 1 | $X$ | X | X | X | X | 0 | X | X | X | X | Keep Previous |
| 0 | 0 | 1 | $X$ | $X$ | X | $X$ | X | X | X | X | X | X | Keep Previous |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 0 | 0 | 0 | External Input (See Table 3) $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection, $1 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 0 | 1 | 0 | External Input (See Table 3) 50 Hz Rejection, $1 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 1 | 0 | 0 | External Input (See Table 3) 60 Hz Rejection, $1 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 0 | 0 | 1 | External Input (See Table 3) $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection, $2 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 0 | 1 | 1 | External Input (See Table 3) 50 Hz Rejection, $2 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 0 | 1 | 0 | 1 | External Input (See Table 3) 60 Hz Rejection, $2 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 1 | 0 | 0 | X | Measure Temperature $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection, $1 \times$ |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 1 | 0 | 1 | X | Measure Temperature 50Hz Rejection, 1× |
| 1 | 0 | 1 | X | X | X | X | X | 1 | 1 | 1 | 0 | X | Measure Temperature 60Hz Rejection, 1× |
| 1 | 0 | 1 | X | X | X | X | X | 1 | X | 1 | 1 | X | Reserved, Do Not Use |

## APPLICATIONS InFORMATION

## Speed Mode (SPD)

Every conversion cycle, two conversions are combined to remove the offset (default mode). This result is free from offset and drift. In applications where the offset is not critical, the auto-calibration feature can be disabled with the benefit of twice the output rate.
While operating in the $2 \times$ mode ( $\mathrm{SPD}=1$ ), the linearity and full-scale errors are unchanged from the $2 \times$ mode performance. In both the $2 \times$ and $2 \times$ mode there is no latency. This enables input steps or multiplexer changes to settle in a single conversion cycle, easing system overhead and increasing the effective conversion rate. During temperature measurements, the $1 \times$ mode is always used independent of the value of SPD.

## Temperature Sensor

The LTC2493 includes an integrated temperature sensor. The temperature sensor is selected by setting $\mathrm{IM}=1$. The ADC internally connects to the temperature sensor and performs a conversion.
The digital output is proportional to the absolute temperature of the device. This feature allows the converter to perform cold junction compensation for external thermocouples or continuously remove the temperature effects of external sensors.

The internal temperature sensor output is 28 mV at $27^{\circ} \mathrm{C}$ $\left(300^{\circ} \mathrm{K}\right)$, with a slope of $93.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ independent of $\mathrm{V}_{\text {REF }}$ (see Figures 4 and 5). Slope calibration is not required if


Figure 4. Internal PTAT Digital Output vs Temperature
the reference voltage $\left(\mathrm{V}_{\text {REF }}\right)$ is known. A 5 V reference has a slope of $314 \mathrm{LSBs}_{24} /^{\circ} \mathrm{C}$. The temperature is calculated from the output code (where DATAOUT 24 is the decimal representation of the 24-bit result) for a 5 V reference using the following formula:

$$
\mathrm{T}_{\mathrm{K}}=\frac{\text { DATAOUT }_{24}}{314} \text { in Kelvin }
$$

If a different value of $\mathrm{V}_{\text {REF }}$ is used, the temperature output is:

$$
\mathrm{T}_{\mathrm{K}}=\frac{\text { DATAOUT }_{24} \cdot \mathrm{~V}_{\text {REF }}}{1570} \text { in Kelvin }
$$

If the value of $V_{\text {REF }}$ is not known, the slope is determined by measuring the temperature sensor at a known temperature $\mathrm{T}_{\mathrm{N}}$ (in K) and using the following formula:

$$
\text { SLOPE }=\frac{\text { DATAOUT }_{24}}{T_{N}}
$$

This value of slope can be used to calculate further temperature readings using:

$$
T_{K}=\frac{\text { DATAOUT }_{24}}{\text { SLOPE }}
$$

All Kelvin temperature readings can be converted to $T_{C}$ $\left({ }^{\circ} \mathrm{C}\right)$ using the fundamental equation:

$$
T_{C}=T_{K}-273
$$



Figure 5. Absolute Temperature Error

## APPLICATIONS InFORMATION

## Initiating a New Conversion

When the LTC2493 finishes a conversion, it automatically enters the sleep state. Once in the sleep state, the device is ready for a read operation. After the device acknowledges a read request, the device exits the sleep state and enters the data output state. The data output state concludes and the LTC2493 starts a new conversion once a STOP condition is issued by the master or all 32 bits of data are read out of the device.

During the data read cycle, aSTOP command may be issued by the master controller in order to start a new conversion and abort the data transfer. This STOP command must be issued during the ninth clock cycle of a byte read when the bus is free (the ACK/NACK cycle).

## LTC2493 Address

The LTC2493 has two address pins (CA0, CA1). Each may be tied HIGH, LOW, or left floating enabling one of nine possible addresses (see Table 5).

In addition to the configurable addresses listed in Table 5, the LTC2493 also contains a global address (1110111) which may be used for synchronizing multiple LTC2493s or other LTC24XX delta-sigma ${ }^{2} \mathrm{C}$ devices (see Synchronizing Multiple LTC2493s with a Global Address Call section).

## Operation Sequence

The LTC2493 acts as a transmitter or receiver, as shown in Figure 6. The device may be programmed to perform several functions. These include input channel selection,

Table 5. Address Assignment

| CA1 | CAO | ADDRESS |
| :---: | :---: | :---: |
| LOW | LOW | 0010100 |
| LOW | HIGH | 0010110 |
| LOW | Float | 0010101 |
| HIGH | LOW | 0100110 |
| HIGH | HIGH | 0110100 |
| HIGH | Float | 0100111 |
| Float | LOW | 0010111 |
| Float | HIGH | 0100101 |
| Float | Float | 0100100 |

measure the internal temperature, selecting the line frequency rejection $(50 \mathrm{~Hz}, 60 \mathrm{~Hz}$, or simultaneous 50 Hz and 60 Hz ) and a $2 \times$ speed mode.

## Continuous Read

In applications where the inputchannel/configuration does not need to change for each cycle, the conversion can be continuously performed and read without a write cycle (see Figure 7). The configuration/input channel remains unchanged from the last value written into the device. If the device has not been written to since power-up, the configuration is set to the default value. At the end of a read operation, a new conversion automatically begins. At the conclusion of the conversion cycle, the next result may be read using the method described above. If the conversion cycle is not concluded and a valid address selects the device, the LTC2493 generates a NACK signal indicating the conversion cycle is in progress.


Figure 6. Conversion Sequence

## APPLICATIONS InFORMATION

Continuous Read/Write
Once the conversion cycle is concluded, the LTC2493 can be written to and then read from using the repeated START (Sr) command.
Figure 8 shows a cycle which begins with a data write, a repeated START, followed by a read and concluded with a STOP command. The following conversion begins after all 32 bits are read out of the device or after a STOP command. The following conversion will be performed using the newly programmed data. In cases where the same speed ( $1 \times / 2 \times$ mode) and rejection frequency $(50 \mathrm{~Hz}, 60 \mathrm{~Hz}, 5 \mathrm{~Hz}$
and 60 Hz ) is used but the channel is changed, a STOP or repeated START may be issued after the first byte (channel selection data) is written into the device.

## Discarding a Conversion Result and Initiating a New Conversion with Optional Write

At the conclusion of a conversion cycle, a write cycle can be initiated. Once the write cycle is acknowledged, a STOP command will start a new conversion. If a new input channel or conversion configuration is required, this data can be written into the device and a STOP command will initiate the next conversion (see Figure 9).


Figure 7. Consecutive Reading with the Same Input/Configuration


Figure 8. Write, Read, START Conversion


Figure 9. Start a New Conversion Without Reading Old Conversion Result

## APPLICATIONS INFORMATION

## Synchronizing Multiple LTC2493s with a Global Address Call

In applications where several LTC2493s (or other $I^{2} \mathrm{C}$ delta-sigma ADCs from Linear Technology Corporation) are used on the same $I^{2} \mathrm{C}$ bus, all converters can be synchronized through the use of a global address call. Prior to issuing the global address call, all converters must have completed a conversion cycle. The master then issues a START, followed by the global address 1110111, and a write request. All converters will be selected and acknowledge the request. The master then sends a write byte (optional) followed by the STOP command. This will update the channel selection (optional) converter configuration (optional) and simultaneously initiate a start of conversion for all delta-sigma ADCs on the bus (see

Figure 10). In order to synchronize multiple converters without changing the channel or configuration, a STOP may be issued after acknowledgement of the global write command. Global read commands are not allowed and the converters will NACK a global read request.

## Driving the Input and Reference

The input and reference pins of the LTC2493 are connected directly to a switched capacitor network. Depending on the relationship between the differential input voltage and the differential reference voltage, these capacitors are switched between these four pins. Each time a capacitor is switched between two of these pins, a small amount of charge is transferred. A simplified equivalent circuit is shown in Figure 11.


Figure 10. Synchronize Multiple LTC2493s with a Global Address Call


$$
\begin{aligned}
& 1\left(I N^{+}\right)_{\mathrm{AVG}}=I\left(I \mathrm{IN}^{-}\right)_{\mathrm{AVG}}=\frac{V_{\operatorname{IN(CM)}}-V_{\mathrm{REF}(\mathrm{CM})}}{0.5 \cdot R_{\mathrm{EQ}}} \\
& \mathrm{I}\left(\mathrm{REF}^{+}\right)_{\mathrm{AVG}} \approx \frac{1.5 \mathrm{~V}_{\mathrm{REF}}+\left(\mathrm{V}_{\mathrm{REF}(\mathrm{CM})}-\mathrm{V}_{\mathrm{IN}(\mathrm{CM})}\right)}{0.5 \cdot \mathrm{R}_{\mathrm{EQ}}}-\frac{\mathrm{V}_{\text {IN }}{ }^{2}}{\mathrm{~V}_{\mathrm{REF}} \cdot \mathrm{R}_{\mathrm{EQ}}} \\
& \text { where: } \\
& V_{\text {REF }}=\text { REF }^{+}-\text {REF }^{-} \\
& V_{\text {REF(CM) }}=\left(\frac{\text { REF }^{+}-\text {REF }^{-}}{2}\right) \\
& V_{I N}=\mid \mathbb{N}^{+}-\operatorname{IN}^{-} \text {, WHERE IN }{ }^{+} \text {ANDIN }{ }^{-} \text {ARE THE SELECTED INPUT CHANNELS } \\
& V_{\operatorname{IN(CM})}=\left(\frac{I \mathbb{N}^{+}-\mathrm{IN}^{-}}{2}\right) \\
& \mathrm{R}_{\mathrm{EQ}}=2.71 \mathrm{M} \Omega \text { INTERNAL OSCILLATOR } 60 \mathrm{~Hz} \text { MODE } \\
& \mathrm{R}_{\mathrm{EQ}}=2.98 \mathrm{M} \Omega \text { INTERNAL OSCILLATOR } 50 \mathrm{~Hz} / 60 \mathrm{~Hz} \text { MODE } \\
& R_{E Q}=\left(0.833 \cdot 10^{12}\right) / f_{E O S C} \text { EXTERNAL OSCILLATOR }
\end{aligned}
$$

Figure 11. Equivalent Analog Input Circuit

## APPLICATIONS InFORMATION

When using the LTC2493's internal oscillator, the input capacitor array is switched at 123 kHz . The effect of the charge transfer depends on the circuitry driving the input/ reference pins. If the total external RC time constant is less than 580ns the errors introduced by the sampling process are negligible since complete settling occurs.

Typically, the reference inputs are driven from a low impedance source. In this case, complete settling occurs even with large external bypass capacitors. The inputs (CHO-CH3, COM), on the other hand, are typically driven from larger source resistances. Source resistances up to 10k may interface directly to the LTC2493 and settle completely; however, the addition of external capacitors at the input terminals in order to filter unwanted noise (anti-aliasing) results in incomplete settling.

## Automatic Differential Input Current Cancellation

In applications where the sensor output impedance is low (up to $10 k \Omega$ with no external bypass capacitor or up to $500 \Omega$ with $0.001 \mu \mathrm{~F}$ bypass), complete settling of the input occurs. In this case, no errors are introduced and direct digitization is possible.

For many applications, the sensor output impedance combined with external input bypass capacitors produces RC time constants much greater than the 580ns required for 1ppm accuracy. For example, a 10k bridge driving a $0.1 \mu \mathrm{~F}$ capacitor has a time constant an order of magnitude greater than the required maximum.

The LTC2493 uses a proprietary switching algorithm that forces the average differential input current to zero independent of external settling errors. This allows direct digitization of high impedance sensors without the need for buffers.

The switching algorithm forces the average input current on the positive input $\left(l_{I_{N}}{ }^{+}\right)$to be equal to the average input current on the negative input $\left(l_{\mathrm{N}}{ }^{-}\right)$. Over the complete conversion cycle, the average differential input current $\left(I_{N_{N}}{ }^{+}-I_{N_{N}}\right)$ is zero. While the differential input current is zero, the common mode input current $\left(I_{\mathbb{N}^{+}}+I_{\mathbb{N}^{-}}\right) / 2$ is proportional to the difference between the common mode
input voltage $\left(\mathrm{V}_{\text {IN(CM }}\right)$ and the common mode reference voltage ( $\mathrm{V}_{\mathrm{REF}(\mathrm{CM})}$ ).
In applications where the input common mode voltage is equal to the reference common mode voltage, as in the case of a balanced bridge, both the differential and common mode input current are zero. The accuracy of the converter is not compromised by settling errors.

In applications where the input common mode voltage is constant but different from the reference common mode voltage, the differential input current remains zero while the common mode input current is proportional to the difference between $\mathrm{V}_{\operatorname{IN}(\mathrm{CM})}$ and $\mathrm{V}_{\text {REF(CM). }}$. For a reference common mode voltage of 2.5 V and an input common mode of 1.5 V , the common mode input current is approximately $0.74 \mu \mathrm{~A}$ (in simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ rejection mode). This common mode inputcurrent does not degrade the accuracy if the source impedances tied to $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$are matched. Mismatches in source impedance lead to a fixed offset error but do not effect the linearity or full-scale reading. A $1 \%$ mismatch in a 1 k source resistance leads to a $74 \mu \mathrm{~V}$ shift in offset voltage.

In applications where the common mode input voltage varies as a function of the input signal level (single-ended type sensors), the common mode input current varies proportionally with input voltage. For the case of balanced input impedances, the common mode input currenteffects are rejected by the large CMRR of the LTC2493, leading to little degradation in accuracy. Mismatches in source impedances lead to gain errors proportional to the difference between the common mode input and common mode reference. $1 \%$ mismatches in 1 k source resistances lead to gain errors on the order of 15ppm. Based on the stability of the internal sampling capacitors and the accuracy of the internal oscillator, a one-time calibration will remove this error.

In addition to the input sampling current, the input ESD protection diodes have a temperature dependent leakage current. This current, nominally $1 \mathrm{nA}( \pm 10 \mathrm{nA}$ max), results in a small offset shift. A 1k source resistance will create a $1 \mu \mathrm{~V}$ typical and a $10 \mu \mathrm{~V}$ maximum offset voltage.

## APPLICATIONS INFORMATION

## Reference Current

Similar to the analog inputs, the LTC2493 samples the differential reference pins ( REF $^{+}$and REF $^{-}$) transferring small amounts of charge to and from these pins, thus producing a dynamic reference current. If incomplete settling occurs (as a function the reference source resistance and reference bypass capacitance) linearity and gain errors are introduced.
For relatively small values of external reference capacitance ( $C_{\text {REF }}<1 n F$ ), the voltage on the sampling capacitor settles
for reference impedances of many $k \Omega$ (if $C_{\text {REF }}=100 \mathrm{pF}$ up to 10 k will not degrade the performance (see Figures 12 and 13)).
In cases where large bypass capacitors are required on the reference inputs ( $\mathrm{C}_{\mathrm{REF}}>.01 \mu \mathrm{~F}$ ), full-scale and linearity errors are proportional to the value of the reference resistance. Every ohm of reference resistance produces a full-scale error of approximately 0.5 ppm (while operating in simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ mode (see Figures 14 and 15)). If the input common mode voltage is equal to


Figure 12. + FS Error vs $\mathrm{R}_{\text {SOURCE }}$ at $\mathrm{V}_{\text {REF }}$ (Small $\mathrm{C}_{\text {REF }}$ )


Figure 14. + FS Error vs $\mathrm{R}_{\text {SOURCE }}$ at $\mathrm{V}_{\text {REF }}$ (Large $\mathrm{C}_{\text {REF }}$ )


Figure 13. -FS Error vs $\mathrm{R}_{\text {SOURCE }}$ at $\mathrm{V}_{\text {REF }}$ (Small $\mathrm{C}_{\text {REF }}$ )


Figure 15. -FS Error vs R $\mathrm{R}_{\text {Source }}$ at $\mathrm{V}_{\text {REF }}$ (Large $\mathrm{C}_{\text {REF }}$ )

## APPLICATIONS InFORMATION

the reference common mode voltage, a linearity error of approximately 0.67 ppm per $100 \Omega$ of reference resistance results (see Figure 16). In applications where the input and reference common mode voltages are different, the errors increase. A 1V difference in between common mode input and common mode reference results in a 6.7 ppm INL error for every $100 \Omega$ of reference resistance.
In addition to the reference sampling charge, the reference ESD protection diodes have a temperature dependent leakage current. This leakage current, nominally $1 \mathrm{nA}( \pm 10 \mathrm{nA}$ max) results in a small gain error. A $100 \Omega$ reference resistance will create a $0.5 \mu \mathrm{~V}$ full-scale error.

## Normal Mode Rejection and Anti-Aliasing

One of the advantages delta-sigma ADCs offer over conventional ADCs is on-chip digital filtering. Combined with a large oversample ratio, the LTC2493 significantly simplifies anti-aliasing filter requirements. Additionally, the input current cancellation feature allows external lowpass filtering without degrading the DC performance of the device.


Figure 16. INL vs Differential Input Voltage and Reference Source Resistance for $\mathrm{C}_{\text {REF }}>1 \mu \mathrm{~F}$

The SINC ${ }^{4}$ digital filter provides excellent normal mode rejection at all frequencies except DC and integer multiples of the modulator sampling frequency ( $\mathrm{f}_{\mathrm{S}}$ ) (see Figures 17 and 18). The modulator sampling frequency is $\mathrm{f}_{\mathrm{S}}=$ $15,360 \mathrm{~Hz}$ while operating with its internal oscillator and $\mathrm{f}_{\mathrm{S}}=\mathrm{f}_{\mathrm{EOSC}} / 20$ when operating with an external oscillator of frequency $\mathrm{f}_{\mathrm{EOSC}}$.


Figure 17. Input Normal Mode Rejection, Internal Oscillator and 50Hz Rejection Mode


Figure 18. Input Normal Mode Rejection, Internal Oscillator and 60Hz Rejection Mode

## APPLICATIONS INFORMATION

When using the internal oscillator, the LTC2493 is designed to reject line frequencies. As shown in Figure 19, rejection nulls occur at multiples of frequency $f_{N}$, where $f_{N}$ is determined by the input control bits FA and FB ( $f_{N}=50 \mathrm{~Hz}$ or 60 Hz or 55 Hz for simultaneous rejection). Multiples of the modulator sampling rate ( $f_{S}=f_{N} \cdot 256$ ) only reject noise to 15dB (see Figure 20); if noise sources are present at these frequencies anti-aliasing will reduce their effects.

The user can expect to achieve this level of performance using the internal oscillator, as shown in Figures 21, 22, and 23. Measured values of normal mode rejection are shown superimposed over the theoretical values in all three rejection modes.

Traditional high order delta-sigma modulators suffer from potential instabilities at large input signal levels. The proprietary architecture used for the LTC2493 third order modulator resolves this problem and guarantees stability with input signals $150 \%$ of full-scale. In many industrial applications, it is not uncommon to have microvolt level signals superimposed over unwanted error sources with several volts if peak-to-peak noise. Figures 24 and 25 show measurement results for the rejection of a 7.5 V peak-to-peak noise source ( $150 \%$ of full-scale) applied to the LTC2493. These curves show that the rejection performance is maintained even in extremely noisy environments.


2493 F19
Figure 19. Input Normal Mode Rejection at DC


2493 F20
Figure 20. Input Normal Mode Rejection at $\mathrm{f}_{\mathrm{S}}=256 \bullet \mathrm{f}_{\mathrm{N}}$

## APPLICATIONS InFORMATION



Figure 21. Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $100 \%$ ( 60 Hz Notch)


2493 F23
Figure 23. Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $100 \%(50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Notch)


Figure 22. Input Normal Mode Rejection vs Input Frequency with Input Perturbation of 100\% (50Hz Notch)


Figure 24. Measure Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $150 \%$ ( 60 Hz Notch)


2493 F25
Figure 25. Measure Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $150 \%$ ( 50 Hz Notch)

## APPLICATIONS INFORMATION

Using the $2 \times$ speed mode of the LTC2493 alters the rejection characteristics around DC and multiples of $\mathrm{f}_{\mathrm{S}}$. The device bypasses the offset calibration in order to increase the output rate. The resulting rejection plots are shown in Figures 26 and 27. 1x type frequency rejection can be achieved using the $2 \times$ mode by performing a running average of the previous two conversion results (see Figure 28).

## Output Data Rate

When using its internal oscillator, the LTC2493 produces up to 15 samples per second (sps) with a notch frequency of 60 Hz . The actual output data rate depends upon the length of the sleep and data output cycles which are controlled by the user and can be made insignificantly short. When operating with an external conversion clock ( $\mathrm{f}_{0}$ connected to an external oscillator), the LTC2493 output data rate can be increased. The duration of the conversion cycle is $41036 / f_{\text {EOSC }}$. If $\mathrm{f}_{\mathrm{EOSC}}=307.2 \mathrm{kHz}$, the converter behaves as if the internal oscillator is used.

An increase in $f_{E O S C}$ over the nominal 307.2 kHz will translate into a proportional increase in the maximum output data rate (up to a maximum of 100sps). The increase in output rate leads to degradation in offset, full-scale error,


Figure 26. Input Normal Mode Rejection $2 \times$ Speed Mode
and effective resolution as well as a shift in frequency rejection. When using the integrated temperature sensor, the internal oscillator should be used or an external oscillator $\mathrm{f}_{\mathrm{EOSC}}=307.2 \mathrm{kHz}$ maximum.

A change in $f_{E O S C}$ results in a proportional change in the internal notch position. This leads to reduced differential mode rejection of line frequencies. The common mode rejection of line frequencies remains unchanged, thus fully differential input signals with a high degree of symmetry on both the $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$pins will continue to reject line frequency noise.

An increase in $\mathrm{f}_{\mathrm{EOSC}}$ also increases the effective dynamic input and reference current. External RC networks will continue to have zero differential input current, but the time required for complete settling (580ns for $\mathrm{f}_{\text {EOSC }}=$ 307.2 kHz ) is reduced, proportionally.

Once the external oscillator frequency is increased above 1 MHz (a more than $3 \times$ increase in output rate) the effectiveness of internal auto-calibration circuits begins to degrade. This results in larger offset errors, full-scale errors, and decreased resolution, as seen in Figures 29-36.


Figure 27. Input Normal Mode Rejection $2 \times$ Speed Mode

## APPLICATIONS INFORMATION



Figure 28. Input Normal Mode
Rejection $2 \times$ Speed Mode with and Without Running Averaging

Figure 31.-FS Error vs Output Data Rate and Temperature

Figure 34. Offset Error vs Output Data Rate and Reference Voltage


Figure 29. Offset Error vs Output Data Rate and Temperature



Figure 32. Resolution (Noise ${ }_{\text {RMS }} \leq 1$ LSB) vs Output Data Rate and Temperature

Figure 33. Resolution (INL max $\leq 1$ LSB) vs Output Data Rate and Temperature

Figure 35. Resolution
(Noise $\mathrm{Rms}_{\text {R }} \leq 1$ LSB) vs Output Data Rate and Reference Voltage


Figure 36. Resolution
( $\mathrm{INL}_{\text {max }} \leq 1$ LSB) vs Output Data
Rate and Reference Voltage

## APPLICATIONS INFORMATION



Figure 37. Input Range

## Easy Drive ADCs Simplify Measurement of High Impedance Sensors

Delta-sigma ADCs, with their high accuracy and high noise immunity, are ideal for directly measuring many types of sensors. Nevertheless, input sampling currents can overwhelm high source impedances or low bandwidth, micropower signal conditioning circuits. The LTC2493 solves this problem by balancing the input currents, thus simplifying or eliminating the need for signal conditioning circuits.

A common application for a delta-sigma ADC is thermistor measurement. Figure 38 shows two examples of thermistor digitization benefiting from the Easy Drive technology.

The first circuit (applied to input channels CH 0 and CH 1 ) uses balanced reference resistors in order to balance the common mode input/reference voltage and balance the differential input source resistance. If reference resistors $R 1$ and $R 4$ are exactly equal, the input current is zero and no errors result. If these resistors have a $1 \%$ tolerance, the maximum error in measured resistance is $1.6 \Omega$ due to a shift in common mode voltage; far less than the $1 \%$
error of the reference resistors themselves. No amplifier is required, making this an ideal solution in micropower applications.
Easy Drive also enables very low power, low bandwidth amplifiers to drive the input to the LTC2493. As shown in Figure 38, CH2 is driven by the LT1494. The LT1494 has excellent DC specs for an amplifier with $1.5 \mu \mathrm{~A}$ supply current (the maximum offset voltage is $150 \mu \mathrm{~V}$ and the open-loop gain is 100,000 ). Its 2 kHz bandwidth makes it unsuitable for driving conventional delta-sigma ADCs. Adding a $1 \mathrm{k}, 0.1 \mu \mathrm{~F}$ filter solves this problem by providing a charge reservoir that supplies the LTC2493 instantaneous current, while the 1 k resistor isolates the capacitive load from the LT1494.

Conventional delta-sigma ADCs input sampling current lead to DC errors as a result of incomplete settling in the external RC network.

The Easy Drive technology cancels the differential input current. By balancing the negative input (CH3) with a 1k, $0.1 \mu \mathrm{~F}$ network errors due to the common mode input current are cancelled.

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

DE Package
14-Lead Plastic DFN ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1708 Rev B)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


## $\boldsymbol{R} \in \mathbf{V I S I O N}$ HISTORY (Revision history begins at Rev C )

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| C | 11/09 | Update Tables 1 and 2 | 16 |
| D | 07/10 | Revised Typical Application drawing <br> Added $f_{0}$ pin to parameters of $V_{\text {IHA }}$ in $I^{2} \mathrm{C}$ Inputs and Digital Outputs section Added information to $I^{2} \mathrm{C}$ Interface section | $\begin{gathered} \hline 1 \\ 4 \\ 14 \end{gathered}$ |
| E | 11/14 | Clarified performance vs $\mathrm{f}_{0}$ frequency, reduced external oscillator maximum frequency to 1 MHz . Clarified Input Voltage Range. <br> Added underrange note to Table 1. | $\begin{gathered} 5,8,28 \\ 4,13,29 \\ 15 \end{gathered}$ |

## LTC2493

## TYPICAL APPLICATION



Figure 38. Easy Drive ADCs Simplify Measurement of High Impedance Sensors

## reLATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1236A-5 | Precision Bandgap Reference, 5V | 0.05\% Max Initial Accuracy, 5ppm/ ${ }^{\circ} \mathrm{C}$ Drift |
| LT1460 | Micropower Series Reference | 0.075\% Max Initial Accuracy, 10ppm/ ${ }^{\circ} \mathrm{C}$ Max Drift |
| LT1790 | Micropower SOT-23 Low Dropout Reference Family | 0.05\% Max Initial Accuracy, 10ppm/ ${ }^{\circ} \mathrm{C}$ Max Drift |
| LTC2400 | 24-Bit, No Latency $\triangle \Sigma$ ADC in S0-8 | 0.3ppm Noise, 4ppm INL, 10ppm Total Unadjusted Error, 200^A |
| LTC2410 | 24-Bit, No Latency $\triangle \Sigma$ ADC with Differential Inputs | $0.8 \mu \mathrm{~V}_{\text {RMS }}$ Noise, 2 ppm INL |
| LTC2440 | 24-Bit, High Speed, Low Noise $\triangle$ E ADC | 3.5 kHz Output Rate, 200nV ${ }_{\text {RMS }}$ Noise, 24.6 ENOBs |
| LTC2442 | 24-Bit, High Speed, 2-/4-Channel $\Delta \Sigma$ ADC with Integrated Amplifier | 8 kHz Output Rate, 200 nV RMS Noise, Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection |
| LTC2449 | 24-Bit, High Speed, 8-/16-Channel $\Delta \Sigma$ ADC | 8 kHz Output Rate, 200 nV VMS Noise, Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection |
| LTC2480/LTC2482/ <br> LTC2484 | 16-Bit/24-Bit $\Delta \Sigma$ ADCs with Easy Drive Inputs, 600 nV RMS Noise, Programmable Gain, and Temperature Sensor | Pin Compatible 16-Bit and 24-Bit Versions |
| LTC2481/LTC2483/ <br> LTC2485 | 16-Bit/24-Bit $\Delta \Sigma$ ADCs with Easy Drive Inputs, $600 \mathrm{nV} V_{\text {RMS }}$ Noise, $I^{2} \mathrm{C}$ Interface, Programmable Gain, and Temperature Sensor | Pin Compatible 16-Bit and 24-Bit Versions |
| LTC2486/LTC2488/ <br> LTC2492 | 16-Bit/24-Bit 2-/4-Channel $\Delta \Sigma$ ADC with Easy Drive Inputs, SPI Interface, Programmable Gain, and Temperature Sensor | Pin-Compatible 16-Bit and 24-Bit Versions |
| LTC2487 | 16-Bit 2-/4-Channel $\Delta \Sigma$ ADC with Easy Drive Inputs and $1^{2} \mathrm{C}$ Interface, Temperature Sensor | Pin-Compatible with LTC2493/LTC2489 |
| LTC2489 | 16-Bit 2-/4-Channel $\triangle \Sigma$ ADC with Easy Drive Inputs | Pin-Compatible with LTC2487/LTC2493 |
| LTC2495/LTC2497/ <br> LTC2499 | 16-Bit/24-Bit 8-/16-Channel $\Delta \Sigma$ ADC with Easy Drive Inputs and $I^{2} \mathrm{C}$ Interface, Programmable Gain, and Temperature Sensor | Pin-Compatible 16-Bit and 24-Bit Versions |
| LTC2496/LTC2498 | 16-Bit/24-Bit 8-/16-Channel $\Delta \Sigma$ ADC with Easy Drive Inputs and SPI Interface | Pin-Compatible with LTC2498/LTC2449 |

