LTC1775 High Power

# No RSENSE ${ }^{\text {TM }}$ Current Mode Synchronous Step-Down Switching Regulator 

## features

- Highest Efficiency Current Mode Controller
- No Sense Resistor Required
- 300mV Maximum Current Sense Voltage
- Stable High Current Operation
- Dual N-Channel MOSFET Synchronous Drive
- Wide $\mathrm{V}_{\mathrm{IN}}$ Range: 4 V to 36 V
- Wide $\mathrm{V}_{\text {OUT }}$ Range: 1.19 V to $\mathrm{V}_{\mathrm{IN}}$
- $\pm 1 \% 1.19 \mathrm{~V}$ Reference
- Programmable Fixed Frequency with Injection Lock
- Very Low Drop Out Operation: 99\% Duty Cycle
- Forced Continuous Mode Control Pin
- Optional Programmable Soft Start
- Pin Selectable Output Voltage
- Foldback Current Limit
- Output Overvoltage Protection
- Logic Controlled Micropower Shutdown: $\mathrm{I}_{\mathrm{Q}}<30 \mu \mathrm{~A}$
- Available in 16 -Lead Narrow SSOP and SO Packages


## APPLICATIONS

- Notebook Computers
- Automotive Electronics
- Battery Chargers
- Distributed Power Systems


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1775$ is a synchronous step-down switching regulator controller that drives external N-channel power MOSFETs using few external components. Current mode control with MOSFET $V_{\text {DS }}$ sensing eliminates the need for a sense resistor and improves efficiency. Largely similar to the LTC1625, the LTC1775 has twice the maximum sense voltage for high current applications. The frequency of a nominal 150 kHz internal oscillator can be synchronized to an external clock over a 1.5:1 frequency range.

Burst Mode ${ }^{\text {TM }}$ operation at low load currents reduces switching losses and low dropout operation extends operating time in battery-powered systems. A forced continuous mode control pin can assist secondary winding regulation by disabling Burst Mode operation when the main output is lightly loaded.

Fault protection is provided by foldback current limiting and an output overvoltage comparator. An external capacitor attached to the RUN/SS pin provides soft start capability for supply sequencing. A wide supply range allows operation from 4 V (4.3V for LTC1775I) to 36V at the input and 1.19 V to $\mathrm{V}_{\text {IN }}$ at the output.
$\boldsymbol{\mathcal { Y }}$, LTC and LT are registered trademarks of Linear Technology Corporation. No RSENSE and Burst Mode are trademarks of Linear Technology Corporation.

## TYPICAL APPLICATION



Figure 1. High Efficiency Step-Down Converter

Efficiency vs Load Current


## ABSOLUTE MAXImUM RATINGS

(Note 1)
Input Supply Voltage (VIN, TK) ................ 36V to -0.3V
Boosted Supply Voltage (BOOST). 42 V to -0.3 V
Boosted Driver Voltage (BOOST - SW) ...... 7 V to -0.3 V
Switch Voltage (SW) .36V to -5V
EXTV CC Voltage .7 V to -0.3 V
ITH Voltage 2.7V to -0.3 V

FCB, RUN/SS, SYNC Voltages . 7 V to -0.3 V
$V_{\text {OSENSE }}, V_{\text {PROG }}$ Voltages ........ (INTV ${ }_{\text {CC }}+0.3 \mathrm{~V}$ ) to -0.3 V
Peak Driver Output Current < $10 \mu \mathrm{~s}$ (TG, BG) ............ 2A
INTV ${ }_{C C}$ Output Current 50 mA
Operating Ambient Temperature Range
LTC1775C $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC1775I (Note 5).............................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Junction Temperature (Note 2) ............................. $125^{\circ} \mathrm{C}$
Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec )................. $300^{\circ} \mathrm{C}$

PACKAGE/ORDER information


Consult factory for Military grade parts.

ELECTRICAL CHRRACTERISTICS The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{I N}=15 \mathrm{~V}$ unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Main Control Loop |  |  |  |  |  |  |  |
| $\underline{I_{\text {IN }} V_{\text {OSENSE }}}$ | Feedback Current | $\mathrm{V}_{\text {PROG }}$ Pin Open, $\mathrm{I}_{\text {TH }}=1.19 \mathrm{~V}$ (Note 3) |  |  | 10 | 50 | nA |
| $\mathrm{V}_{\text {OUT }}$ | Regulated Output Voltage <br> 1.19V (Adjustable) Selected <br> 3.3V Selected <br> 5 V Selected | $\begin{array}{\|l} \hline I_{\text {TH }}=1.19 \mathrm{~V}(\text { Note } 3) \\ V_{\text {PROG }} \text { Pin Open } \\ V_{\text {PROG }}=0 \mathrm{~V} \\ \text { V }_{\text {PROG }}=\text { INTV } \end{array}$ | $\bullet$ | $\begin{aligned} & 1.178 \\ & 3.220 \\ & 4.900 \end{aligned}$ | $\begin{aligned} & 1.190 \\ & 3.300 \\ & 5.000 \end{aligned}$ | $\begin{aligned} & 1.202 \\ & 3.380 \\ & 5.100 \end{aligned}$ | V V V |
| VIInereg | Reference Voltage Line Regulation | $\begin{aligned} & \mathrm{V}_{\text {IN }}=4 \mathrm{~V} \text { to } 20 \mathrm{~V}, \mathrm{I}_{\text {TH }}=1.19 \mathrm{~V} \text { (Note 3), } \\ & \mathrm{V}_{\text {PROG }} \text { Pin Open } \end{aligned}$ |  |  | 0.001 | 0.01 | \%/V |
| V Loadreg | Output Voltage Load Regulation | $\begin{aligned} & I_{T H}=2 \mathrm{~V}(\text { (Note 3) } \\ & I_{T H}=0.5 \mathrm{~V} \text { (Note 3) } \end{aligned}$ | $\bullet$ |  | $\begin{array}{r} -0.020 \\ 0.035 \end{array}$ | $\begin{array}{r} -0.2 \\ 0.2 \end{array}$ | \% |
| $V_{\text {FCB }}$ | Forced Continuous Threshold | $V_{\text {FCB }}$ Ramping Negative | $\bullet$ | 1.16 | 1.19 | 1.22 | V |
| IFCB | Forced Continuous Bias Current | $V_{\text {FCB }}=1.19 \mathrm{~V}$ |  |  | -1 | -2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OVL }}$ | Output Overvoltage Lockout | $\mathrm{V}_{\text {PROG }}$ Pin Open |  | 1.24 | 1.28 | 1.32 | V |
| IPROG | $V_{\text {PROG }}$ Input Current 3.3V VOUT <br> $5 \mathrm{~V} \mathrm{~V}_{\text {OUT }}$ | $\begin{aligned} & V_{\text {PROG }}=0 \mathrm{~V} \\ & V_{\text {PROG }}=5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{array}{r} -3.5 \\ 3.5 \end{array}$ | $\begin{array}{r} -7 \\ 7 \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ${ }_{1}$ | Input DC Supply Current Normal Mode Shutdown | $\begin{aligned} & \text { EXTV }_{\text {CC }}=5 \mathrm{~V}(\text { Note } 4) \\ & V_{\text {RUN/SS }}=0 \mathrm{~V}, 4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<15 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 500 \\ 15 \end{gathered}$ | 30 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{V}_{\text {RUN/SS }}$ | RUN/SS Pin Threshold |  | $\bullet$ | 0.8 | 1.4 | 2 | V |
| IRUN/SS | Soft Start Current Source | $\mathrm{V}_{\text {RUN/SS }}=0 \mathrm{~V}$ |  | -1.2 | -2.5 | -4 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{V}_{\text {SENSE(MAX) }}$ | Maximum Current Sense Threshold | $V_{\text {OSENSE }}=1 \mathrm{~V}, \mathrm{~V}_{\text {PROG }}$ Pin Open |  | 260 | 300 | 340 | mV |

## ELECTRICAL CHARACTGRISTICS The • denotes specifications which apply ver the full operating temperature

 range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{I N}=15 \mathrm{~V}$ unless otherwise noted.| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{TG} \mathrm{t}_{\mathrm{R}} \\ & \mathrm{TG} \mathrm{t}_{\mathrm{F}} \end{aligned}$ | TG Transition Time Rise Time Fall Time | (Note 6) $\begin{aligned} & C_{\text {LOAD }}=3300 \mathrm{pF} \\ & C_{\text {LOAD }}=3300 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | ns ns |
| $\begin{aligned} & \mathrm{BG} \mathrm{t}_{\mathrm{R}} \\ & \mathrm{BG} \mathrm{t}_{\mathrm{F}} \end{aligned}$ | BG Transition Time Rise Time Fall Time | (Note 6) $C_{\text {LOAD }}=3300 \mathrm{pF}$ $C_{\text {LOAD }}=3300 \mathrm{pF}$ |  | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | ns ns |

## Internal $\mathrm{V}_{\text {CC }}$ Regulator

| $V_{\text {INTVCC }}$ | Internal $V_{\text {CC }}$ Voltage | $6 \mathrm{~V}<\mathrm{V}_{\text {IN }}<30 \mathrm{~V}, \mathrm{~V}_{\text {EXTVCC }}=4 \mathrm{~V}$ | $\bullet$ | 5.0 | 5.2 | 5.4 |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $V_{\text {LDOINT }}$ | INTV $_{\text {CC }}$ Load Regulation | $I_{C C}=20 \mathrm{~mA}, V_{\text {EXTVCC }}=4 \mathrm{~V}$ |  | -0.2 | -1 | $\%$ |
| $V_{\text {LDOEXT }}$ | EXTV $_{\text {CC }}$ Voltage Drop | $I_{C C}=20 \mathrm{~mA}, V_{\text {EXTVCC }}=5 \mathrm{~V}$ |  | 180 | 300 | mV |
| $V_{\text {EXTVCC }}$ | EXTV $_{\text {CC }}$ Switchover Voltage | $I_{\text {CC }}=20 \mathrm{~mA}, V_{\text {EXTVCC }}$ Ramping Positive | $\bullet$ | 4.5 | 4.7 | V |

## Oscillator

| $f_{\text {OSC }}$ | Oscillator Freqency | SYNC = OV | 135 | 150 | 165 |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $f_{H} / f_{\text {OSC }}$ | Maximum Synchronized Frequency Ratio |  | kHz |  |  |
| V SYNC | SYNC Pin Threshold (Figure 4) | Ramping Positive | 1.5 |  |  |
| $R_{\text {SYNC }}$ | SYNC Pin Input Resistance |  | 0.9 | 1.2 | V |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: $T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $P_{D}$ according to the following formula:

LTC1775CGN/LTC1775IGN: $T_{J}=T_{A}+\left(P_{D} \cdot 130^{\circ} \mathrm{C} / \mathrm{W}\right)$
LTC1775CS/LTC1775IS: $T_{J}=T_{A}+\left(P_{D} \cdot 110^{\circ} \mathrm{C} / \mathrm{W}\right)$
LTC1775CS/LTC1775IS: $T_{J}=T_{A}+\left(P_{D} \cdot 110^{\circ} \mathrm{C} / \mathrm{W}\right)$
Note 3: The LTC1775 is tested in a feedback loop that adjusts $\mathrm{V}_{\text {OSENSE }}$ to achieve a specified error amplifier output voltage ( $l_{\text {TH }}$ ).

Note 4: Typical in application circuit with EXTV ${ }_{\text {CC }}$ tied to $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=\mathrm{OA}$ and $\mathrm{FCB}=\mathrm{INTV}_{\text {CC }}$. Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information.
Note 5: Minimum input supply voltage is 4.3 V at $-40^{\circ} \mathrm{C}$ for industrial grade parts.
Note 6: Rise and fall times are measured at $10 \%$ to $90 \%$ levels.

## TYPICAL PGRFORmANCE CHARACTERISTICS



1775•G01


1775•G04

$1775 \cdot G 03$
$V_{\text {IN }}-V_{\text {OUT }}$ Dropout Voltage vs Load Current


1775•G06
Efficiency vs Input Voltage

Input and Shutdown Current vs Input Voltage

$1775 \cdot$ G07

$1775 \cdot$ G08


1775•G02
$I_{\text {TH }}$ Pin Voltage vs Load Current


1775•G05
Efficiency vs Input Voltage

EXTV ${ }_{\text {CC }}$ Switch Drop vs INTV ${ }_{\text {CC }}$ Load Current


## TYPICAL PGRFORmANCG CHARACTERISTICS




Transient Response


Maximum Current Sense Voltage vs Temperature


RUN/SS Pin Current vs
Temperature

$1775 \cdot$ G14

Transient Response
(Burst Mode Operation)


Oscillator Frequency vs Temperature


## Soft Start



## Burst Mode Operation



## PIn functions

EXTV $_{\text {CC }}$ (Pin 1): INTV ${ }_{C C}$ Switch Input. When the EXTV ${ }_{C C}$ voltage is above 4.7 V , the switch closes and supplies INTV ${ }_{\text {Cc }}$ power from EXTV ${ }_{\text {cc }}$. Do not exceed 7 V at this pin.
SYNC (Pin 2): Synchronization Input for Internal Oscillator. The oscillator will nominally run at 150 kHz when open, 225 kHz when tied above 1.2V, and will lock over a 1.5:1 clock frequency range.
RUN/SS (Pin 3): Run Control and Soft Start Input. A capacitor to ground at this pin sets the ramp time to full current output (approximately $1 \mathrm{~s} / \mu \mathrm{F}$ ). Forcing this pin below 1.4V shuts down the device.

FCB (Pin 4): Forced Continuous Input. Tie this pin to ground to force synchronous operation at low load currents, to a resistive divider from the secondary output when using a secondary winding, or to INTV $_{\text {CC }}$ to enable Burst Mode operation at low load currents.
$I_{\text {TH }}$ (Pin 5): Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage, forcing inductor current to be roughly proportional to $\mathrm{V}_{\text {ITH. }}$. Nominal voltage range for this pin is OV to 2.4V.

SGND (Pin 6): Signal Ground. Connect to the (-) terminal of Cout.
V from the remotely sensed output voltage or from an external resistive divider across the output.
$V_{\text {PROG }}$ (Pin 8): Output Voltage Programming. When $V_{\text {OSENSE }}$ is connected to the output, $\mathrm{V}_{\text {PROG }}<0.8 \mathrm{~V}$ selects a 3.3 V output and $\mathrm{V}_{\text {PROG }}>3.5 \mathrm{~V}$ selects a 5 V output.

Leaving $V_{\text {PROG }}$ open allows the output voltage to be set by an external resistive divider between the output and VOSENSE.

PGND (Pin 9): Driver Power Ground. Connects to the source of the bottom N-channel MOSFET, the (-) terminal of $\mathrm{C}_{\text {VCC }}$ and the ( - ) terminal of $\mathrm{C}_{\text {IN }}$.
BG (Pin 10): Bottom Gate Drive. Drives the gate of the bottom N-channel MOSFET between ground and INTV ${ }_{\text {CC }}$.
INTV ${ }_{\text {cc }}$ (Pin 11): Internal 5.2V Regulator Output. The driver and control circuits are powered from this voltage. Decouple this pin to power ground with a minimum of $4.7 \mu \mathrm{~F}$ tantalum or other low ESR capacitor.
BOOST (Pin 12): Topside Floating Driver Supply. The (+) terminal of the bootstrap capacitor connects here. This pin swings from a Schottky diode drop below INTV ${ }_{\text {CC }}$ to $\mathrm{V}_{\text {IN }}+$ INTV ${ }_{\text {CC }}$.

TG (Pin 13): Top Gate Drive. Drives the top N-channel MOSFET with a voltage swing equal to INTV ${ }_{C C}$ superimposed on the switch node voltage.
SW (Pin 14): Switch Node. The (-) terminal of the bootstrap capacitor connects here. This pin swings from a diode drop below ground up to $\mathrm{V}_{\mathrm{IN}}$.
TK (Pin 15): Top MOSFET Kelvin Sense. MOSFET VDS sensing requires this pin to be routed to the drain of the top MOSFET separately from $\mathrm{V}_{\mathrm{IN}}$.
$\mathrm{V}_{\mathrm{IN}}$ (Pin 16): Main Supply Input. Decouple this pin to ground with an RC filter ( $1 \Omega, 0.1 \mu \mathrm{~F}$ ) for applications above 3A.

## functionnl dingram



## operation

## Main Control Loop

The LTC1775 is a constant frequency, current mode controller for DC/DC step-down converters. In normal operation, the top MOSFET is turned on when the RS latch is set by the on-chip oscillator and is turned off when the current comparator $l_{1}$ resets the latch. While the top MOSFET is turned off, the bottom MOSFET is turned on until either the inductor current reverses, as determined by the current reversal comparator $I_{2}$, or the next cycle begins. Inductor current is measured by sensing the $\mathrm{V}_{\mathrm{DS}}$ potential across the conducting MOSFET. The output of the appropriate sense amplifier (TA or BA) is selected by the switch logic and applied to the current comparator. The voltage on the $\mathrm{I}_{T H}$ pin sets the comparator threshold corresponding to peak inductor current. The error amplifier EA adjusts this voltage by comparing the feedback signal $\mathrm{V}_{\text {FB }}$ from the output voltage with the internal 1.19 V reference. The VPROG pin selects whether the feedback voltage is taken directly from the $\mathrm{V}_{\text {OSENSE }}$ pin or is derived from an on-chip resistive divider. When the load current increases, it causes a drop in the feedback voltage relative to the reference. The $I_{T H}$ voltage then rises until the average inductor current again matches the load current.
The internal oscillator can be synchronized to an external clock applied to the SYNC pin and can lock to a frequency between $100 \%$ and $150 \%$ of its nominal 150 kHz rate. When the SYNC pin is left open, it is pulled low internally and the oscillator runs at its normal rate. If this pin is taken above 1.2 V , the oscillator will run at its maximum 225 kHz rate.

Pulling the RUN/SS pin low forces the controller into its shutdown state and turns off both MOSFETs. Releasing the RUN/SS pin allows an internal $3 \mu \mathrm{~A}$ current source to charge up an external soft start capacitor $\mathrm{C}_{\mathrm{Ss}}$. When this voltage reaches 1.4 V , the controller begins switching, but with the $\mathrm{I}_{\mathrm{TH}}$ voltage clamped at approximately 0.8 V . As $\mathrm{C}_{\text {SS }}$ continues to charge, the clamp is raised until full range operation is restored.
The top MOSFET driver is powered from a floating bootstrap capacitor $\mathrm{C}_{\mathrm{B}}$. This capacitor is normally recharged from INTV $_{\text {CC }}$ through a diode $D_{B}$ when the top MOSFET is turned off. As $\mathrm{V}_{\text {IN }}$ decreases towards $\mathrm{V}_{\text {OUT }}$, the converter
will attempt to turn on the top MOSFET continuously ('dropout"). A dropout counter detects this condition and forces the top MOSFET to turn off for about 500ns every tenth cycle to recharge the bootstrap capacitor.

An overvoltage comparator OV guards against transient overshoots and other conditions that may overvoltage the output. In this case, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared.

Foldback current limiting for an output shorted to ground is provided by a transconductance amplifer CL. As $V_{F B}$ drops below 0.6 V , the buffered $\mathrm{I}_{\text {TH }}$ input to the current comparator is gradually pulled down to a 0.95 V clamp. This reduces peak inductor current to about one fifth of its maximum value.

## Low Current Operation

The LTC1775 is capable of Burst Mode operation at low load currents. If the error amplifier drives the $I_{T H}$ voltage below 0.95 V , the buffered $\mathrm{I}_{\mathrm{TH}}$ input to the current comparator will remain clamped at 0.95 V . The inductor current peak is then held at approximately $60 \mathrm{mV} / \mathrm{R}_{\mathrm{DS}(\mathrm{ON})(\mathrm{TOP}) \text {. If }}$ $I_{T H}$ then drops below 0.5V, the Burst Mode comparator B will turn off both MOSFETs. The load current will be supplied solely by the output capacitor until $I_{\text {TH }}$ rises above the 50 mV hysteresis of the comparator and switching is resumed. Burst Mode operation is disabled by comparator F when the FCB pin is brought below 1.19V. This forces continuous operation and can assist secondary winding regulation.

## INTV $_{\text {cc }} /$ EXTV $_{\text {cc }}$ Power

Power for the top and bottom MOSFET drivers and most of the internal circuitry of the LTC1775 is derived from the INTV ${ }_{C C}$ pin. When the EXTV ${ }_{C C}$ pin is left open, an internal 5.2V Iow dropout regulator supplies the INTV CC power from $\mathrm{V}_{\text {IN }}$. If $\mathrm{EXTV}_{\text {CC }}$ is raised above 4.7 V , the internal regulator is turned off and an internal switch connects EXTV ${ }_{\text {CC }}$ to $I N T V_{C C}$. This allows a high efficiency source, such as the primary or a secondary output of the converter itself, to provide the INTV ${ }_{\text {cc }}$ power.

## APPLICATIONS InFORMATION

The basic LTC1775 application circuit is shown in Figure 1. External component selection is primarily determined by the maximum load current and begins with the selection of the sense resistance for the desired current level. Since the LTC1775 senses current using the on-resistance of the power MOSFET, the maximum application current primarily determines the choice of MOSFET. The operating frequency and the inductor are chosen based largely on the desired amount of ripple current. Finally, $\mathrm{C}_{\mathrm{IN}}$ is selected for its ability to handle the RMS current into the converter and $\mathrm{C}_{\text {OUt }}$ is chosen with low enough ESR to meet the output voltage ripple specification.

## Power MOSFET Selection

The LTC1775 requires two external N-channel power MOSFETs, one for the top (main) switch and one for the bottom (synchronous) switch. Important parameters for the power MOSFETs are the breakdown voltage $\mathrm{V}_{(\mathrm{BR}) \text { DSS }}$, threshold voltage $\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}$, on-resistance $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, reverse transfer capacitance $\mathrm{C}_{\mathrm{RSS}}$ and maximum current $\mathrm{I}_{\mathrm{D}(\mathrm{MAX})}$.
The gate drive voltage is set by the 5.2 V INTV ${ }_{\text {CC }}$ supply. Consequently, logic level threshold MOSFETs must be used in LTC1775 applications. If low input voltage operation is expected $\left(\mathrm{V}_{\mathrm{IN}}<5 \mathrm{~V}\right)$, then sub-logic level threshold MOSFETs should be used. Pay close attention to the $V_{(B R) D S S}$ specification for the MOSFETs as well; many of the logic level MOSFETs are limited to 30V or less.
The MOSFET on-resistance is chosen based on the required load current. The maximum average output current $I_{0(M A X)}$ is equal to the peak inductor current less half the peak-to-peak ripple current $\Delta L_{L}$. The peak inductor current is inherently limited in a current mode controller by the current threshold $I_{T H}$ range. The corresponding maximum $\mathrm{V}_{\mathrm{DS}}$ sense voltage is about 300 mV under normal conditions. The LTC1775 will not allow peak inductor current to exceed $300 \mathrm{mV} / \mathrm{R}_{\mathrm{DS}(O N)(T O P) \text {. }}$ The following equation is a good guide for determining the required $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})(\mathrm{MAX})}$ at $25^{\circ} \mathrm{C}$ (manufacturer's specification), allowing some margin for ripple current, current limit and variations in the LTC1775 and external component values:

$$
\mathrm{R}_{\mathrm{DS}(\mathrm{ON})(\mathrm{MAX})} \cong \frac{240 \mathrm{mV}}{\left(\mathrm{l}_{0(\mathrm{MAX})}\right)\left(\rho_{\mathrm{T}}\right)}
$$

The $\rho_{\top}$ is a normalized term accounting for the significant variation in $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ with temperature, typically about $0.4 \% /{ }^{\circ} \mathrm{C}$ as shown in Figure 2. Junction to ambient temperature $\mathrm{T}_{\mathrm{JA}}$ is around $20^{\circ} \mathrm{C}$ in most applications. For a maximum ambient temperature of $70^{\circ} \mathrm{C}$, using $\rho 90^{\circ} \mathrm{C} \cong 1.3$ in the above equation is a reasonable choice. This equation is plotted in Figure 3 to illustrate the dependence of maximum output current on $\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \text {. Some popular }}$ MOSFETs are shown as data points.


Figure 2. $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs Temperature


Figure 3. Maximum Output Current vs $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ at $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$

The 300 mV maximum sense voltage of the LTC1775 allows a large current to be obtained from power MOSFET switches. It also causes a significant amount of power dissipation in those switches and careful attention must be

## APPLICATIONS InFORMATION

paid to the resulting thermal issues. Under DC conditions, the maximum power that can be dissipated by a MOSFET switch limits the current through it:

$$
I_{D S(M A X)}=\sqrt{\frac{P}{R_{D S(O N)}}}=\sqrt{\frac{T_{J(M A X)}-T_{A}}{\theta_{J A} R_{D S(O N)} \rho_{T J(M A X)}}}
$$

For example, the SUD50N03-10 with $\mathrm{T}_{\mathrm{J}(\mathrm{max})}=175^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{A}}=70^{\circ}, \theta_{\mathrm{JA}}=30^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{R}_{\mathrm{DS}(0 \mathrm{~N})}=0.019 \Omega$, $\rho_{\mathrm{JJ}(\mathrm{MAX})}=1.8$ can operate with a maximum DC current of 10A. In a switching application, the actual power dissipation is increased by the transition losses and is reduced by the switch duty cycle. When the LTC1775 is operating in continuous mode, the duty cycles for the MOSFETs are:

$$
\begin{aligned}
& \text { Top Duty Cycle }=\frac{V_{\text {OUT }}}{V_{\text {IN }}} \\
& \text { Bottom Duty Cycle }=\frac{V_{\text {IN }}-V_{\text {OUT }}}{V_{\text {IN }}}
\end{aligned}
$$

The MOSFET power dissipations at maximum output current are:

$$
\begin{aligned}
\mathrm{P}_{\mathrm{TOP}}= & \left.\left(\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\text {IN }}}\right){\left(\mathrm{I}_{\mathrm{O}(\mathrm{MAX})}{ }^{2}\right)\left(\rho_{\mathrm{T}(\mathrm{TOP})}\right)\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)}+(\mathrm{k}) \mathrm{V}_{\text {IN }}{ }^{2}\right)\left(\mathrm{l}_{\mathrm{O}(\mathrm{MAX})}\right)\left(\mathrm{C}_{\mathrm{RSS}}\right)(\mathrm{f}) \\
\mathrm{P}_{\mathrm{BOT}}= & \left.\left(\frac{\mathrm{V}_{\text {IN }}-V_{\text {OUT }}}{V_{\text {IN }}}\right){\left(\mathrm{I}_{\mathrm{O}(\mathrm{MAX})}\right.}^{2}\right)\left(\rho_{\mathrm{T}(\mathrm{BOT})}\right)\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)
\end{aligned}
$$

Both MOSFETs have $I^{2} \mathrm{R}$ losses and the $\mathrm{P}_{\text {TOP }}$ equation includes an additional term for transition losses, which are largest at high input voltages. The constant $\mathrm{k}=1.7$ can be used to estimate the amount of transition loss. The bottom MOSFET Iosses are greatest at high input voltage or during a short circuit when the duty cycle is nearly $100 \%$. The temperature rise of the MOSFETs depends on the effective thermal resistance $\theta_{\mathrm{JA}}$ of the heat sink used in the application. Check the temperature of the MOSFET when testing applications and use appropriate heat sinking such as board power planes to spread the heat.

## Operating Frequency and Synchronization

The choice of operating frequency and inductor value is a trade-off between efficiency and component size. Low frequency operation improves efficiency by reducing MOSFET switching losses, both gate charge loss and transition loss. However, lower frequency operation requires more inductance for a given amount of ripple current.

The internal oscillator runs at a nominal 150kHz frequency when the SYNC pin is left open or connected to ground. Pulling the SYNC pin above 1.2 V will increase the frequency by $50 \%$. The oscillator will injection lock to a clock signal applied to the SYNC pin with a frequency between 165 kHz and 200 kHz . The clock high level must exceed 1.2 V for at least $1 \mu \mathrm{~s}$ and no longer than $4 \mu \mathrm{~s}$ as shown in Figure 4. The top MOSFET turn-on will synchronize with the rising edge of the clock.


Figure 4. SYNC Clock Waveform

## Inductor Value Selection

Given the desired input and output voltages, the inductor value and operating frequency directly determine the ripple current:

$$
\Delta \mathrm{I}_{\mathrm{L}}=\left(\frac{\mathrm{V}_{\text {OUT }}}{(\mathrm{f})(\mathrm{L})}\right)\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

Lower ripple current reduces Iosses in the inductor, ESR losses in the output capacitors and output voltage ripple. Thus, highest efficiency operation is obtained at low frequency with small ripple current. To achieve this, however, requires a large inductor.

## APPLICATIONS InFORMATION

A reasonable starting point is to choose a ripple current that is about $40 \%$ of $\mathrm{I}_{0(\mathrm{MAX})}$. Note that the largest ripple current occurs at the highest $\mathrm{V}_{\text {IN }}$. To guarantee that ripple current does not exceed a specified maximum, the inductor should be chosen according to:

$$
\mathrm{L} \geq\left(\frac{V_{\text {OUT }}}{(f)\left(\Delta \mathrm{L}_{\mathrm{L}(\mathrm{MAX})}\right)}\right)\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN(MAX) }}}\right)
$$

## Burst Mode Operation Considerations

The choice of $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ and inductor value also determines the load current at which the LTC1775 enters Burst Mode operation. When bursting, the controller clamps the peak inductor current to approximately:

$$
\mathrm{I}_{\mathrm{BURST}(\mathrm{PEAK})}=\frac{60 \mathrm{mV}}{\mathrm{R}_{\mathrm{DS}(O \mathrm{~N})}}
$$

The corresponding average current depends on the amount of ripple current. Lower inductor values (higher $\Delta l_{\mathrm{L}}$ ) will reduce the Ioad current at which Burst Mode operation begins.
The output voltage ripple can increase during Burst Mode operation if $\Delta L_{L}$ is substantially less than $I_{\text {BURST }}$. This will primarily occur when the duty cycle is very close to unity ( $\mathrm{V}_{\text {IN }}$ is close to $\mathrm{V}_{\text {OUT }}$ ) or if very large value inductors are chosen. This is generally only a concern in applications with $\mathrm{V}_{\text {OUT }} \geq 5 \mathrm{~V}$. At high duty cycles, a skipped cycle causes the inductor current to quickly descend to zero. However, it takes multiple cycles to ramp the current back up to $I_{\text {BURST(PEAK). }}$. During this interval, the output capacitor must supply the load current and enough charge may be lost to cause significant droop in the output voltage. It is a good idea to keep $\Delta I_{L}$ comparable to $I_{\text {BURST(PEAK) }}$. Otherwise, one might need to increase the output capacitance in order to reduce the voltage ripple or else disable Burst Mode operation by forcing continuous operation with the FCB pin.

## Fault Conditions: Current Limit and Output Shorts

The LTC1775 current comparator can accommodate a maximum sense voltage of 300 mV . This voltage and the
sense resistance determine the maximum allowed peak inductor current. The corresponding output current limit is:

$$
\mathrm{I}_{\text {LIMIT }}=\frac{300 \mathrm{mV}}{\left(R_{\mathrm{DS}(O N)}\right)\left(\rho_{\mathrm{T}}\right)}-\frac{1}{2} \Delta \mathrm{I}_{\mathrm{L}}
$$

The current limit value should be checked to ensure that $I_{\text {LIMIT(MIN) }}>I_{O_{\text {(MAX) }} \text {. }}$. generally occurs with the largest $\mathrm{V}_{\text {IN }}$ at the highest ambient temperature, conditions which cause the highest power dissipation in the top MOSFET. Note that it is important to check for self-consistency between the assumed junction temperature of the top MOSFET and the resulting value of liImit which heats the junction.
Caution should be used when setting the current limit based upon $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the MOSFETs. The maximum current limit is determined by the minimum MOSFET onresistance. Data sheets typically specify nominal and maximum values for $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, but not a minimum. A reasonable, but perhaps overly conservative, assumption is that the minimum $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ lies the same amount below the typical value as the maximum $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ lies above it. Consult the MOSFET manufacturer for further guidelines.

The LTC1775 includes current foldback to help further limit load current when the output is shorted to ground. If the output falls by more than half, then the maximum sense voltage is progressively lowered from 300 mV to about 80 mV . Under short-circuit conditions with very low duty cycle, the LTC1775 will begin skipping cycles in order to limit the short-circuit current. In this situation the bottom MOSFET $R_{D S(O N)}$ will control the inductor current valley rather than the top MOSFET controlling the inductor current peak. The short-circuit ripple current is determined by the minimum on-time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ of the LTC1775 (approximately $0.5 \mu \mathrm{~s}$ ), the input voltage, and inductor value:

$$
\Delta I_{\mathrm{L}(\mathrm{SC})}=\mathrm{t}_{\mathrm{ON}(\mathrm{MIIN})} \mathrm{V}_{\mathrm{IN}} / \mathrm{L} .
$$

The resulting short-circuit current is:

$$
\mathrm{I}_{\mathrm{SC}}=\frac{80 \mathrm{mV}}{\left(\mathrm{R}_{\mathrm{DS}(O N)(B O T)}\right)\left(\rho_{\mathrm{T}}\right)}+\frac{1}{2} \Delta \mathrm{I}_{\mathrm{L}(\mathrm{SC})}
$$

## APPLLCATIONS INFORMATION

Normally, the top and bottom MOSFETs will be of the same type. A bottom MOSFET with lower $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ than the top may be chosen if the resulting increase in short-circuit current is tolerable. However, the bottom MOSFET should never be chosen to have a higher nominal $R_{\text {DS(ON) }}$ than the top MOSFET.

## Inductor Core Selection

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy or Kool $\mathrm{M} \mu^{\circledR}$ cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on the inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses rapidly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

Molypermalloy (from Magnetics, Inc.) is a very good, Iow Ioss core material for toroids, but it is more expensive than ferrite. A reasonable compromise from the same manufacturer is Kool $M \mu$. Toroids are very space efficient, especially when you can use several layers of wire. Because they generally lack a bobbin, mounting is more difficult. However, designs for surface mount are available which do not increase the height significantly.

## Schottky Diode Selection

The Schottky diode D1 shown in Figure 1 conducts during the dead time between the conduction of the power MOSFETs. This prevents the body diode of the bottom MOSFET from turning on and storing charge during the dead time, which could cost as much as $1 \%$ in efficiency. A 1 A Schottky diode is generally a good size for 3 A to 5 A
regulators. The diode may be omitted if the efficiency loss can be tolerated.

## Parasitic Lead Inductance Effects

Because the LTC1775 is designed to operate with relatively large currents through single (or multiple) MOSFET switches, the lead inductance of these power switches can become a significant concern. The table below shows typical values of lead inductance for some common packages:

| MOSFET Package | Lead Inductance |
| :---: | :---: |
| T0-220 | 4 nH to 12 nH |
| DDPAK | 4 nH |
| DPAK | 1.5 nH |
| SO-8 | 1 nH |

Of particular concern are switches in T0-220 packages which can have a series inductance of between 4 nH and 12 nH depending upon the depth of insertion into the circuit board. When the main (top) switch is turned on, the lead inductance LP forms a voltage divider with the power inductor L1. The voltage $\mathrm{V}_{\mathrm{LP}}$ across this parasitic adds to the voltage from the switch on-resistance and increases the current sense voltage.

$$
V_{L P}=\left(V_{\text {IN }}-V_{\text {OUT }}\right) L P / L 1
$$

The result is lower value of current limit than would have been expected otherwise. For example, a 10 nH lead inductance with a $5 \mu \mathrm{H}$ power inductor has 50 mV across it when $\mathrm{V}_{\text {IN }}=30 \mathrm{~V}$ and $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$. Thus, the 300 mV current limit will be reached when the switch voltage due to onresistance is only 250 mV , a $17 \%$ reduction. This effect is most noticeable at higher input voltages.

Lead inductance also reduces the benefit of the Schottky diode D1 by delaying commutation of the inductor current from the diode over to the synchronous (bottom) switch. With the diode forward biased when the synchronous switch turns on, there is only about 500 mV applied across the lead and trace inductance between the switch and the diode. It takes about 400ns to commutate a 20A current in this case. This delay reduces efficiency and can also increase the foldback current limit of the LTC1775. The

[^0]
## APPLICATIONS INFORMATION

Schottky diode must be placed next to the synchronous switch to minimize this effect. One also might consider using a power switch with an integrated Schottky diode, or omitting the diode altogether in high current applications.

## $\mathrm{C}_{\text {IN }}$ and $\mathrm{C}_{\text {OUT }}$ Selection

In continuous mode, the drain current of the top MOSFET is approximately a square wave of duty cycle $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. To prevent large input voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS current is given by:

$$
I_{\text {RMS }} \cong I_{O(\text { MAX })} \frac{V_{\text {OUT }}}{V_{\text {IN }}}\left(\frac{V_{\text {IN }}}{V_{\text {OUT }}}-1\right)^{1 / 2}
$$

This formula has a maximum at $\mathrm{V}_{I N}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\mathrm{RMS}}$ $=I_{0(\mathrm{MAX})} / 2$. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be placed in parallel to meet size or height requirements in the design.
The selection of $\mathrm{C}_{\text {OUT }}$ is primarily determined by the ESR required to minimize voltage ripple. The output ripple $\Delta \mathrm{V}_{\text {OUT }}$ is approximately bounded by:

$$
\Delta \mathrm{V}_{\text {OUT }} \leq \Delta \mathrm{I}_{\mathrm{L}}\left(\mathrm{ESR}+\frac{1}{(8)(\mathrm{f})\left(\mathrm{C}_{\text {OUT }}\right)}\right)
$$

Since $\Delta I_{L}$ increases with input voltage, the output ripple is highest at maximum input voltage. Typically, once the ESR requirement is satisfied the capacitance is adequate for filtering and has the required RMS current rating.
Manufacturers such as Nichicon, United Chemicon and Sanyo should be considered forhigh performance throughhole capacitors. The OS-CON (organic semiconductor dielectric) capacitor available from Sanyo has the lowest product of ESR and size of any aluminum electrolytic at a somewhat higher price. An additional ceramic capacitor in
parallel with OS-CON capacitors is recommended to reduce the effect of their lead inductance.

In surface mount applications, multiple capacitors placed in parallel may be required to meet the ESR, RMS current handling and load step requirements. Dry tantalum, special polymer and aluminum electrolytic capacitors are available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Several excellent surge-tested choices are the AVX TPS and TPSV or the KEMET T510 series. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-driven applications providing that consideration is given to ripple current ratings and Iong term reliability. Other capacitor types include Nichicon PL, NEC Neocap, Panasonic SP and Sprague 595D series.

## INTV ${ }_{\text {cc }}$ Regulator

An internal P-channel low dropout regulator produces the 5.2V supply which powers the drivers and internal circuitry within the LTC1775. The INTV ${ }_{\text {CC }}$ pin can supply a maximum RMS current of 50 mA and must be bypassed to ground with a minimum of $4.7 \mu \mathrm{~F}$ tantalum or low ESR electrolytic capacitance. Good bypassing is necessary to supply the high transient currents required by the MOSFET gate drivers.
High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the LTC1775 to exceed its maximum junction temperature rating. Most of the supply current drives the MOSFET gates unless an external EXTV ${ }_{\text {CC }}$ source is used. The junction temperature can be estimated from the equations given in Note 2 of the Electrical Characteristics. For example, the LTC1775CGN is limited to less than 14 mA from a 30 V supply:

$$
\mathrm{T}_{J}=70^{\circ} \mathrm{C}+(14 \mathrm{~mA})(30 \mathrm{~V})\left(130^{\circ} \mathrm{C} / \mathrm{W}\right)=125^{\circ} \mathrm{C}
$$

To prevent the maximum junction temperature from being exceeded, the input supply current must be checked when operating in continuous mode at high $\mathrm{V}_{\mathrm{IN}}$. Relief can be provided by using the EXTV ${ }_{C C}$ pin to provide the gate drive current.

13

## APPLICATIONS InFORMATION

## EXTV $_{\text {CC }}$ Connection

The LTC1775 contains an internal P-channel MOSFET switch connected between the EXTV ${ }_{C C}$ and INTV ${ }_{C C}$ pins. Whenever the EXTV ${ }_{\text {cc }}$ pin is above 4.7 V the internal 5.2 V regulator shuts off, the switch closes and INTV ${ }_{\text {CC }}$ power is supplied via EXTV ${ }_{\text {CC }}$ until EXTV ${ }_{\text {CC }}$ drops below 4.5 V . This allows the MOSFET gate drive and control power to be derived from the output or other external source during normal operation. When the output is out of regulation (start-up, short circuit) power is supplied from the internal regulator. Do not apply greater than 7 V to the EXTV ${ }_{\text {CC }}$ pin and ensure that EXTV $_{C C} \leq \mathrm{V}_{\text {IN }}$.
Significant efficiency gains can be realized by powering INTV ${ }_{\text {CC }}$ from the output, since the $\mathrm{V}_{\text {IN }}$ current supplying the driver and control currents will be scaled by a factor of Duty Cycle/Efficiency. For 5V regulators this simply means connecting the EXTV ${ }_{\text {CC }}$ pin directly to $\mathrm{V}_{\text {OUT }}$. However, for 3.3 V and other lower voltage regulators, additional circuitry is required to derive INTV ${ }_{\text {CC }}$ power from the output.

The following list summarizes the four possible connections for EXTV ${ }_{\text {CC }}$ :

1. EXTV ${ }_{C C}$ left open (or grounded). This will cause INTV ${ }_{C C}$ to be powered from the internal 5.2 V regulator resulting in a low current efficiency penalty of up to $10 \%$ at high input voltages.
2. EXTV $_{\text {CC }}$ connected directly to $\mathrm{V}_{\text {OUT }}$. This is the normal connection for a 5 V regulator and provides the highest efficiency.


Figure 5a: Secondary Output Loop and EXTV ${ }_{\text {CC }}$ Connection
$V_{\text {PUMP }} \approx 2\left(V_{\text {OUT }}-V_{D}\right)<7 V$


Figure 5b: Capacitive Charge Pump for EXTV ${ }_{\text {cc }}$
3. EXTV ${ }_{\text {CC }}$ connected to an output-derived boost network. For 3.3 V and other low voltage regulators, efficiency gains can still be realized by connecting EXTV ${ }_{C C}$ to an output-derived voltage which has been boosted to greater than 4.7 V . This can be done with either an inductive boost winding as shown in Figure 5 a or a capacitive charge pump as shown in Figure 5b.
4. EXTV ${ }_{\text {CC }}$ connected to an external supply. If an external supply is available in the 5 V to 7 V range (EXTV $\mathrm{CC}_{\text {}}<\mathrm{V}_{\text {IN }}$ ), it may be used to power EXTV ${ }_{\text {CC }}$.
Figure 6 shows how one can easily generate a suitable EXTV ${ }_{\text {CC }}$ voltage from $V_{I N}$. This circuit still derives the gate drive current from $\mathrm{V}_{\text {IN }}$, but it removes the power dissipation from the LTC1775 internal regulator and increases the gate drive voltage.


Figure 6. EXTV $_{\text {cc }}$ Power Supplied from $V_{\text {IN }}$
Note that $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ also varies with the gate drive level. If gate drives other than the 5.2V INTV ${ }_{C c}$ are used, this must be accounted for when selecting the MOSFET R $\mathrm{R}_{\mathrm{DS}(0 \mathrm{O})}$. Particular care should be taken with applications where EXTV $_{\text {CC }}$ is connected to the output. When the output

## APPLICATIONS INFORMATION

voltage is between 4.7 V and 5.2 V , INTV ${ }_{\text {CC }}$ will be connected to the output and the gate drive is reduced. The resulting increase in $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ will also lower the current limit. Even applications with $\mathrm{V}_{\text {OUT }}>5.2 \mathrm{~V}$ will traverse this region during start-up and must take into account the reduced current limit.

## Topside MOSFET Driver Supply ( $\mathrm{C}_{\mathrm{B}}, \mathrm{D}_{\mathrm{B}}$ )

An external bootstrap capacitor ( $\mathrm{C}_{\mathrm{B}}$ in the functional diagram) connected to the BOOST pin supplies the gate drive voltage for the topside MOSFET. This capacitor is charged through diode $D_{B}$ from INTV ${ }_{C C}$ when the SW node is low. Note that the voltage across $\mathrm{C}_{\mathrm{B}}$ is about a diode drop below INTV ${ }_{\text {CC. }}$. When the top MOSFET turns on, the switch node voltage rises to $\mathrm{V}_{\text {IN }}$ and the BOOST pin rises to approximately $\mathrm{V}_{I N}+\mathrm{INTV}_{\text {CC }}$. During dropout operation, $\mathrm{C}_{\mathrm{B}}$ supplies the top driver for as long as ten cycles between refreshes. Thus, the boost capacitance needs to store about 100 times the gate charge required by the top MOSFET. In many applications $0.1 \mu \mathrm{~F}$ to $0.47 \mu \mathrm{~F}$ is adequate.
When adjusting the gate drive level , the final arbiter is the total input current for the regulator. If you make a change and the input current decreases, then you improved the efficiency. If there is no change in input current, then there is no change in efficiency.

## External Gate Drive Buffer

The LTC1775 drivers are adequate for driving up to about 30nC into MOSFET switches. When using large single, or multiple, MOSFET switches, external buffers may be required to provide additional gate drive capability. Special purpose gate driver circuits such as the LTC1693 are ideal in such cases. Alternately, the external buffer circuit shown in Figure 7 can be used. Note that the bipolar devices


Figure 7. Optional External Gate Driver
reduce the signal swing at the gate by a diode drop. Thus, the LTC1775 requires an increased EXTV ${ }_{C C}$ voltage of about 6V (such as provided by the Figure 6 circuit) when using this driver.

## Output Voltage Programming

The LTC1775 has a pin selectable output voltage determined by the $V_{\text {PROG }}$ pin as follows:

| V $_{\text {PROG }}$ | V $_{\text {OUT }}$ |
| :---: | :---: |
| OV | 3.3 V |
| INTV $_{\text {CC }}$ | 5 V |
| Open | Adjustable |

Remote sensing of the output voltage is provided by the $V_{\text {OSENSE }}$ pin. For fixed 3.3 V and 5 V output applications an internal resistive divider is used and the $V_{\text {OSENSE }}$ pin is connected directly to the output voltage as shown in Figure 8a. When using an external resistive divider, the $V_{\text {PROG }}$ pin is left open and the $V_{\text {OSENSE }}$ pin is connected to feedback resistors as shown in Figure 8b. The output voltage is set by the divider as:

$$
V_{\text {OUT }}=1.19 \mathrm{~V}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)
$$



Figure 8a. Fixed 3.3 V or $5 \mathrm{~V} \mathrm{~V}_{\text {OUT }}$


Figure 8b. Adjustable $\mathrm{V}_{\text {OUT }}$

15

## APPLICATIONS INFORMATION

Run/Soft Start Function

The RUN/SS pin is a dual purpose pin that provides a soft start function and a means to shut down the LTC1775. Soft start reduces surge currents from $\mathrm{V}_{\text {IN }}$ by gradually increasing the controller's current limit $I_{T H(M A X)}$. This pin can also be used for power supply sequencing.
Pulling the RUN/SS pin below 1.4V puts the LTC1775 into alow quiescent current shutdown $\left(\mathrm{I}_{Q}<30 \mu \mathrm{~A}\right)$. This pin can be driven directly from logic as shown in Figure 9. Releasing the RUN/SS pin allows an internal $3 \mu \mathrm{~A}$ current source to charge up the soft-start capacitor $\mathrm{C}_{S S}$. If RUN/SS has been pulled all the way to ground there is a delay before starting of approximately:

$$
t_{\text {DELAY }}=\left(\frac{1.4 \mathrm{~V}}{3 \mu \mathrm{~A}}\right) \mathrm{C}_{S S}=(0.5 \mathrm{~s} / \mu \mathrm{F}) \mathrm{C}_{S S}
$$

When the voltage on RUN/SS reaches 1.4 V the LTC1775 begins operating with a clamp on $\mathrm{I}_{\text {TH }}$ at 0.8 V . As the voltage on RUN/SS increases to approximately 3.1 V , the clamp on $\mathrm{I}_{\mathrm{TH}}$ is raised until its full 2.4 V range is restored. This takes an additional $0.5 \mathrm{~s} / \mu \mathrm{F}$. During this time the load current will be folded back to approximately $80 \mathrm{mV} / \mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$ until the output reaches half of its final value.

Diode D1 in Figure 9 reduces the start delay while allowing $\mathrm{C}_{S S}$ to charge up slowly for the soft start function. This diode and $\mathrm{C}_{S S}$ can be deleted if soft start is not needed. The RUN/SS pin has an internal 6V zener clamp (See Functional Diagram).



Figure 9. RUN/SS Pin Interfacing

## FCB Pin Operation

When the FCB pin drops below its 1.19 V threshold, continuous synchronous operation is forced. In this case, the top and bottom MOSFETs continue to be driven regardless of the load on the main output. Burst Mode operation is disabled and current reversal under light loads is allowed in the inductor.

In addition to providing a logic input to force continuous operation, the FCB pin provides a means to regulate a flyback winding output. It can force continuous synchronous operation when needed by the flyback winding, regardless of the main output load.
The secondary output voltage $\mathrm{V}_{\text {SEC }}$ is normally set as shown in Figure 5a by the turns ratio N of the transformer:

$$
V_{S E C} \cong(N+1) V_{\text {OUT }}
$$

However, if the controller goes into Burst Mode operation and halts switching due to a light main load current, then $V_{\text {SEC }}$ will droop. An external resistor divider from $V_{\text {SEC }}$ to the FCB pin sets a minimum voltage $\mathrm{V}_{\text {SEC(MIN): }}$ :

$$
V_{\mathrm{SEC}(\mathrm{MIN})} \cong 1.19 \mathrm{~V}\left(1+\frac{\mathrm{R} 4}{\mathrm{R} 3}\right)
$$

If $V_{\text {SEC }}$ drops below this level, the FCB voltage forces continuous operation until $\mathrm{V}_{\text {SEC }}$ is again above its minimum.

## Minimum On-Time Considerations

Minimum on-time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the smallest amount of time that the LTC1775 is capable of turning the top MOSFET on and off again. It is determined by internal timing delays and the amount of gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$
\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}<\frac{\mathrm{V}_{\text {OUT }}}{\left(\mathrm{V}_{\text {IN }}\right)(\mathrm{f})}
$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the LTC1775 will begin to skip cycles. The output voltage will continue to be regulated, but the ripple current and ripple voltage will increase.

The minimum on-time for the LTC1775 is generally about $0.5 \mu \mathrm{~s}$. However, as the peak sense voltage ( $\mathrm{I}_{\text {(PEAK) }}$ • $R_{D S(O N)}$ ) decreases, the minimum on-time gradually increases up to about $0.7 \mu \mathrm{~s}$. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of

## APPLICATIONS INFORMATION

cycle skipping can occur with correspondingly larger current and voltage ripple.

## Efficiency Considerations

The efficiency of a switching regulator is equal to the output power divided by the input power ( $\times 100 \%$ ). Percent efficiency can be expressed as:

$$
\% \text { Efficiency }=100 \%-(L 1+L 2+L 3+\ldots)
$$

where L1, L 2 , etc. are the individual losses as a percentage of input power. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC1775 circuits:

1. INTV $C C$ current. This is the sum of the MOSFET driver and control currents. The driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched on and then off, a packet of gate charge $Q_{g}$ moves from INTV ${ }_{C C}$ to ground. The resulting current out of INTV ${ }_{\text {CC }}$ is typically much larger than the control circuit current. In continuous mode, $I_{\text {GATECHG }}=f\left(Q_{g(T O P)}+Q_{g(B O T)}\right)$.
By powering EXTV ${ }_{C C}$ from an output-derived source, the additional $\mathrm{V}_{\text {IN }}$ current resulting from the driver and control currents will be scaled by a factor of Duty Cycle/ Efficiency. For example, in a 20 V to 5 V application at 400 mA load, 10 mA of INTV CC current results in approximately 3 mA of $\mathrm{V}_{\text {IN }}$ current. This reduces the loss from $10 \%$ (if the driver was powered directly from $\mathrm{V}_{\text {IN }}$ ) to about 3\%.
2. DC I ${ }^{2} R$ Losses. Since there is no separate sense resistor, $\mathrm{DC} \mathrm{I}^{2} \mathrm{R}$ losses arise only from the resistances of the MOSFETs and inductor. In continuous mode the average output current flows through L, but is "chopped" between the top MOSFET and the bottom MOSFET. If the two MOSFETs have approximately the same $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, then the resistance of one MOSFET can simply be summed with the resistance of $L$ to obtain the $D C I^{2} R$ loss. For example, if each $R_{D S(O N)}=0.05 \Omega$ and $R_{L}=$ $0.15 \Omega$, then the total resistance is $0.2 \Omega$. This results in
losses ranging from $2 \%$ to $8 \%$ as the output current increases from 0.5 A to 2 A for a 5 V output. $I^{2} \mathrm{R}$ losses cause the efficiency to drop at high output currents.
3. Transition losses apply only to the topside MOSFET, and only when operating at high input voltages (typically 20 V or greater). Transition losses can be estimated from:

$$
\text { Transition Loss }=(1.7)\left(V_{V_{N}}{ }^{2}\right)\left(I_{0(M A X)}\right)\left(C_{R S S}\right)(f)
$$

4. LTC1775 $\mathrm{V}_{\text {IN }}$ supply current. The $\mathrm{V}_{\text {IN }}$ current is the $D C$ supply current to the controller excluding MOSFET gate drive current. Total supply current is typically about $850 \mu \mathrm{~A}$. If $\mathrm{EXTV}_{\text {cc }}$ is connected to 5 V , the LTC1775 will draw only $330 \mu \mathrm{~A}$ from $\mathrm{V}_{\text {IN }}$ and the remaining $520 \mu \mathrm{~A}$ will come from EXTV ${ }_{\text {CC }}$. $V_{\text {IN }}$ current results in a small ( $<1 \%$ ) Ioss which increases with $\mathrm{V}_{\text {IN }}$.

Other losses including $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUt }}$ ESR dissipative losses, Schottky conduction losses during dead time and inductor core losses, generally account for less than 2\% total additional loss.

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, Vout immediately shifts by an amount equal to ( $\left.\Delta L_{\text {LOAD }}\right)(E S R)$, where ESR is the effective series resistance of $\mathrm{C}_{\text {OUT }}$, and $\mathrm{C}_{\text {OUT }}$ begins to charge or discharge. The regulator loop acts on the resulting feedback error signal to return $\mathrm{V}_{\text {OUT }}$ to its steady-state value. During this recovery time $\mathrm{V}_{\text {Out }}$ can be monitored for overshoot or ringing which would indicate a stability problem. The $\mathrm{I}_{\text {TH }}$ pin external components shown in Figure 1 will provide adequate compensation for most applications.

A second, more severe transient is caused by connecting loads with large ( $>1 \mu \mathrm{~F}$ ) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $\mathrm{C}_{\text {OUT }}$, causing a rapid drop in $\mathrm{V}_{\text {OUT }}$. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive in order to limit the inrush current to the load.

## APPLICATIONS INFORMATION

## Automotive Considerations: Plugging into the Cigarette Lighter

As battery-powered devices go mobile, there is a natural interest in plugging into the cigarette lighter in order to conserve or even recharge battery packs during operation. But before you connect, be advised: you are plugging into the supply from hell. The main power line in an automobile is the source of a number of nasty potential transients, including load dump, reverse and double battery.
Load dump is the result of a loose battery cable. When the cable breaks connection, the field collapse in the alternator can cause a positive spike as high as 60 V which takes several hundred milliseconds to decay. Reverse battery is just what it says, while double battery is a consequence of tow truck operators finding that a 24 V jump start cranks cold engines faster than 12 V .
The network shown in Figure 10 is the most straightforward approach to protect a DC/DC converter from the ravages of an automotive power line. The series diode prevents current from flowing during reverse battery, while the transient suppressor clamps the input voltage during load dump. Note that the transient suppressor should not conduct during double-battery operation, but must still clamp the input voltage below breakdown of the converter. Although the LTC1775 has a maximum input voltage of 36 V , most applications will be limited to 30 V by the MOSFET $V_{(B R) D S S}$.


Figure 10. Automotive Application Protection

## Design Example

As a design example, take a supply with the following specifications: $\mathrm{V}_{\text {IN }}=6 \mathrm{~V}$ to 22 V (15V nominal), $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$, $I_{0(\operatorname{MAX})}=10 \mathrm{~A}$. The required $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ can immediately be estimated:

$$
\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=\frac{240 \mathrm{mV}}{(10 \mathrm{~A})(1.3)}=0.018 \Omega
$$

A $0.019 \Omega$ Siliconix SUD50N03-10 MOSFET ( $\theta_{\mathrm{JA}}=$ $30^{\circ} \mathrm{C} / \mathrm{W}$ ) is close to this value.

For $40 \%$ ripple current at maximum $V_{\text {IN }}$ the inductor should be:

$$
\mathrm{L} \geq \frac{5 \mathrm{~V}}{(150 \mathrm{kHz})(0.4)(10 \mathrm{~A})}\left(1-\frac{5 \mathrm{~V}}{22 \mathrm{~V}}\right)=6.4 \mu \mathrm{H}
$$

Choosing a Magnetics 55380-A2 core with 8 turns of 15 gauge wire yields a $6 \mu \mathrm{H}$ inductor. The resulting maximum ripple current will be:

$$
\Delta \mathrm{L}_{\mathrm{L}(\mathrm{MAX})}=\frac{5 \mathrm{~V}}{(150 \mathrm{kHz})(6 \mu \mathrm{H})}\left(1-\frac{5 \mathrm{~V}}{22 \mathrm{~V}}\right)=4.3 \mathrm{~A}
$$

Next, check that the minimum value of the current limit is acceptable. Assume a junction temperature about $20^{\circ} \mathrm{C}$ above the $70^{\circ} \mathrm{C}$ ambient with $\rho 90^{\circ} \mathrm{C}=1.3$.

$$
\mathrm{I}_{\text {LIMIT }} \geq \frac{300 \mathrm{mV}}{(0.019 \Omega)(1.3)}-\left(\frac{1}{2}\right) 4.3 \mathrm{~A}=10 \mathrm{~A}
$$

Now double-check the assumed $\mathrm{T}_{\mathrm{J}}$ :

$$
\begin{aligned}
\mathrm{P}_{\mathrm{TOP}}= & \frac{5 \mathrm{~V}}{22 \mathrm{~V}}(10 \mathrm{~A})^{2}(1.3)(0.019 \Omega)+ \\
& (1.7)(22 \mathrm{~V})^{2}(10 \mathrm{~A})(170 \mathrm{pF})(150 \mathrm{kHz}) \\
= & 0.56 \mathrm{~W}+0.21 \mathrm{~W}=0.77 \mathrm{~mW}
\end{aligned}
$$

$$
\mathrm{T}_{J}=70^{\circ} \mathrm{C}+(0.77 \mathrm{~W})\left(30^{\circ} \mathrm{C} / \mathrm{W}\right)=93^{\circ} \mathrm{C}
$$

Since $\rho\left(93^{\circ} \mathrm{C}\right) \cong \rho\left(90^{\circ} \mathrm{C}\right)$, the solution is self-consistent.

## APPLICATIONS INFORMATION

A short circuit to ground will result in a folded back current of:

$$
I_{S C}=\frac{80 \mathrm{mV}}{(0.013 \Omega)(1.1)}+\left(\frac{1}{2}\right) \frac{(15 \mathrm{~V})(0.5 \mu \mathrm{~s})}{6 \mu \mathrm{H}}=6.2 \mathrm{~A}
$$

with a typical value of $R_{D S(O N)}$ and $\rho\left(50^{\circ} \mathrm{C}\right)=1.1$. The resulting power dissipated in the bottom MOSFET is:
$\mathrm{C}_{\text {IN }}$ is chosen for an RMS current rating of at least 5 A at temperature. $\mathrm{C}_{\text {OUT }}$ is chosen with an ESR of $0.013 \Omega$ for low output ripple. The output ripple in continuous mode will be highest at the maximum input voltage and is approximately:

$$
\Delta \mathrm{V}_{0}=\left(\Delta \mathrm{l}_{\mathrm{L}(\mathrm{MAX})}\right)(\mathrm{ESR})=(4.3 \mathrm{~A})(0.013 \Omega)=56 \mathrm{mV}
$$

The complete circuit is shown in Figure 11.

$$
\mathrm{P}_{\mathrm{BOT}}=\frac{15 \mathrm{~V}-5 \mathrm{~V}}{15 \mathrm{~V}}(6.2 \mathrm{~A})^{2}(1.1)(0.013 \Omega)=0.37 \mathrm{~W}
$$

which is less than under full load conditions.


COUT: SANYO 6SP680M
L1: MAGENTICS 55380-A2, 8 TURNS, 15 GAUGE

Figure 11. 5V/10A Fixed Output from Design Example

## APPLICATIONS INFORMATION

## PC Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC1775. These items are also illustrated graphically in the layout diagram of Figure 12. Check the following in your layout:

1) Connect the TK lead directly to the drain of the topside MOSFET. Then connect the drain to the $(+)$ plate of $\mathrm{C}_{\text {IN }}$. This capacitor provides the AC current to the top MOSFET.
2) The power ground pin connects directly to the source of the bottom N-channel MOSFET. Then connect the source to the anode of the Schottky diode (if used) and (-) plate of $C_{I N}$, which should have as short lead lengths as possible.
3) The LTC1775 signal ground pin should connect to the $(-)$ plate of $\mathrm{C}_{\text {OUT }}$. Connect the $(-)$ plate of $\mathrm{C}_{\text {OUT }}$ to power ground at the source of the bottom MOSFET. All smallsignal components ( $R 2, C_{S S}, C_{C}$, etc.) should return directly to SGND.
4) Keep the switch node SW away from sensitive smallsignal nodes. Ideally the switch node should be placed on the opposite side of the power MOSFETs from the LTC1775.
5) Connect the INTV ${ }_{\text {CC }}$ decoupling capacitor CVCC $^{\text {closely }}$ to the INTV ${ }_{\text {CC }}$ pin and the power ground pin. This capacitor carries the MOSFET gate drive current.
6) Does the $V_{\text {OSENSE }}$ pin connect as close as possible to the load? In adjustable applications, the resistive divider (R1, R2) must be connected between the load and signal ground. Place the divider near the LTC1775 in order to keep the high impedance $\mathrm{V}_{\text {OSENSE }}$ node short.
7) For applications with multiple switching power converters connected to the same $\mathrm{V}_{\text {IN }}$, ensure that the input filter capacitance for the LTC1775 is not shared with the other converters. AC input current from another converter will cause substantial input voltage ripple that may interfere with proper operation of the LTC1775. A few inches of PC trace or wire (LTRACE $\approx 100 \mathrm{nH}$ ) between $\mathrm{C}_{\text {IN }}$ and the $\mathrm{V}_{\text {IN }}$ supply is sufficient to prevent sharing.


Figure 12. LTC1775 Layout Diagram

## TYPICAL APPLICATIONS

### 3.3V/5A Fixed Output


$\mathrm{C}_{\text {IN: }}$ SANYO 30SC22M
Cout: AVX TPSD107M010R0065
L1: SUMIDA CDRH-125

5V/20A Fixed Output

$\mathrm{C}_{\text {IN: }}$ SANYO 30SC22M
Cout: SANYO 6SP680M
L1: MAGNETICS 55206-A2, 3.7 $\mu \mathrm{H}, 6$ TURNS, 13 GAUGE

## TYPICAL APPLICATIONS

$-5 \mathrm{~V} / 2.5 \mathrm{~A}$ Positive to Negative Converter

$\mathrm{C}_{\text {IN: }}$ SANYO 16SV220M
COUT: SANYO 6SP680M
L1: $12 \mu \mathrm{H}, 5 \mathrm{~A}$

12V Output, Single Inductor, Buck/Boost Converter


Dimensions in inches (millimeters) unless otherwise noted.

## GN Package

16-Lead Plastic SSOP (Narrow 0.150)
(LTC DWG \# 05-08-1641)


* DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
** DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED $0.010^{\prime \prime}(0.254 \mathrm{~mm})$ PER SIDE


## S Package

16-Lead Plastic Small Outline (Narrow 0.150)
(LTC DWG \# 05-08-1610)


Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

23

## TYPICAL APPLICATIONS

### 2.5V/5A Adjustable Output


$\mathrm{C}_{\text {IN: }}$ KEMET T495X156M035AS
COUT: KEMET T510X687K004AS
L1: SUMIDA CDRH127-6R1

## reLated parts

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1339 | High Power Synchronous DC/DC Controller | 60V Maximum Input Voltage |
| LTC1436A-PLL | High Efficiency Low Noise Synchronous Step-Down Controller | PLL Synchronization and Auxiliary Linear Regulator |
| LTC1438 | Dual High Efficiency Step-Down Controller | Power-On Reset and Low-Battery Comparator |
| LTC1530 | High Power Synchronous Step-Down Controller | SO-8 with Current Limit, No RSENSE Saves Space, Fixed Frequency Ideal for 5V to 3.3V |
| LTC1538-AUX | Dual High Efficiency Step-Down Controller | 5V Standby Output and Auxiliary Linear Regulator |
| LTC1625 | No RSENSE Current Mode Synchronous Step-Down Controller | Burst Mode Operation, 16-Lead GN Package |
| LTC1628 | Dual High Efficiency 2-Phase Step-Down Controller | Antiphase Drive, Standby 5V and 3.3V LDO, Fault Protection, $V_{\text {IN }}$ Up to 36V |
| LTC1629 | PolyPhase ${ }^{\text {TM }}$ High Efficiency Step-Down Controller | Current Mode Ensures Accurate Current Sharing, Expandable Up to 200A, $\mathrm{V}_{\text {IN }}$ Up to 36 V |
| LTC1649 | 3.3V Input High Power Step-Down Controller | 2.7V to 5V Input, $90 \%$ Efficiency, Ideal for 3.3V to 1.xV - 2.xV Up to 20A |
| LTC1702 | Dual 2-Phase High Frequency, High Efficiency Voltage Mode Synchronous Step-Down Controller | 500kHz; $\mathrm{V}_{\text {IN }}$ Up to 7 V ; $\mathrm{V}_{\text {OUT1 }}, \mathrm{V}_{\text {OUT2 }}$ as Low as 2.x, 1.x, $I_{\text {OUt1 }}, I_{\text {Out2 }}$ as High as 20A; No Sense Resistor Required |
| LTC1735 | High Efficiency Synchronous Step-Down Controller | Output Fault Protection, 16-Pin GN Package, $4 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 36 \mathrm{~V}$ |

PolyPhase is a trademark of Linear Technology Corporation.


[^0]:    Kool $M \mu$ is a registered trademark of Magnetics, Inc.

