LTC2601/LTC2611/LTC2621

## 16-/14-/12-Bit Rail-to-Rail DACs in 10-Lead DFN

## feATURES

- Smallest Pin-Compatible Single DACs:

LTC2601: 16 Bits
LTC2611: 14 Bits
LTC2621: 12 Bits

- Guaranteed Monotonic Over Temperature
- Wide 2.5 V to 5.5 V Supply Range
- Low Power Operation: $300 \mu \mathrm{~A}$ at 3 V
- Power Down to $1 \mu \mathrm{~A}$, Max
- High Rail-to-Rail Output Drive ( $\pm 15 \mathrm{~mA}, \mathrm{Min}$ )
- Double-Buffered Data Latches
- Asynchronous DAC Update Pin
- LTC2601-1/LTC2611-1/LTC2621-1: Power-On Reset to Midscale
- Tiny ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) 10-Lead DFN Package


## APPLICATIONS

- Mobile Communications
- Process Control and Industrial Automation
- Instrumentation
- Automatic Test Equipment


## DESCRIPTIOn

The LTC®2601/LTC2611/LTC2621 are single 16-, 14- and 12-bit, 2.5V-to-5.5V rail-to-rail voltage output DACs in a 10 -lead DFN package. They have built-in high performance output buffers and are guaranteed monotonic.
These parts establish new board-density benchmarks for 16- and 14-bit DACs and advance performance standards for output drive and load regulation in single-supply, volt-age-output DACs.
The parts use a simple SPI/MICROWIRE compatible 3-wire serial interface which can be operated at clock rates up to 50 MHz . Daisy-chain capability, hardware $\overline{\mathrm{CLR}}$ and asynchronous DAC update ( $\overline{\mathrm{LDAC}}$ ) pins are included.

The LTC2601/LTC2611/LTC2621 incorporate a power-on reset circuit. During power-up, the voltage outputs rise less than 10 mV above zero scale until a valid write and update take place. The power-on reset circuit resets the LTC2601-1/LTC2611-1/LTC2621-1 to midscale. The voltage outputs stay at midscale until a valid write and update take place.
$\boldsymbol{\Omega}$, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
Protected by U.S. Patents including 5396245.

## TYPICAL APPLICATION



Differential Nonlinearity (LTC2601)


## LTC2601/LTC2611/LTC2621

## absolute maximum ratings

## PIn CONFIGURATION

(Note 1)
Any Pin to GND -0.3 V to 6 V
Any Pin to $\mathrm{V}_{\mathrm{CC}}$ ............................................-6V to 0.3V Maximum Junction Temperature........................... $125^{\circ} \mathrm{C}$ Storage Temperature Range.................. $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) .................. $300^{\circ} \mathrm{C}$ Operating Temperature Range: LTC2601C/LTC2611C/LTC2621C
LTC2601C-1/LTC2611C-1/LTC2621C-1 .... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2601I/LTC2611I/LTC2621I LTC2601I-1/LTC2611I-1/LTC2621I-1.... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$


DD PACKAGE
10-LEAD $(3 \mathrm{~mm} \times 3 \mathrm{~mm})$ PLASTIC DFN
$T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{J A}=43^{\circ} \mathrm{C} / \mathrm{W}$ EXPOSED PAD (PIN 11) IS GND, MUST BE SOLDERED TO PCB

## ORDER InFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :---: | :---: | :---: | :---: | :---: |
| LTC2601CDD\#PBF | LTC2601CDD\#TRPBF | LAGT | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2601IDD\#PBF | LTC2601IDD\#TRPBF | LAGT | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2611CDD\#PBF | LTC2611CDD\#TRPBF | LBFQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2611IDD\#PBF | LTC2611IDD\#TRPBF | LBFQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2621CDD\#PBF | LTC2621CDD\#TRPBF | LBFS | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2621IDD\#PBF | LTC2621IDD\#TRPBF | LBFS | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2601CDD-1\#PBF | LTC2601CDD-1\#TRPBF | LBZH | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2601IDD-1\#PBF | LTC2601IDD-1\#TRPBF | LBZH | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2611CDD-1\#PBF | LTC2611CDD-1\#TRPBF | LBZJ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2611IDD-1\#PBF | LTC2611IDD-1\#TRPBF | LBZJ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2621CDD-1\#PBF | LTC2621CDD-1\#TRPBF | LBZK | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2621IDD-1\#PBF | LTC2621IDD-1\#TRPBF | LBZK | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LEAD BASED FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| LTC2601CDD | LTC2601CDD\#TR | LAGT | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2601IDD | LTC2601IDD\#TR | LAGT | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2611CDD | LTC2611CDD\#TR | LBFQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2611IDD | LTC2611IDD\#TR | LBFQ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2621CDD | LTC2621CDD\#TR | LBFS | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2621IDD | LTC2621IDD\#TR | LBFS | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2601CDD-1 | LTC2601CDD-1\#TR | LBZH | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2601IDD-1 | LTC2601IDD-1\#TR | LBZH | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2611CDD-1 | LTC2611CDD-1\#TR | LBZJ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2611IDD-1 | LTC2611IDD-1\#TR | LBZJ | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2621CDD-1 | LTC2621CDD-1\#TR | LBZK | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2621IDD-1 | LTC2621IDD-1\#TR | LBZK | 10-Lead ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

[^0]
## LTC2601/LTC2611/LTC2621

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{REF}=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}\right), \mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted.

|  |  |  | LTC2621/ LTC2621-1 |  |  | LTC2611/ LTC2611-1 |  |  | LTC2601/ LTC2601-1 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |

## DC Performance

|  | Resolution |  | $\bullet$ | 12 | 14 | 16 | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Monotonicity | (Note 2) | $\bullet$ | 12 | 14 | 16 | Bits |
| DNL | Differential Nonlinearity | (Note 2) | $\bullet$ | $\pm 0.5$ | $\pm 1$ | $\pm 1$ | LSB |
| INL | Integral Nonlinearity | (Note 2) | $\bullet$ | $\pm 0.8 \pm 4$ | $\pm 3 \quad \pm 16$ | $\pm 13 \pm 64$ | LSB |
|  | Load Regulation | $\begin{gathered} V_{\text {REF }}=V_{\text {CC }}=5 \mathrm{~V}, \text { Midscale } \\ I_{\text {OUT }}=0 \mathrm{~mA} \text { to } 15 \mathrm{~mA} \text { Sourcing } \\ \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA} \text { to 15mA Sinking } \end{gathered}$ | $\bullet$ | $\begin{array}{ll} 0.03 & 0.125 \\ 0.04 & 0.125 \end{array}$ | $\begin{array}{ll} 0.10 & 0.5 \\ 0.15 & 0.5 \\ \hline \end{array}$ | $\begin{array}{ll} 0.45 & 2 \\ 0.60 & 2 \end{array}$ | $\begin{array}{\|l} \mathrm{LSB} / \mathrm{mA} \\ \mathrm{LSB} / \mathrm{mA} \end{array}$ |
|  |  | $\begin{aligned} \mathrm{V}_{\text {REF }} & =\mathrm{V}_{\text {CC }}=2.5 \mathrm{~V} \text {, Midscale } \\ \mathrm{I}_{\text {OUT }} & =0 \mathrm{~mA} \text { to } 7.5 \mathrm{~mA} \text { Sourcing } \\ \mathrm{I}_{\text {OUT }} & =0 \mathrm{~mA} \text { to } 7.5 \mathrm{~mA} \text { Sinking } \end{aligned}$ | $\bullet$ | $\begin{array}{ll} 0.06 & 0.25 \\ 0.08 & 0.25 \end{array}$ | $\begin{array}{ll} 0.2 & 1 \\ 0.3 & 1 \end{array}$ | $\begin{array}{ll} 0.9 & 4 \\ 1.2 & 4 \end{array}$ | $\begin{array}{\|l} \mathrm{LSB} / \mathrm{mA} \\ \mathrm{LSB} / \mathrm{mA} \end{array}$ |
| ZSE | Zero-Scale Error | Code $=0$ | $\bullet$ | 19 | 19 | 19 | mV |
| $\mathrm{V}_{\text {OS }}$ | Offset Error | (Note 5) | $\bullet$ | $\pm 1.5 \quad \pm 9$ | $\pm 1.5 \quad \pm 9$ | $\pm 1.5 \pm 9$ | mV |
|  | Vos Temperature Coefficient |  |  | $\pm 5$ | $\pm 5$ | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| GE | Gain Error |  | $\bullet$ | $\pm 0.03 \pm 0.7$ | $\pm 0.1 \pm 0.7$ | $\pm 0.05 \quad \pm 0.7$ | \%FSR |
|  | Gain Temperature Coefficient |  |  | $\pm 2$ | $\pm 2$ | $\pm 2$ | ppm/ ${ }^{\circ} \mathrm{C}$ |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
REF $=4.096 \mathrm{~V}\left(\mathrm{~V}_{\text {CC }}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{\text {CC }}=2.5 \mathrm{~V}\right), \mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted. (Note 8)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PSR | Power Supply Rejection | $\begin{aligned} & V_{C C}=5 V \pm 10 \% \\ & V_{C C}=3 V \pm 10 \% \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & \hline-80 \\ & -80 \end{aligned}$ |  | dB dB |
| ROUT | DC Output Impedance | $\begin{aligned} & V_{\text {REF }}=V_{\text {CC }}=5 \mathrm{~V} \text {, Midscale; }-15 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 15 \mathrm{~mA} \\ & V_{\text {REF }}=V_{\text {CC }}=2.5 \mathrm{~V} \text {, Midscale; }-7.5 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 7.5 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{aligned} & 0.04 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 0.15 \end{aligned}$ | ת |
| $\mathrm{I}_{\text {SC }}$ | Short-Circuit Output Current | $V_{C C}=5.5 \mathrm{~V}, V_{\text {REF }}=5.5 \mathrm{~V}$ <br> Code: Zero Scale; Forcing Output to V ${ }_{\text {CC }}$ Code: Full Scale; Forcing Output to GND | $\bullet$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & 35 \\ & 39 \end{aligned}$ | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ | mA |
|  |  | $V_{C C}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ <br> Code: Zero Scale; Forcing Output to $\mathrm{V}_{C C}$ Code: Full Scale; Forcing Output to GND | $\bullet$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | mA |

## Reference Input

|  | Input Voltage Range |  | $\bullet$ | 0 |  | VCC | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resistance | Normal Mode | $\bullet$ | 88 | 124 | 160 | k $\Omega$ |
|  | Capacitance |  |  |  | 15 |  | pF |
| $\mathrm{I}_{\text {REF }}$ | Reference Current, Power Down Mode | DAC Powered Down | $\bullet$ |  | 0.001 | 1 | $\mu \mathrm{A}$ |
| Power Supply |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ | Positive Supply Voltage | For Specified Performance | $\bullet$ | 2.5 |  | 5.5 | V |
| $I_{\text {cc }}$ | Supply Current | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}$ (Note 3) <br> $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}($ Note 3) <br> DAC Powered Down (Note 3) $V_{\text {CC }}=5 \mathrm{~V}$ <br> DAC Powered Down (Note 3) $V_{C C}=3 \mathrm{~V}$ |  |  | $\begin{aligned} & 0.375 \\ & 0.30 \\ & 0.40 \\ & 0.10 \end{aligned}$ | $\begin{gathered} 0.55 \\ 0.45 \\ 1 \\ 1 \end{gathered}$ | $m A$ $m A$ $\mu A$ $\mu \mathrm{~A}$ |

Digital I/0

| $\mathrm{V}_{\mathrm{H}}$ | Digital Input High Voltage | $\mathrm{V}_{\text {CC }}=2.5 \mathrm{~V}$ to 5.5 V | $\bullet$ | 2.4 | V |
| :--- | :--- | :--- | :--- | :--- | :---: |
|  |  | $\mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 3.6 V | $\bullet$ | V |  |

3

## LTC2601/LTC2611/LTC2621

ELECARCAL CHPRACTERISTCS The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{REF}=4.096 \mathrm{~V}\left(\mathrm{~V}_{C C}=5 \mathrm{~V}\right), R E F=2.048 \mathrm{~V}\left(\mathrm{~V}_{C C}=2.5 \mathrm{~V}\right)$, $\mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted. (Note 8)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIL | Digital Input Low Voltage | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & V_{C C}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.8 \\ & 0.6 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Digital Output High Voltage | Load Current $=-100 \mu \mathrm{~A}$ | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.4$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Digital Output Low Voltage | Load Current $=+100 \mu \mathrm{~A}$ | $\bullet$ |  | 0.4 | V |
| LLK | Digital Input Leakage | $\mathrm{V}_{\text {IN }}=$ GND to $\mathrm{V}_{\text {CC }}$ | $\bullet$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance | (Note 4) | $\bullet$ |  | 8 | pF |

The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$R E F=4.096 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}\right)$, REF $=2.048 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}\right)$, $\mathrm{V}_{\text {OUT }}$ unloaded, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | LTC2621/ LTC2621-1 |  |  | LTC2611/ LTC2611-1 |  |  | LTC2601/ LTC2601-1 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| AC Performance |  |  |  |  |  |  |  |  |  |  |  |  |
| ts | Settling Time (Note 6) | $\begin{aligned} & \pm 0.024 \% \text { ( } \pm 1 \text { LSB at } 12 \text { Bits) } \\ & \pm 0.006 \% \text { ( } \pm 1 \text { LSB at } 14 \text { Bits) } \\ & \pm 0.0015 \% \text { ( } \pm 1 \text { LSB at } 16 \text { Bits) } \\ & \hline \end{aligned}$ |  | 7 |  |  | $\begin{aligned} & 7 \\ & 9 \end{aligned}$ |  |  | $\begin{gathered} \hline 7 \\ 9 \\ 10 \\ \hline \end{gathered}$ |  | $\mu s$ $\mu s$ $\mu s$ |
|  | Settling Time for 1LSB Step (Note 7) | $\begin{aligned} & \pm 0.024 \% \text { ( } \pm 1 \text { LSB at } 12 \text { Bits) } \\ & \pm 0.006 \% \text { ( } \pm 1 \mathrm{LSB} \text { at } 14 \text { Bits) } \\ & \pm 0.0015 \% \text { ( } \pm 1 \mathrm{LSB} \text { at } 16 \text { Bits) } \end{aligned}$ |  | 2.7 |  |  | $\begin{aligned} & 2.7 \\ & 4.8 \end{aligned}$ |  |  | $\begin{aligned} & 2.7 \\ & 4.8 \\ & 5.2 \end{aligned}$ |  | $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
|  | Voltage Output Slew Rate |  |  | 0.80 |  |  | 0.80 |  |  | 0.80 |  | $\mathrm{V} / \mathrm{\mu s}$ |
|  | Capacitive Load Driving |  |  | 1000 |  |  | 1000 |  |  | 1000 |  | pF |
|  | Glitch Impulse | At Midscale Transition |  | 12 |  |  | 12 |  |  | 12 |  | $\mathrm{nV} \cdot \mathrm{s}$ |
|  | Multiplying Bandwidth |  |  | 180 |  |  | 180 |  |  | 180 |  | kHz |
| $\mathrm{e}_{\mathrm{n}}$ | Output Voltage Noise Density | $\begin{aligned} & \text { At } \mathrm{f}=1 \mathrm{kHz} \\ & \text { At } \mathrm{f}=10 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & 120 \\ & 100 \end{aligned}$ |  | $\begin{aligned} & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \end{aligned}$ |
|  | Output Voltage Noise | 0.1 Hz to 10Hz |  | 15 |  |  | 15 |  |  | 15 |  | $\mu \mathrm{V}_{\mathrm{P}-\mathrm{P}}$ |

## TIming CHARACTERISTICS <br> The denotes the specifications which apply over the full operating temperature

 range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (See Figure 1) (Notes 4, 8)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}=2.5 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |  |  |
| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 4 |  |  | ns |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold |  | $\bullet$ | 4 |  |  | ns |
| $\mathrm{t}_{3}$ | SCK High Time |  | $\bullet$ | 9 |  |  | ns |
| $\mathrm{t}_{4}$ | SCK Low Time |  | $\bullet$ | 9 |  |  | ns |
| $t_{5}$ | $\overline{\text { CS/LD Pulse Width }}$ |  | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK High to $\overline{C S} / L D$ High |  | $\bullet$ | 7 |  |  | ns |
| $\mathrm{t}_{7}$ | $\overline{C S} / L D$ Low to SCK High |  | $\bullet$ | 7 |  |  | ns |
| $\mathrm{t}_{8}$ | SDO Propagation Delay from SCK Falling Edge | $\begin{gathered} \mathrm{C}_{\text {LOAD }}=10 \mathrm{pF} \\ V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ V_{C C}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | $\bullet$ |  |  | $\begin{aligned} & 20 \\ & 45 \end{aligned}$ | ns |
| t9 | $\overline{\text { CLR Pulse Width }}$ |  | $\bullet$ | 20 |  |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\text { CS/LD High to SCK Positive Edge }}$ |  | $\bullet$ | 7 |  |  | ns |
| $t_{12}$ | LDAC Pulse Width |  | $\bullet$ | 15 |  |  | ns |
| $\mathrm{t}_{13}$ | $\overline{\text { CS/LD High to } \overline{\text { LDAC }} \text { High or Low Transition }}$ |  | $\bullet$ | 200 |  |  | ns |
|  | SCK Frequency | 50\% Duty Cycle | $\bullet$ |  |  | 50 | MHz |
| 2601fb |  |  |  |  |  |  |  |
| $4$ |  |  |  |  |  | $\bigcirc$ | $E A R$ |

## LTC2601/LTC2611/LTC2621

## timing Characteristics

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: Linearity and monotonicity are defined from code $\mathrm{K}_{\mathrm{L}}$ to code $2^{N}-1$, where $N$ is the resolution and $K_{L}$ is given by $K_{L}=0.016\left(2^{N} / V_{R E F}\right)$, rounded to the nearest whole code. For $V_{\text {REF }}=4.096 \mathrm{~V}$ and $\mathrm{N}=16, \mathrm{~K}_{\mathrm{L}}=$ 256 and linearity is defined from code 256 to code 65,535.
Note 3: Digital inputs at OV or $\mathrm{V}_{\mathrm{CC}}$.

Note 4: Guaranteed by design and not production tested.
Note 5: Inferred from measurement at code $\mathrm{K}_{\mathrm{L}}=0.016\left(2^{\mathrm{N}} / \mathrm{V}_{\text {REF }}\right)$ and at full scale.
Note 6: $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}$, $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}$. DAC is stepped $1 / 4$ scale to $3 / 4$ scale and $3 / 4$ scale to $1 / 4$ scale. Load is 2 k in parallel with 200 pF to GND.
Note 7: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$. DAC is stepped $\pm 1 \mathrm{LSB}$ between half scale and half scale -1 . Load is 2 k in parallel with 200pF to GND.
Note 8: These specifications apply to LTC2601/LTC2601-1,
LTC2611/LTC2611-1, LTC2621/LTC2621-1

## TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2601








## LTC2601/LTC2611/LTC2621

## TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2601



## LTC2611




$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=4.096 \mathrm{~V}$
1/4-SCALE TO 3/4-SCALE STEP
$R_{L}=2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$
AVERAGE OF 2048 EVENTS

## LTC2621




Settling to $\pm$ 1LSB

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$
1/4-SCALE TO 3/4-SCALE STEP
$R_{L}=2 k, C_{L}=200 \mathrm{pF}$
AVERAGE OF 2048 EVENTS

## TYPICAL PGRFORMAOCE CHARACTERISTICS

## LTC2601/LTC2611/LTC2621



601 G17


Load Regulation

Gain Error vs Temperature





Large-Signal Response


## LTC2601/LTC2611/LTC2621

TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2601/LTC2611/LTC2621




Power-On Reset to Midscale


Hardware CLR to Zero Scale


601 G29


Power-On Reset Glitch to Zero Scale


## Hardware $\overline{\text { CLR }}$ to Midscale



Output Voltage Noise,
0.1 Hz to 10 Hz


## TYPICAL PERFORMANCE CHARACTERISTICS

## LTC2601/LTC2611/LTC2621




## PIn functions

SDO (Pin 1): Serial Interface Data Output. This pin is used for daisy-chain operation. The serial output of the shift register appears at the SDO pin. The data transferred to the device via the SDI pin is delayed 32 SCK rising edges before being output at the next falling edge. SDO is an active output and does not go high impedance even when $\overline{C S} / L D$ is taken to a logic high level.

SDI (Pin 2): Serial Interface Data Input. Data is applied to SDI for transfer to the device at the rising edge of SCK (Pin 3). The LTC2601 accepts input word lengths of either 24 or 32 bits.

SCK (Pin 3): Serial Interface Clock Input. CMOS and TTL compatible.
$\overline{\text { CLR (Pin 4): Asynchronous Clear Input. A logic low at this }}$ level-triggered input clears all registers and causes the DAC voltage outputs to drop to OV for LTC2601/LTC2611/ LTC2621. A logic low at this input sets all registers to midscale code and causes the DAC voltage outputs to go to midscale for LTC2601-1/LTC2611-1/LTC2621-1. CMOS and TTL compatible.
$\overline{\text { CS/LD }}$ (Pin 5): Serial Interface Chip Select/Load Input. When $\overline{C S} / L D$ is low, SCK is enabled for shifting data on SDI into the register. When $\overline{C S} / L D$ is taken high, SCK is disabled and the specified command (see Table 1) is executed.

REF (Pin 6): Reference Voltage Input. $0 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\mathrm{CC}}$.
$V_{\text {OUT }}$ (Pin 7): DAC Analog Voltage Output. The output range is 0 V to $\mathrm{V}_{\mathrm{REF}}$.
GND (Pin 8): Analog Ground.
$\mathrm{V}_{\text {CC }}$ (Pin 9): Supply Voltage Input. $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$.
 is high, a falling edge on $\overline{\text { LDAC }}$ immediately updates the DAC register with the contents of the input register (similar to a software update). If $\overline{C S} / L D$ is low when $\overline{\text { LDAC }}$ goes low, the DAC register is updated after $\overline{C S} / L D$ returns high. A low on the LDAC pin powers up the DAC. A software power down command is ignored if $\overline{\mathrm{LDAC}}$ is low.
Exposed Pad (Pin 11): Ground. Must be soldered to PCB ground.

## LTC2601/LTC2611/LTC2621

## BLOCK DIAGRAM



## TImInG DIAGRAMS



Figure 1a


Figure 1b

## OPERATION

## Power-On Reset

The LTC2601/LTC2611/LTC2621 clear the outputs to zero scale when power is first applied, making system initialization consistent and repeatable. The LTC2601-1/LTC2611-1/LTC2621-1 set the voltage outputs to midscale when power is first applied.
For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2601/ LTC2611/LTC2621 contain circuitry to reduce the poweron glitch; furthermore, the glitch amplitude can be made arbitrarily small by reducing the ramp rate of the power supply. For example, if the power supply is ramped to 5 V in 1 ms , the analog outputs rise less than 10 mV above ground (typ) during power-on. See Power-On Reset Glitch in the Typical Performance Characteristics section.

## Power Supply Sequencing

The voltage at REF (Pin 6) should be kept within the range $-0.3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq \mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at $V_{\text {CC }}(\operatorname{Pin} 16)$ is in transition.

## Transfer Function

The digital-to-analog transfer function is:

$$
V_{O U T(I D E A L)}=\left(\frac{k}{2^{N}}\right) V_{R E F}
$$

where $k$ is the decimal equivalent of the binary DAC input code, N is the resolution and $\mathrm{V}_{\text {REF }}$ is the voltage at REF (Pin 6).

## Serial Interface

The $\overline{\mathrm{CS}} / \mathrm{LD}$ input is level triggered. When this input is taken low, it acts as a chip-select signal, powering-on the SDI and SCK buffers and enabling the input shift register. Data (SDI input) is transferred at the next 24 rising SCK edges. The 4-bit command, C3-CO, is loaded first; then 4 don't care bits; and finally the 16-bit data word. The data word comprises the 16-, 14- or 12-bit input code, ordered MSB-to-LSB, followed by 0 , 2 or 4 don't care bits (LTC2601, LTC2611 and LTC2621 respectively). Data can
only be transferred to the device when the $\overline{\mathrm{CS}} / \mathrm{LD}$ signal is low. The rising edge of $\overline{\mathrm{CS}} / \mathrm{LD}$ ends the data transfer and causes the device to execute the command specified in the 24-bit input word. The complete sequence is shown in Figure 2a.
The command (C3-CO) assignments are shown in Table 1. The first four commands in the table consist of write and update operations. A write operation loads a 16-bit data word from the 32-bit shift register into the input register of the DAC. In an update operation, the data word is copied from the input register to the DAC register and converted to an analog voltage at the DAC output. The update operation also powers up the DAC if it had been in power-down mode. The data path and registers are shown in the Block Diagram.

While the minimum input word is 24 bits, it may optionally be extended to 32 bits. To use the 32-bit word width, 8 don't-care bits are transferred to the device first, followed by the 24-bit word as just described. Figure $2 b$ shows the 32-bit sequence. The 32-bit word is required for daisychain operation, and is also available to accommodate microprocessors which have a minimum word width of 16 bits (2 bytes).

## Daisy-Chain Operation

The serial output of the shift register appears at the SDO pin. Data transferred to the device from the SDI input is delayed 32 SCK rising edges before being output at the next SCK falling edge.

The SDO output can be used to facilitate control of multiple serial devices from a single 3-wire serial port (i.e., SCK, SDI and $\overline{C S} / L D)$. Such a "daisy chain" series is configured by connecting SDO of each upstream device to SDI of the

Table 1.

| COMMAND* |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| C3 | C2 | C1 | C0 |  |
| 0 | 0 | 0 | 0 | Write to Input Register |
| 0 | 0 | 0 | 1 | Update (Power Up) DAC Register |
| 0 | 0 | 1 | 1 | Write to and Update (Power Up) |
| 0 | 1 | 0 | 0 | Power Down |
| 1 | 1 | 1 | 1 | No Operation |

*Command codes not shown are reserved and should not be used.

## LTC2601/LTC2611/LTC2621

## operation

INPUT WORD (LTC2601)



## INPUT WORD (LTC2611)

COMMAND DON'T CARE BITS
DATA (14 BITS + 2 DON'T CARE BITS)


## INPUT WORD (LTC2621)


next device in the chain. The shift registers of the devices are thus connected in series, effectively forming a single input shift register which extends through the entire chain. Because of this, the devices can be addressed and controlled individually by simply concatenating their input words; the first instruction addresses the last device in the chain and so forth. The SCK and $\overline{\mathrm{CS}} / \mathrm{LD}$ signals are common to all devices in the series.
In use, $\overline{\mathrm{CS}} / \mathrm{LD}$ is first taken low. Then the concatenated input data is transferred to the chain, using SDI of the first device as the data input. When the data transfer is complete, $\overline{\mathrm{CS}} / \mathrm{LD}$ is taken high, which executes the commands specified for each of the devices simultaneously. A single device can be controlled by using the no-operation command (1111) for the other devices in the chain.

## Power-Down Mode

For power-constrained applications, power-down mode can be used to reduce the supply current whenever the DAC output is not needed. When in power-down, the buffer amplifier, bias circuit and reference input is disabled and draws essentially zero current. The DAC output is put into a high impedance state, and the output pin is passively pulled to ground through 90k resistors. Input- and DAC-register contents are not disturbed during power-down.
The DAC can be put into power-down mode by using
command $0100_{b}$. The 16 -bit data word is ignored. The supply and reference currents are reduced to almost zero when the DAC is powered down; the effective resistance at REF rises accordingly becoming a high impedance input (typically > 1G $\Omega$ ).
Normal operation can be resumed by executing any command which includes a DAC update, as shown in Table 1 or performing an asynchronous update ( $\overline{\mathrm{LDAC}}$ ) as described in the next section. The DAC is powered up as its voltage output is updated. When the DAC in powered-down state is powered up and updated, normal settling is delayed. The main bias generation circuit block has been automatically shut down in addition to the DAC amplifier and reference input and so the power up delay time is $12 \mu \mathrm{~s}$ (for $\mathrm{V}_{\mathrm{CC}}=$ 5 V ) or $30 \mu \mathrm{~s}$ (for $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ ).

## Asynchronous DAC Update Using $\overline{\text { LDAC }}$

In addition to the update commands shown in Table 1, the $\overline{\text { LDAC }}$ pin asynchronously updates the DAC register with the contents of the input register.
If $\overline{\mathrm{CS}} / \mathrm{LD}$ is high, a low on the $\overline{\mathrm{LDAC}}$ pin causes the DAC register to be updated with the contents of the input register.
If $\overline{C S} / L D$ is low, a low going pulse on the $\overline{L D A C}$ pin before the rising edge of $\overline{C S} / L D$ powers up the DAC but does not cause the output to be updated. If $\overline{\text { LDAC }}$ remains low after

## OPERATION

the rising edge of $\overline{\mathrm{CS}} / \mathrm{LD}$, then $\overline{\mathrm{LDAC}}$ is recognized, the command specified in the 24-bit word just transferred is executed and the DAC output is updated.
The DAC is powered up when $\overline{\text { LDAC }}$ is taken low, independent of the state of $\overline{\mathrm{CS}} / \mathrm{LD}$.
If $\overline{\mathrm{LDAC}}$ is low at the time $\overline{\mathrm{CS}} / \mathrm{LD}$ goes high, it inhibits any software power-down command that was specified in the input word.

## Voltage Outputs

The rail-to-rail amplifier contained in these parts has guaranteed load regulation when sourcing or sinking up to 15 mA at $5 \mathrm{~V}(7.5 \mathrm{~mA}$ at 3 V$)$.
Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load conditions. The measured change in output voltage per milliampere of forced load current change is expressed in LSB/mA.

DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to Ohms. The amplifier's DC output impedance is $0.05 \Omega$ when driving a load well away from the rails.

When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $25 \Omega$ typical channel resistance of the output devices; e.g., when sinking 1 mA , the minimum output voltage $=$ $25 \Omega \cdot 1 \mathrm{~mA}=25 \mathrm{mV}$. See the graph Headroom at Rails vs Output Current in the Typical Performance Characteristics section.

The amplifier is stable driving capacitive loads of up to 1000pF.

## Board Layout

The excellent load regulation of these devices is achieved in part by keeping "signal" and "power" grounds separated internally and by reducing shared internal resistance.
The GND pin functions both as the node to which the reference and output voltages are referred and as a return path
for power currents in the device. Because of this, careful thought should be given to the grounding scheme and board layout in order to ensure rated performance.

The PC board should have separate areas for the analog and digital sections of the circuit. This keeps digital signals away from sensitive analog signals and facilitates the use of separate digital and analog ground planes which have minimal capacitive and resistive interaction with each other.

Digital and analog ground planes should be joined at only one point, establishing a system star ground as close to the device's ground pin as possible. Ideally, the analog ground plane should be located on the component side of the board, and should be allowed to run under the part to shield it from noise. Analog ground should be a continuous and uninterrupted plane, except for necessary lead pads and vias, with signal traces on another layer.
The GND pin of the part should be connected to analog ground. Resistance from the GND pin to system star ground should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.05 \Omega$ ). Note that the LTC2601/ LTC2611/LTC2621 are no more susceptible to these effects than other parts of their type; on the contrary, they allow layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance.

## Rail-to-Rail Output Considerations

In any rail-to-rail voltage output device, the output is limited to voltages within the supply range.
Since the analog output of the device cannot go below ground, it may limit for the lowest codes as shown in Figure 3b. Similarly, limiting can occur near full scale when the REF pin is tied to $V_{C C}$. If $V_{R E F}=V_{C C}$ and the $D A C$ full-scale error (FSE) is positive, the output for the highest codes limits at $V_{C C}$ as shown in Figure 3c. No full-scale limiting can occur if $\mathrm{V}_{\text {REF }}$ is less than $\mathrm{V}_{C C}-F S E$.
Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur.

## LTC2601/LTC2611/LTC2621

## operation


Figure 2b. LTC2601 32-Bit Load Sequence (Required for Daisy-Chain Operation).
LTC2611 SDI/SDO Data Word: 14-Bit Input Code + 2 Don't-Care Bits;
LTC2621 SDI/SDO Data Word: 12-Bit Input Code + 4 Don't-Care Bits

## OPERATION



Figure 3. Effects of Rail-to-Rail Operation On the DAC Transfer Curve. (a) Overall Transfer Function (b) Effect of Negative Offset for Codes Near Zero Scale (c) Effect of Positive Full-Scale Error for Codes Near Full Scale

## PACKAGG DESCRIPTION

DD Package
10-Lead Plastic DFN ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1699)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WEED-2). CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

## LTC2601/LTC2611/LTC2621

## TYPICAL APPLICATION

## Demo Circuit DC777 Schematic. Onboard 20-Bit ADC Measures Key Performance Parameters



## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1458/LTC1458L | Quad 12-Bit Rail-to-Rail Output DACs with Added Functionality | LTC1458: $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ to 4.096 V <br> LTC1458L: $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 2.5 V |
| LTC1654 | Dual 14-Bit Rail-to-Rail V ${ }_{\text {Out }}$ DAC | Programmable Speed/Power, $3.5 \mu \mathrm{~s} / 750 \mu \mathrm{~A}, 8 \mu \mathrm{~s} / 450 \mu \mathrm{~A}$ |
| LTC1655/LTC1655L | Single 16-Bit $\mathrm{V}_{\text {OUT }}$ DACs with Serial Interface in SO 0 -8 | $\mathrm{V}_{C C}=5 \mathrm{~V}(3 \mathrm{~V})$, Low Power, Deglitched |
| LTC1657/LTC1657L | Parrallel 5V/3V 16-Bit Vout DACs | Low Power, Deglitched, Rail-to-Rail V 0 UT |
| LTC1660/LTC1665 | Octal 10/8-Bit $\mathrm{V}_{\text {Out }}$ DACs in 16-Pin Narrow SSOP | $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to 5.5V, Micropower, Rail-to-Rail Output |
| LTC1661 | Dual 10-Bit V ${ }_{\text {OUT }}$ DAC 8-Lead MSOP | Micropower Rail-to-Rail Output, 3-Wire Interface |
| LTC1662 | Dual 10-Bit V ${ }_{\text {OUT }}$ DAC 8-Lead MSOP | Ultralow Power, Rail-to-Rail Output |
| LTC1663 | Single 10-Bit V ${ }_{\text {Out }}$ DAC in SOT-23 | SMBus Interface, Pin-for-Pin Compatible with LTC1669 |
| LTC1664 | Quad 10-Bit V OUT DAC 16-Lead SSOP | Micropower Rail-to-Rail Output, 3-Wire Interface |
| LTC1669 | Single 10-Bit V ${ }_{\text {OUT }}$ DAC 5-Lead SOT-23 | Pin-for-Pin Compatible with LTC1663 |
| LTC1821 | Parallel 16-Bit Voltage Output DAC | Precision 16-Bit Settling in $2 \mu$ s for 10V Step |
| LTC2600/LTC2610/ <br> LTC2620 | Octal 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {OUT }}$ DACs in 16-Lead SSOP | $250 \mu \mathrm{~A}$ per DAC, 2.5 V to 5.5 V Supply Range, Rail-to-Rail Output |
| LTC2602/LTC2612/ LTC2622 | Dual 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {OUT }}$ DACs in 8-Lead MSOP | $300 \mu \mathrm{~A}$ per DAC, 2.5 V to 5.5 V Supply Range, Rail-to-Rail Output |
| LTC2604/LTC2614/ LTC2624 | Quad 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {OUT }}$ DACs in 16-Lead SSOP | $250 \mu \mathrm{~A}$ per DAC, 2.5 V to 5.5 V Supply Range, Rail-to-Rail Output, SPI Serial Interface |
| $\begin{aligned} & \text { LTC2605/LTC2615/ } \\ & \text { LTC2625 } \end{aligned}$ | Octal 16-Bit/14-Bit/12-Bit V ${ }_{\text {OUT }}$ DACs with ${ }^{2} \mathrm{C}$ Interface | $250 \mu \mathrm{~A}$ per DAC, 2.7 V to 5.5 V Supply Range, Rail-to-Rail Output, I ${ }^{2}$ C Interface |
| $\begin{aligned} & \text { LTC2606/LTC2616/ } \\ & \text { LTC2626 } \end{aligned}$ | 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {Out }}$ DACs with $1^{2} \mathrm{C}$ Interface | $270 \mu \mathrm{~A}$ per DAC, 2.7 V to 5.5 V Supply Range, Rail-to-Rail Output, I ${ }^{2}$ C Interface |
| LTC2607/LTC2617/ LTC2627 | Dual 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {OUT }}$ DACs in 12-Lead DFN with I ${ }^{2} \mathrm{C}$ Interface | $260 \mu \mathrm{~A}$ per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output, I ${ }^{2}$ C Interface |
| $\begin{aligned} & \text { LTC2609/LTC2619/ } \\ & \text { LTC2629 } \end{aligned}$ | Quad 16-Bit/14-Bit/12-Bit $\mathrm{V}_{\text {Out }}$ DACs with ${ }^{2} \mathrm{C}$ Interface | $250 \mu \mathrm{~A}$ Range per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output with Separate V ReF Pins for Each DAC |


[^0]:    Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
    For more information on lead free part marking, go to: http://www.linear.com/leadfree/
    For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

