## FEATURES

## 256 positions

Multiple independently programmable channels
AD5204-4-channel
AD5206-6-channel
Potentiometer replacement
Terminal resistance of $\mathbf{1 0} \mathbf{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
3-wire SPI-compatible serial data input
+2.7 V to +5.5 V single-supply operation; $\pm 2.7 \mathrm{~V}$ dual-supply operation

Power-on midscale preset

## APPLICATIONS

Mechanical potentiometer replacement Instrumentation: gain, offset adjustment Programmable voltage-to-current conversion Programmable filters, delays, time constants Line impedance matching

## GENERAL DESCRIPTION

The AD5204/AD5206 provide 4-/6-channel, 256-position digitally controlled variable resistor (VR) devices. These devices perform the same electronic adjustment function as a potentiometer or variable resistor. Each channel of the AD5204/ AD5206 contains a fixed resistor with a wiper contact that taps the fixed resistor value at a point determined by a digital code loaded into the SPI-compatible serial-input register. The resistance between the wiper and either endpoint of the fixed resistor varies linearly with respect to the digital code transferred into the VR latch. The variable resistor offers a completely programmable value of resistance between the A terminal and the wiper or the $B$ terminal and the wiper. The fixed A-to-B terminal resistance of $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, or $100 \mathrm{k} \Omega$ has a nominal temperature coefficient of $700 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

Each VR has its own VR latch that holds its programmed resistance value. These VR latches are updated from an internal serial-to-parallel shift register that is loaded from a standard 3-wire serial-input digital interface. Eleven data bits make up the data-word clocked into the serial input register. The first three bits are decoded to determine which VR latch is loaded with the last eight bits of the data-word when the $\overline{\mathrm{CS}}$ strobe is returned to logic high. A serial data output pin at the opposite end of the serial register (AD5204 only) allows simple daisy chaining in multiple VR applications without requiring additional external decoding logic.

## Rev. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.


An optional reset ( $\overline{\mathrm{PR})}$ ) pin forces all the AD5204 wipers to the midscale position by loading $0 \times 80$ into the VR latch.
The AD5204/AD5206 are available in the 24-lead surfacemount SOIC, TSSOP, and PDIP packages. The AD5204 is also available in a 32 -lead, $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ LFCSP package. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. For additional single-, dual-, and quadchannel devices, see the AD8400/AD8402/AD8403 data sheets.

## AD5204/AD5206

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Functional Block Diagrams. ..... 1
Revision History ..... 2
Specifications .....  3
Electrical Characteristics ..... 3
Timing Diagrams ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution .....  6
Pin Configurations and Function Descriptions ..... 7
REVISION HISTORY
7/10—Rev. B to Rev. C
Changes to Digital Input and Output Voltage to GND
Parameter, Table 2 ..... 6
Changes to Ordering Guide ..... 18
5/09—Rev. A to Rev. B
Changes to Table 1 ..... 3
Changes to Absolute Maximum Ratings ..... 6
Changes to Figure 7 ..... 8
Changes to Table 4 ..... 8
Typical Performance Characteristics ..... 10
Operation ..... 12
Programming the Variable Resistor ..... 13
Rheostat Operation ..... 13
Programming the Potentiometer Divider ..... 14
Voltage Output Operation ..... 14
Digital Interfacing ..... 15
Test Circuits ..... 16
Outline Dimensions ..... 17
Ordering Guide ..... 18
11/07-Rev. 0 to Rev. A
Updated Format Universal
Added 32-Lead LFCSP Package ..... Universal
Changed $\mathrm{R}_{\mathrm{BA}}$ to $\mathrm{R}_{\mathrm{AB}}$ ..... Universal
Changes to Absolute Maximum Ratings .....  6
Changes to Operation Section ..... 12
Updated Outline Dimensions ..... 17
Changes to Ordering Guide ..... 18
9/99—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS RHEOSTAT MODE ${ }^{2}$ <br> Resistor Differential NL ${ }^{3}$ <br> Resistor Nonlinearity Error ${ }^{3}$ <br> Nominal Resistor Tolerance ${ }^{4}$ <br> Resistance Temperature Coefficient <br> Nominal Resistance Match <br> Wiper Resistance | R-DNL <br> R-INL <br> $\Delta R_{\text {AB }}$ <br> $\Delta R_{A B} / \Delta T$ <br> $\Delta R / R_{A B}$ <br> Rw | Rwb, $\mathrm{V}_{\mathrm{A}}=$ no connect <br> $\mathrm{R}_{\text {wb }}, \mathrm{V}_{\mathrm{A}}=$ no connect $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> $V_{A B}=V_{D D}$, wiper $=$ no connect <br> Channel 1 to Channel 2, Channel 3, and Channel 4, or to Channel 5 and Channel 6; $\begin{aligned} & \mathrm{V}_{A B}=\mathrm{V}_{\mathrm{DD}} \\ & \mathrm{I}_{\mathrm{W}}=1 \mathrm{~V} / \mathrm{R}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1 \\ & -2 \\ & -30 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.5 \\ & \\ & 700 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & +1 \\ & +2 \\ & +30 \\ & 1.5 \\ & \\ & 100 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \% \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \% \\ & \\ & \Omega \end{aligned}$ |
| DC CHARACTERISTICS POTENTIOMETER <br> DIVIDER MODE ${ }^{2}$ <br> Resolution <br> Differential Nonlinearity ${ }^{5}$ <br> Integral Nonlinearity ${ }^{5}$ <br> Voltage Divider Temperature Coefficient <br> Full-Scale Error <br> Zero-Scale Error | N <br> DNL <br> INL <br> $\Delta \mathrm{V}_{\mathrm{w}} / \Delta \mathrm{T}$ <br> $V_{\text {wFSE }}$ <br> VWZSE | $\begin{aligned} & \text { Code }=0 \times 40 \\ & \text { Code }=0 \times 7 \mathrm{~F} \\ & \text { Code }=0 \times 00 \end{aligned}$ | $\begin{aligned} & 8 \\ & -1 \\ & -2 \\ & -2 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.5 \\ & 15 \\ & -1 \\ & 1 \end{aligned}$ | $\begin{aligned} & +1 \\ & +2 \\ & 0 \\ & 2 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \text { LSB } \\ & \text { LSB } \\ & \hline \end{aligned}$ |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{6}$ <br> Capacitance ${ }^{7}$ Ax, Bx <br> Capacitance ${ }^{7}$ Wx <br> Shutdown Current ${ }^{8}$ <br> Common-Mode Leakage | $\begin{aligned} & V_{A}, V_{B}, V_{W} \\ & C_{A}, C_{B} \\ & C_{W} \\ & I_{A \_S D} \\ & I_{C M} \end{aligned}$ | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 40$ $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{W}}=0, \mathrm{~V}_{\mathrm{DD}}=+2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}$ | $\mathrm{V}_{\text {ss }}$ | $\begin{aligned} & 45 \\ & 60 \\ & 0.01 \\ & 1 \end{aligned}$ | $V_{D D}$ | V <br> pF <br> pF <br> $\mu \mathrm{A}$ <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Output Logic High <br> Output Logic Low <br> Input Current <br> Input Capacitance ${ }^{7}$ | $\mathrm{V}_{\mathrm{H}}$ <br> VII <br> V <br> VoL <br> IIL <br> CII | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} / 3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} / 3 \mathrm{~V} \\ & \mathrm{R}_{\text {PULL-UP }}=1 \mathrm{k} \Omega \text { to } 5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { 2.4/2.1 } \\ & 4.9 \end{aligned}$ | 5 | $\begin{aligned} & 0.8 / 0.6 \\ & 0.4 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \end{aligned}$ $\mathrm{pF}$ |
| POWER SUPPLIES <br> Power Single-Supply Range <br> Power Dual-Supply Range <br> Positive Supply Current <br> Negative Supply Current <br> Power Dissipation ${ }^{9}$ <br> Power Supply Sensitivity | $V_{D D}$ range <br> $V_{D D} / V_{S S}$ range <br> IDD <br> Iss <br> PDISS <br> PSS | $\begin{aligned} & \mathrm{V}_{S S}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{SS}}=-2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=+2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{HH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 2.7 \\ & \pm 2.3 \end{aligned}$ | 12 <br> 12 $0.0002$ | $\begin{aligned} & 5.5 \\ & \pm 2.7 \\ & 60 \\ & 60 \\ & 0.3 \\ & 0.005 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mW <br> \%/\% |
| DYNAMIC CHARACTERISTICS7, 10 <br> Bandwidth -3 dB <br> Total Harmonic Distortion VW Settling Time ( $10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ ) Resistor Noise Voltage | BW_10K <br> BW_50K <br> BW_100K <br> THDw <br> ts <br> en_wb | $\begin{aligned} & \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{AB}}=50 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{AB}}=100 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{A}}=1.414 \mathrm{~V} \mathrm{rms}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V} \mathrm{dc}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \pm 1 \mathrm{LSB} \text { error band } \\ & \mathrm{R}_{W B}=5 \mathrm{k} \Omega, \mathrm{f}=1 \mathrm{kHz}, \overline{\mathrm{PR}}=0 \end{aligned}$ |  | 721 <br> 137 <br> 69 <br> 0.004 <br> 2/9/18 <br> 9 |  | kHz <br> kHz <br> kHz <br> \% <br> $\mu \mathrm{s}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |

## AD5204/AD5206

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING CHARACTERISTICS7, 11, 12 <br> Input Clock Pulse Width <br> Data Setup Time <br> Data Hold Time <br> CLK-to-SDO Propagation Delay ${ }^{13}$ <br> $\overline{\mathrm{CS}}$ Setup Time <br> $\overline{\mathrm{CS}}$ High Pulse Width <br> Reset Pulse Width <br> CLK Fall to $\overline{C S}$ Fall Setup <br> CLK Fall to $\overline{\mathrm{CS}}$ Rise Hold Time <br> $\overline{\mathrm{CS}}$ Rise to Clock Rise Setup | $\mathrm{t}_{\mathrm{ch}}, \mathrm{t}_{\mathrm{t}}$ <br> tDs <br> $t_{\text {DH }}$ <br> tpD <br> tcss <br> tcsw <br> $t_{\text {RS }}$ <br> tcsho <br> tcsh1 <br> tcs1 | Clock level high or low $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}<20 \mathrm{pF}$ | $\begin{aligned} & 20 \\ & 5 \\ & 5 \\ & 1 \\ & 15 \\ & 40 \\ & 90 \\ & 0 \\ & 0 \\ & 10 \end{aligned}$ |  | 150 | ns ns ns ns ns ns ns ns ns ns |

${ }^{1}$ Typicals represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{2}$ Applies to all VRs.
${ }^{3}$ Resistor position nonlinearity error ( $\mathrm{R}-\mathrm{INL}$ ) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from the ideal position between successive tap positions. Parts are guaranteed monotonic. See the test circuit in Figure 28. $I_{W}=V_{D D} / R$ for both $V_{D D}=3 \mathrm{~V}$ and $V_{D D}=5 \mathrm{~V}$.
${ }^{4} \mathrm{~V}_{\mathrm{AB}}=\mathrm{V}_{\mathrm{DD}}$, wiper $\left(\mathrm{V}_{\mathrm{W}}\right)=$ no connect.
${ }^{5} \mathrm{INL}$ and $D N L$ are measured at $V_{w}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 \mathrm{~V}$. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic at operating conditions. See the test circuit in Figure 27.
${ }^{6}$ Resistor Terminal A, Terminal B, and Wiper W have no limitations on polarity with respect to each other.
${ }^{7}$ Guaranteed by design and not subject to production test.
${ }^{8}$ Measured at the Ax terminals. All Ax terminals are open circuited in shutdown mode.
${ }^{9}$ PDISS is calculated from ( $l_{D D} \times V_{D D}$ ). CMOS logic level inputs result in minimum power dissipation.
${ }^{10}$ All dynamic characteristics use $V_{D D}=5 \mathrm{~V}$.
${ }^{11}$ Applies to all parts.
${ }^{12}$ See the timing diagrams (Figure 3 to Figure 5) for the location of the measured values. All input control voltages are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V ) and timed from a voltage level of 1.5 V . Switching characteristics are measured using both $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
${ }^{13}$ The propagation delay depends on the values of $V_{D D}, R_{L}$, and $C_{L}$ (see the Operation section).

TIMING DIAGRAMS


Figure 5. AD5204 Preset Timing Diagram

## AD5204/AD5206

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V to +7 V |
| $V_{\text {ss }}$ to GND | 0 V to -7V |
| $V_{\text {do }}$ to V $\mathrm{V}_{\text {Ss }}$ | 7 V |
| $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND | $\mathrm{V}_{S S}, \mathrm{~V}_{\text {DD }}$ |
| $I_{A}, I_{B}, I_{l}$ |  |
| Pulsed ${ }^{1}$ | $\pm 20 \mathrm{~mA}$ |
| Continuous |  |
| $10 \mathrm{k} \Omega$ End-to-End Resistance | $\pm 11 \mathrm{~mA}$ |
| $50 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ End-to-End Resistance | $\pm 2.5 \mathrm{~mA}$ |
| Digital Input and Output Voltage to GND | $\begin{aligned} & -0.3 \mathrm{~V} \text { to }(\mathrm{V} \mathrm{VD}+0.3 \mathrm{~V}) \text { or } 7 \mathrm{~V} \\ & \text { (whichever is less) } \end{aligned}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (T, max) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Reflow Soldering |  |
| Peak Temperature | $260^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 20 sec to 40 sec |
| Package Power Dissipation |  |
| Thermal Resistance, $\theta_{\mathrm{JA}}{ }^{2}$ |  |
| PDIP ( $\mathrm{N}-24-1$ ) | $63^{\circ} \mathrm{C} / \mathrm{W}$ |
| SOIC (RW-24) | $52^{\circ} \mathrm{C} / \mathrm{W}$ |
| TSSOP (RU-24) | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| LFCSP (CP-32-3) | $32.5^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the $\mathrm{A}, \mathrm{B}$, and W terminals at a given resistance.
${ }^{2}$ Thermal resistance (JEDEC 4-layer (2S2P) board). Paddle soldered to board.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 6. AD5204 SOIC/TSSOP/PDIP Pin Configuration
Table 3. AD5204 SOIC/TSSOP/PDIP Pin Function Descriptions

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| 1, 2, 12 | NC | Not Connected. |
| 3 | GND | Ground. |
| 4 | $\overline{C S}$ | Chip Select Input (Active Low). When $\overline{C S}$ returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. |
| 5 | $\overline{\mathrm{PR}}$ | Preset to Midscale (Active Low). This pin sets the RDAC registers to 0x80. |
| 6 | VD | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V . It is the sum of $\left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{\text {SS }}\right\|<5.5 \mathrm{~V}$. |
| 7 | $\overline{\text { SHDN }}$ | Terminal A Open-Circuit Shutdown (Active Low Input). This pin controls VR 1 through VR 4. |
| 8 | SDI | Serial Data Input. Data is input MSB first. |
| 9 | CLK | Serial Clock Input. This pin is positive edge triggered. |
| 10 | SDO | Serial Data Output. This pin is an open-drain transistor and requires a pull-up resistor. |
| 11 | Vss | Negative Power Supply. This pin is specified for operation at both 0 V and -2.7 V . It is the sum of $\left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{\text {Ss }}\right\|<5.5 \mathrm{~V}$. |
| 13 | B3 | Terminal B RDAC 3. |
| 14 | W3 | Wiper RDAC 3. Address $=010_{2}$. |
| 15 | A3 | Terminal A RDAC 3. |
| 16 | B1 | Terminal B RDAC 1. |
| 17 | W1 | Wiper RDAC 1. Address $=0002$. |
| 18 | A1 | Terminal A RDAC 1. |
| 19 | A2 | Terminal A RDAC 2. |
| 20 | W2 | Wiper RDAC 2. Address $=001{ }_{2}$. |
| 21 | B2 | Terminal B RDAC 2. |
| 22 | A4 | Terminal A RDAC 4. |
| 23 | W4 | Wiper RDAC 4. Address $=011{ }_{2}$. |
| 24 | B4 | Terminal B RDAC 4. |

## AD5204/AD5206



Table 4. AD5204 LFCSP Pin Function Descriptions

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {ss }}$ | Negative Power Supply. This pin is specified for operation at both 0 V and -2.7 V . It is the sum of $\left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{\text {SS }}\right\|<5.5 \mathrm{~V}$. |
| $\begin{aligned} & 2 \text { to } 5,9, \\ & 16,17, \\ & 21 \text { to } 24 \end{aligned}$ | NC | Not Connected. |
| 6 | B3 | Terminal B RDAC 3. |
| 7 | W3 | Wiper RDAC 3. Address $=010{ }_{2}$. |
| 8 | A3 | Terminal A RDAC 3. |
| 10 | B1 | Terminal B RDAC 1. |
| 11 | W1 | Wiper RDAC 1. Address $=0002$. |
| 12 | A1 | Terminal A RDAC 1. |
| 13 | A2 | Terminal A RDAC 2. |
| 14 | W2 | Wiper RDAC 2. Address $=0012$. |
| 15 | B2 | Terminal B RDAC 2. |
| 18 | A4 | Terminal A RDAC 4. |
| 19 | W4 | Wiper RDAC 4. Address $=011{ }_{2}$. |
| 20 | B4 | Terminal B RDAC 4. |
| 25 | GND | Ground. |
| 26 | $\overline{C S}$ | Chip Select Input (Active Low). When $\overline{C S}$ returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. |
| 27 | $\overline{\mathrm{PR}}$ | Preset to Midscale (Active Low). This pin sets the RDAC registers to 0x80. |
| 28 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V . It is the sum of $\left\|\mathrm{V}_{\text {DD }}\right\|+\left\|\mathrm{V}_{\text {SS }}\right\|<5.5 \mathrm{~V}$. |
| 29 | $\overline{\text { SHDN }}$ | Terminal A Open-Circuit Shutdown (Active Low Input). This pin controls VR 1 through VR 4. |
| 30 | SDI | Serial Data Input. Data is input MSB first. |
| 31 | CLK | Serial Clock Input. This pin is positive edge triggered. |
| 32 | SDO | Serial Data Output. This pin is an open-drain transistor and requires a pull-up resistor. |



Figure 8. AD5206 SOIC/TSSOP/PDIP Pin Configuration
Table 5. AD5206 Pin Function Descriptions

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| 1 | A6 | Terminal A RDAC 6. |
| 2 | W6 | Wiper RDAC 6. Address $=1012$. |
| 3 | B6 | Terminal B RDAC 6. |
| 4 | GND | Ground. |
| 5 | $\overline{C S}$ | Chip Select Input (Active Low). When $\overline{C S}$ returns high, data in the serial input register is decoded based on the address bits, and then it is loaded into the target RDAC latch. |
| 6 | $V_{\text {DD }}$ | Positive Power Supply. This pin is specified for operation at both 3 V and 5 V . It is the sum of $\left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{\text {SS }}\right\|<5.5 \mathrm{~V}$. |
| 7 | SDI | Serial Data Input. Data is input MSB first. |
| 8 | CLK | Serial Clock Input. This pin is positive edge triggered. |
| 9 | Vss | Negative Power Supply. This pin is specified for operation at both 0 V and -2.7 V . It is the sum of $\left\|\mathrm{V}_{\mathrm{DD}}\right\|+\left\|\mathrm{V}_{S S}\right\|<5.5 \mathrm{~V}$. |
| 10 | B5 | Terminal B RDAC 5. |
| 11 | W5 | Wiper RDAC 5. Address $=1002$. |
| 12 | A5 | Terminal A RDAC 5. |
| 13 | B3 | Terminal B RDAC 3. |
| 14 | W3 | Wiper RDAC 3. Address $=0102$. |
| 15 | A3 | Terminal A RDAC 3. |
| 16 | B1 | Terminal B RDAC 1. |
| 17 | W1 | Wiper RDAC 1. Address $=0002$. |
| 18 | A1 | Terminal A RDAC 1. |
| 19 | A2 | Terminal A RDAC 2. |
| 20 | W2 | Wiper RDAC 2. Address $=0012$. |
| 21 | B2 | Terminal B RDAC 2. |
| 22 | A4 | Terminal A RDAC 4. |
| 23 | W4 | Wiper RDAC 4. Address $=011{ }_{2}$. |
| 24 | B4 | Terminal B RDAC 4. |

## AD5204/AD5206

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. Incremental On Resistance of the Wiper vs. Voltage


Figure 10. Gain Flatness vs. Frequency


Figure 11. -3dB Bandwidth vs. Terminal Resistance, 2.7 V Single-Supply Operation


Figure 12. $-3 d B$ Bandwidth vs. Terminal Resistance, $\pm 2.7$ V Dual-Supply Operation


Figure 13. Bandwidth vs. Code, $10 \mathrm{k} \Omega$ Version


Figure 14. Bandwidth vs. Code, $50 \mathrm{k} \Omega$ Version


Figure 15. Bandwidth vs. Code, $100 \mathrm{k} \Omega$ Version


Figure 16. Digital Input Trip Point vs. Supply Voltage


Figure 17. Supply Current vs. Input Logic Voltage


Figure 18. Supply Current vs. Clock Frequency


Figure 19. Power Supply Rejection vs. Frequency


Figure 20. Total Harmonic Distortion Plus Noise vs. Frequency

## AD5204/AD5206

## OPERATION

The AD5204 provides a 4-channel, 256 -position digitally controlled VR device, and the AD5206 provides a 6 -channel, 256-position digitally controlled VR device. Changing the programmed VR settings is accomplished by clocking an 11-bit serial data-word into the SDI pin. The format of this data-word is three address bits, MSB first, followed by eight data bits, MSB first. Table 6 provides the serial register data-word format.

Table 6. Serial Data-Word Format

| Address |  |  | Data |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| MSB |  | LSB | MSB |  |  |  |  |  |  | LSB |
| $2^{10}$ |  | $2^{8}$ | $2^{7}$ |  |  |  |  |  |  | $2^{0}$ |

See Table 10 for the AD5204/AD5206 address assignments to decode the location of the VR latch receiving the serial register data in Bit B7 through Bit B0. The VR outputs can be changed one at a time in random sequence. The AD5204 presets to midscale by asserting the $\overline{\mathrm{PR}}$ pin, simplifying fault condition recovery at power up. Both parts have an internal power-on preset that places the wiper in a preset midscale condition at power on. In addition, the AD5204 contains a power shutdown pin (SHDN) that places the RDAC in a zero power consumption state, where terminals Ax are open circuited and wipers Wx are
connected to terminals Bx , resulting in only leakage currents being consumed in the VR structure. In shutdown mode, the VR latch settings are maintained so that the VR settings return to their previous resistance values when the device is returned to operational mode from power shutdown.


Figure 21. AD5204/AD5206 Equivalent RDAC Circuit

## PROGRAMMING THE VARIABLE RESISTOR rheostat operation

The nominal resistance of the RDAC between Terminal A and Terminal B is available with values of $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The last digits of the part number determine the nominal resistance value; for example, $10 \mathrm{k} \Omega=10$ and $100 \mathrm{k} \Omega=100$. The nominal resistance $\left(\mathrm{R}_{A B}\right)$ of the VR has 256 contact points accessed by the wiper terminal, plus Terminal B contact. The 8-bit data-word in the RDAC latch is decoded to select one of the 256 possible settings. The first connection of the wiper starts at Terminal B for the 0x00 data. This Terminal B connection has a wiper contact resistance of $45 \Omega$. The second connection (for a $10 \mathrm{k} \Omega$ part) is the first tap point, located at $84 \Omega\left[=\mathrm{R}_{A B}\right.$ (nominal resistance) $/ 256+\mathrm{R}_{\mathrm{w}}=84 \Omega+45 \Omega$ ] for the $0 \times 01$ data. The third connection is the next tap point, representing $78+45=$ $123 \Omega$ for the 0x02 data. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $10,006 \Omega$. The wiper does not directly connect to Terminal A. See Figure 21 for a simplified diagram of the equivalent RDAC circuit.
The general transfer equation determining the digitally programmed output resistance between the Wx and Bx terminals is

$$
\begin{equation*}
R_{W B}(D x)=(D x) / 256 \times R_{A B}+R_{W} \tag{1}
\end{equation*}
$$

where $D x$ is the data contained in the 8-bit RDACx latch, and $R_{A B}$ is the nominal end-to-end resistance.

For example, when $V_{B}=0 \mathrm{~V}$ and Terminal A is open circuited, the output resistance values are set as outlined in Table 7 for the RDAC latch codes (applies to the $10 \mathrm{k} \Omega$ potentiometer).

Table 7. Output Resistance Values for the RDAC Latch Codes$\mathrm{V}_{\mathrm{B}}=0 \mathrm{~V}$ and Terminal $\mathrm{A}=\mathrm{Open}$ Circuited

| D (Dec) | Rwв $\boldsymbol{( \Omega )}$ | Output State |
| :--- | :--- | :--- |
| 255 | 10006 | Full scale |
| 128 | 5045 | Midscale $(\overline{\mathrm{PR}}=0$ condition) |
| 1 | 84 | 1 LSB |
| 0 | 45 | Zero scale (wiper contact resistance) |

In the zero-scale condition, a finite total wiper resistance of $45 \Omega$ is present. Regardless of which setting the part is operating in, care should be taken to limit the current between Terminal A to Terminal B, Wiper W to Terminal A, and Wiper W to Terminal B, to the maximum continuous current of $\pm 5.65 \mathrm{~mA}(10 \mathrm{k} \Omega)$ or $\pm 1.35 \mathrm{~mA}(50 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ ) or pulse current of $\pm 20 \mathrm{~mA}$. Otherwise, degradation or possible destruction of the internal switch contact, can occur.

Like the mechanical potentiometer that the RDAC replaces, the RDAC is completely symmetrical. The resistance between Wiper W and Terminal A produces a digitally controlled resistance, $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, Terminal B should be tied to the wiper. Setting the resistance value for $\mathrm{R}_{\mathrm{wA}}$ starts at a maximum value of resistance and decreases as the data loaded to the latch is increased in value. The general transfer equation for this operation is

$$
\begin{equation*}
R_{W A}(D x)=(256-D x) / 256 \times R_{A B}+R_{W} \tag{2}
\end{equation*}
$$

where $D x$ is the data contained in the 8 -bit RDACx latch, and $R_{A B}$ is the nominal end-to-end resistance.
For example, when $V_{A}=0 \mathrm{~V}$ and Terminal B is tied to Wiper W, the output resistance values outlined in Table 8 are set for the RDAC latch codes.

Table 8. Output Resistance Values for the RDAC Latch Codes$\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ and Terminal B Tied to Wiper W

| D (DEC) | Rwa $^{\mathbf{( \Omega )}} \mathbf{~}$ | Output State |
| :--- | :--- | :--- |
| 255 | 84 | Full scale |
| 128 | 5045 | Midscale $(\overline{\mathrm{PR}}=0$ condition) |
| 1 | 10006 | 1 LSB |
| 0 | 10045 | Zero scale |

The typical distribution of $\mathrm{R}_{A B}$ from channel to channel matches to within $\pm 1 \%$. However, device-to-device matching is process lot dependent, having a $\pm 30 \%$ variation. The change in $\mathrm{R}_{A B}$ in terms of temperature has a $700 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient.

## AD5204/AD5206

## PROGRAMMING THE POTENTIOMETER DIVIDER VOLTAGE OUTPUT OPERATION

The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example, connecting Terminal A to 5 V and Terminal B to ground produces an output voltage at the wiper that can be any value from 0 V up to 1 LSB less than +5 V . Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the 256 -position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to Terminal A and Terminal B is

$$
\begin{equation*}
V_{W}(D x)=D x / 256 \times V_{A B}+V_{B} \tag{3}
\end{equation*}
$$

Operation of the digital potentiometer in the divider mode results in more accurate operation over temperature. In this mode, the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the drift improves to $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.


## DIGITAL INTERFACING

The AD5204/AD5206 each contain a standard 3-wire serial input control interface. The three inputs are clock (CLK), chip select input ( $\overline{\mathrm{CS}}$ ), and serial data input (SDI). The positive-edge-sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or by other suitable means. Figure 22 shows more detail of the internal digital circuitry. When $\overline{\mathrm{CS}}$ is taken active low, the clock loads data into the serial register on each positive clock edge (see Table 9). When using a positive ( $\mathrm{V}_{\mathrm{DD}}$ ) and negative ( $\mathrm{V}_{\mathrm{SS}}$ ) supply voltage, the logic levels are still referenced to digital ground (GND).
The serial data output (SDO) pin contains an open-drain n-channel FET. This output requires a pull-up resistor to transfer data to the SDI pin of the next package. The pull-up resistor termination voltage can be larger than the $V_{D D}$ supply of the AD5204. For example, the AD5204 can operate at $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, and the pull-up for the interface to the next device can be set at 5 V . This allows for daisy chaining several RDACs from a single-processor serial data line.
If a pull-up resistor is used to connect the SDI pin of the next device in the series, the clock period must be increased. Capacitive loading at the daisy-chain node (where SDO and SDI are connected) between the devices must be accounted for to successfully transfer data. When daisy chaining is used, the $\overline{\mathrm{CS}}$ should be kept low until all the bits of every package are clocked into their respective serial registers, ensuring that the address bits and data bits are in the proper decoding locations. This requires 22 bits of address and data complying to the dataword format outlined in Table 6 if two AD5204 4-channel RDACs are daisy-chained. During shutdown (SHDN), the SDO output pin is forced to the off (logic high state) position to disable power dissipation in the pull-up resistor. See Figure 24 for the equivalent SDO output circuit schematic.

Table 9. Input Logic Control Truth Table ${ }^{1}$

| CLK | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{P R}}$ | $\overline{\mathbf{S H D N}}$ | Register Activity |
| :--- | :--- | :--- | :--- | :--- |
| L | L | H | H | No SR effect; enables SDO pin. <br> P |
| L | H | H | Shift one bit in from the SDI pin. The <br> 11 th bit entered is shifted out of the <br> SDO pin. |  |
| X | P | H | H | Load SR data into the RDAC latch <br> based on A2, A1, AO decode (Table 10). |
| X | H | H | H | No operation. <br> X |
| X | L | H | Sets all RDAC latches to midscale; <br> wiper centered and SDO latch <br> cleared. <br> Latches all RDAC latches to 0x80. |  |
| X | H | P | H | Open circuits all A resistor terminals, <br> Connects Wiper W to Terminal B, and <br> turns off the SDO output transistor. |
| X | H | H | L |  |

Table 10. Address Decode Table

| A2 | A1 | A0 | Latch Decoded |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | RDAC 1 |
| 0 | 0 | 1 | RDAC 2 |
| 0 | 1 | 0 | RDAC 3 |
| 0 | 1 | 1 | RDAC 4 |
| 1 | 0 | 0 | RDAC 5 AD5206 only |
| 1 | 0 | 1 | RDAC 6 AD5206 only |

The data setup and data hold times in the specification table determine the data valid time requirements. The last 11 bits of the data-word entered into the serial register are held when $\overline{\mathrm{CS}}$ returns high. When $\overline{\mathrm{CS}}$ goes high, the address decoder is gated, enabling one of four or six positive-edge-triggered RDAC latches (see Figure 23 for details).


Figure 23. Equivalent Input Control Logic
The target RDAC latch is loaded with the last eight bits of the serial data-word, completing one DAC update. Four separate 8 -bit data-words must be clocked in to change all four VR settings.


Figure 24. Detail SDO Output Schematic of the AD5204
All digital pins ( $\overline{\mathrm{CS}}, \mathrm{SDI}, \mathrm{SDO}, \overline{\mathrm{PR}}, \overline{\mathrm{SHDN}}$, and CLK) are protected with a series input resistor and a parallel Zener ESD structure (see Figure 25).

[^0]
## AD5204/AD5206

## TEST CIRCUITS



Figure 25. ESD Protection of Digital Pins


Figure 26. ESD Protection of Resistor Terminals


Figure 27. Potentiometer Divider Nonlinearity Error Test Circuit (INL, DNL)


Figure 28. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)


Figure 29. Wiper Resistance Test Circuit


Figure 30. Power Supply Sensitivity Test Circuit (PSS, PSRR)


Figure 31. Inverting Programmable Gain Test Circuit


Figure 32. Noninverting Programmable Gain Test Circuit


Figure 33. Gain vs. Frequency Test Circuit


Figure 34. Incremental On-Resistance Test Circuit

## OUTLINE DIMENSIONS



Figure 36. 24-Lead Standard Small Outline Package [SOIC_W]

## AD5204/AD5206



ORDERING GUIDE

| Model ${ }^{1,2}$ | k $\Omega$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- | :--- |
| AD5204BN10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | $\mathrm{N}-24-1$ |
| AD5204BR10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BR10-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRZ10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRZ10-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRU10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRU10-REEL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ10-REEL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BCPZ10-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32-Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-3 |
| AD5204BCPZ10-REEL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 32-Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-3 |
| AD5204BN50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD5204BR50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BR50-REEL | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRZ50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |


| Model ${ }^{1,2}$ | k $\Omega$ | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: |
| AD5204BRZ50-REEL | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRU50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRU50-REEL | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRU50-REEL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ50-REEL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BN100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD5204BR100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BR100-REEL | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRZ100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRZ100-REEL | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5204BRU100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRU100-REEL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5204BRUZ100-R7 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BN10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD5206BR10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BR10-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRZ10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRZ10-REEL | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRU10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRU10-REEL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRUZ10 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRUZ10-RL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BN50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD5206BR50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BR50-REEL | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRZ50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRU50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRU50-REEL | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRU50-REEL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRUZ50 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRUZ50-REEL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BN100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Plastic Dual In-Line Package [PDIP] | N-24-1 |
| AD5206BR100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BR100-REEL | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRZ100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Standard Small Outline Package [SOIC_W] | RW-24 |
| AD5206BRU100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRU100-REEL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRUZ100 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |
| AD5206BRUZ100-RL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24 |

[^1]${ }^{2} Z=$ RoHS Compliant Part.

## AD5204/AD5206

## NOTES


[^0]:    ${ }^{1} \mathrm{P}=$ positive edge, $\mathrm{X}=$ don't care, $\mathrm{SR}=$ shift register.

[^1]:    ${ }^{1}$ The AD5204/AD5206 each contains 5,925 transistors. Die size is $92 \mathrm{mil} \times 114 \mathrm{mil}$, or $10,488 \mathrm{sq}$. mil.

