

# MoBL® 1-Mbit (64 K × 16) Static RAM

#### **Features**

■ Temperature ranges
□ Industrial: -40 °C to 85 °C

■ Very high speed: 55 ns

■ Wide voltage range: 2.2 V to 3.6 V■ Pin compatible with CY62127BV

■ Ultra-low active power

□ Typical active current: 0.85 mA at f = 1 MHz □ Typical active current: 5 mA at  $f = f_{MAX}$ 

■ Ultra-low standby power

■ Easy memory expansion with CE and OE features

■ Automatic power-down when deselected

Available in Pb-free 48-ball FBGA and 44-pin TSOP Type II packages

### **Functional Description**

The CY62127DV30 is a high-performance CMOS static RAM organized as 64 K words by 16-bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in

portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 90% when addresses are not toggling. The device can be put into standby mode reducing power consumption by more than 99% when deselected (CE HIGH or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both byte high enable and byte low enable are disabled (BHE, BLE HIGH) or during a write operation (CE LOW and WE LOW).

Writing to the device is accomplished by taking chip enable ( $\overline{\text{CE}}$ ) and write enable (WE) inputs LOW. If byte low enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ), is written into the location specified on the address pins (A $_0$  through A $_{15}$ ). If byte high enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$  through A $_{15}$ ).

Reading from the device is accomplished by taking chip enable (CE) and output enable (OE) LOW while forcing the write enable (WE) HIGH. If byte low enable (BLE) is LOW, then data from the memory location specified by the address pins appear on  $I/O_0$  to  $I/O_7$ . If byte high enable (BHE) is LOW, then data from memory appear on  $I/O_8$  to  $I/O_{15}$ . See the truth table at the back of this datasheet for a complete description of read and write modes.

#### Logic Block Diagram



Cypress Semiconductor Corporation
Document Number: 38-05229 Rev. \*L

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised October 3, 2011





#### **Contents**

| Product Portfolio              | 3 |
|--------------------------------|---|
| Pin Configurations             | 3 |
| Maximum Ratings                | 4 |
| Operating Range                | 4 |
| DC Electrical Characteristics  | 4 |
| Capacitance                    | 4 |
| Thermal Resistance             | 5 |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics | 5 |
| Switching Characteristics      | 6 |
| Truth Table                    | 9 |
|                                |   |

| Ordering Information                    | 10 |
|-----------------------------------------|----|
|                                         |    |
| Ordering Code Definitions               | 10 |
| Package Diagrams                        | 11 |
| Acronyms                                | 12 |
| Document Conventions                    | 12 |
| Units of Measure                        | 12 |
| Document History Page                   | 13 |
| Sales, Solutions, and Legal Information | 14 |
| Worldwide Sales and Design Support      | 14 |
| Products                                | 14 |
| PSoC Solutions                          | 14 |



#### **Product Portfolio**

|               |     |              |     |       | Power Dissipation               |     |                    |                                 |            |                    |     |
|---------------|-----|--------------|-----|-------|---------------------------------|-----|--------------------|---------------------------------|------------|--------------------|-----|
| Product       | Vcc | CC Range (V) |     | Speed | Operating, I <sub>CC</sub> (mA) |     |                    |                                 | Standby    | Iona (IIA)         |     |
| Floudet       |     |              |     | (ns)  | f = 1 MHz f = f <sub>MAX</sub>  |     |                    | - Standby I <sub>SB2</sub> (μA) |            |                    |     |
|               | Min | Тур          | Max |       | Typ <sup>[1]</sup>              | Max | Typ <sup>[1]</sup> | Max                             | Range      | Typ <sup>[1]</sup> | Max |
| CY62127DV30LL | 2.2 | 3.0          | 3.6 | 55    | 0.85                            | 1.5 | 5                  | 10                              | Industrial | 1.5                | 4   |

# **Pin Configurations**

|                      | F                    | BGA (1                    | op Vie                | ew) <sup>[2, 3</sup>  | 3]                  |   |
|----------------------|----------------------|---------------------------|-----------------------|-----------------------|---------------------|---|
| 1                    | 2                    | 3                         | 4                     | 5                     | 6                   |   |
| BLE                  | (OE)                 | $\left(A_{0}\right)$      | $\left(A_{1}\right)$  | $\left(A_{2}\right)$  | NC                  | Α |
| [I/O <sub>8</sub> ]  | BHE                  | $\bigcirc$ A <sub>3</sub> | $\left(A_{4}\right)$  | CE                    | (I/O <sub>0</sub> ) | В |
| [/O <sub>9</sub> ]   | (I/O <sub>10</sub> ) | $\left(A_{5}\right)$      | $\left(A_{6}\right)$  | (I/O <sub>1</sub> )   | (I/O <sub>2</sub> ) | С |
| V <sub>SS</sub>      | (I/O <sub>11</sub> ) | NC                        | Ay                    | (I/O <sub>3</sub> )   | $(V_{CC})$          | D |
| V <sub>CC</sub>      | (I/O <sub>12</sub> ) | DNU                       | (NC)                  | (I/O <sub>4</sub> )   | $(V_{SS})$          | Е |
| (I/O <sub>14</sub> ) | (I/O <sub>13</sub> ) | $\left(A_{14}\right)$     | $\left(A_{15}\right)$ | (I/O <sub>5</sub> )   | (I/Q <sub>6</sub> ) | F |
| [/O <sub>15</sub> ]  | NC                   | $\left(A_{12}\right)$     | $\left(A_{13}\right)$ | WE                    | (I/O <sub>7</sub> ) | G |
| NC                   | (A <sub>8</sub> )    | $\bigcirc$ A <sub>9</sub> | $\left(A_{10}\right)$ | $\left(A_{11}\right)$ | NC                  | Н |
|                      |                      |                           |                       |                       |                     | 1 |

| TSC                                                                 | OP II (Fo<br>Top Vi  | orward) <sup>[2, 3]</sup><br>iew_                                       |
|---------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------|
| A4 A3 LLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLLL                            |                      |                                                                         |
| A <sub>14</sub> L<br>A <sub>13</sub> L<br>A <sub>12</sub> L<br>NC L | 19<br>20<br>21<br>22 | 26 A <sub>9</sub><br>25 A <sub>10</sub><br>24 A <sub>11</sub><br>23 DNU |

- 1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.

  2. NC pins are not connected to the die. Expansion pins on FBGA Package: E4 2M, D3 4M, H1 8M, G2 16M, H6 32M

  3. Pin #23 of TSOP-II and E3 ball of FBGA are DNU, which have to be left floating or tied to Vss to ensure proper application.



### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature......-65 °C to +150 °C Ambient temperature with power applied ...... -55 °C to +125 °C

Supply voltage to ground potential .....-0.3 V to 3.9 V

| DC input voltage <sup>[4]</sup>                        | 0.3 V to V <sub>CC</sub> + 0.3 V |
|--------------------------------------------------------|----------------------------------|
| Output current into outputs (LOW) .                    | 20 mA                            |
| Static discharge voltage(per MIL-STD-883, method 3015) | > 2001 V                         |
| Latch-up current                                       | > 200 mA                         |

# **Operating Range**

| Range      | Ambient Temperature (T <sub>A</sub> ) | <b>V</b> cc <sup>[5]</sup> |
|------------|---------------------------------------|----------------------------|
| Industrial | −40 °C to +85 °C                      | 2.2 V to 3.6 V             |

#### **DC Electrical Characteristics**

Over the Operating Range

| Davamatan        | Description                                  | Took                                                                                                                                                                                                                                                                                                                                                                                            | Don ditions                            |     | Unit                      |                       |      |
|------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|---------------------------|-----------------------|------|
| Parameter        | Description                                  | lest                                                                                                                                                                                                                                                                                                                                                                                            | Conditions                             | Min | <b>Typ</b> <sup>[6]</sup> | Max                   | Unit |
| V <sub>OH</sub>  | Output HIGH voltage                          | $2.2 \leq V_{CC} \leq 2.7$                                                                                                                                                                                                                                                                                                                                                                      | $I_{OH} = -0.1 \text{ mA}$             | 2.0 | _                         | _                     | V    |
|                  |                                              | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                                                                                                                                                                                                        | $I_{OH} = -1.0 \text{ mA}$             | 2.4 | _                         | _                     |      |
| V <sub>OL</sub>  | Output LOW voltage                           | $2.2 \leq V_{CC} \leq 2.7$                                                                                                                                                                                                                                                                                                                                                                      | I <sub>OL</sub> = 0.1 mA               | _   | _                         | 0.4                   | V    |
|                  |                                              | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                                                                                                                                                                                                        | I <sub>OL</sub> = 2.1 mA               | _   | _                         | 0.4                   |      |
| V <sub>IH</sub>  | Input HIGH voltage                           | $2.2 \leq V_{CC} \leq 2.7$                                                                                                                                                                                                                                                                                                                                                                      | <u>.</u>                               | 1.8 | _                         | V <sub>CC</sub> + 0.3 | V    |
|                  |                                              | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                                                                                                                                                                                                        |                                        | 2.2 | _                         | V <sub>CC</sub> + 0.3 | ]    |
| $V_{IL}$         | Input LOW voltage                            | $2.2 \leq V_{CC} \leq 2.7$                                                                                                                                                                                                                                                                                                                                                                      | 2.2 ≤ V <sub>CC</sub> ≤ 2.7            |     | _                         | 0.6                   | V    |
|                  |                                              | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                                                                                                                                                                                                        | $2.7 \le V_{CC} \le 3.6$               |     | _                         | 0.8                   | ]    |
| I <sub>IX</sub>  | Input leakage current                        | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                                                                                                                                                                                                      |                                        | -1  | _                         | +1                    | μΑ   |
| l <sub>oz</sub>  | Output leakage current                       | $GND \le V_O \le V_{CC}$ , Ou                                                                                                                                                                                                                                                                                                                                                                   | tput disabled                          | -1  | _                         | +1                    | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> operating supply current     | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                                                                                                                                                                                                        | $V_{CC} = 3.6 \text{ V},$              | _   | 5                         | 10                    | mA   |
|                  |                                              | f = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OUT</sub> = 0 mA,<br>CMOS level | _   | 0.85                      | 1.5                   |      |
| I <sub>SB1</sub> | Automatic CE power-down current— CMOS Inputs | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V},$ $\text{V}_{\text{IN}} \le \underline{0.2}  \underline{\text{V}},  \underline{\text{f}} = \underline{\text{f}}_{\text{MAX}}  (\text{Add}_{\underline{\text{ress}}}  \text{and data only}),$ $\text{f} = 0  (\text{OE},  \text{WE},  \text{BHE}  \text{and BLE})$ |                                        | _   | 1.5                       | 4                     | μΑ   |
| I <sub>SB2</sub> | Automatic CE power-down current— CMOS Inputs | $\label{eq:continuous} \begin{split} \overline{CE} &\geq V_{CC} - 0.2 \text{ V, } V_{II} \\ V_{IN} &\leq 0.2 \text{ V, } f = 0,  V_{C} \end{split}$                                                                                                                                                                                                                                             |                                        | _   | 1.5                       | 4                     | μΑ   |

# Capacitance

| Parameter <sup>[7]</sup> | Description        | Test Conditions                                 | Max | Unit |
|--------------------------|--------------------|-------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance  | $T_A = 25  ^{\circ}\text{C}, f = 1  \text{MHz}$ | 8   | pF   |
| C <sub>OUT</sub>         | Output capacitance | $V_{CC} = V_{CC(typ)}$                          | 8   | pF   |

#### Notes

- V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns., V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   Full device operation requires linear ramp of V<sub>CC</sub> from 0 V to V<sub>CC(min)</sub> and V<sub>CC</sub> must be stable at V<sub>CC(min)</sub> for 500 μs.
   Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
   Tested initially and after any design or process changes that may affect these parameters.



#### **Thermal Resistance**

| Parameter <sup>[</sup> | Description Description                  | Test Conditions                        | FBGA | TSOP-II | Unit |
|------------------------|------------------------------------------|----------------------------------------|------|---------|------|
| $\theta_{\sf JA}$      | Thermal resistance (junction to ambient) | Still air, soldered on a 3 x 4.5 inch, | 55   | 76      | °C/W |
| $\theta$ JC            | Thermal resistance (junction to case)    | two-layer printed circuit board        | 12   | 11      | °C/W |

#### **AC Test Loads and Waveforms**





Equivalent to: THEVENIN EQUIVALENT

| Parameters      | 2.5 V (2.2 V – 2.7 V) | 3.0 V (2.7 V – 3.6 V) | Unit |
|-----------------|-----------------------|-----------------------|------|
| R1              | 16600                 | 1103                  | Ω    |
| R2              | 15400                 | 1554                  | Ω    |
| R <sub>TH</sub> | 8000                  | 645                   | Ω    |
| V <sub>TH</sub> | 1.20                  | 1.75                  | V    |

#### **Data Retention Characteristics**

| Parameter                      | Description                          | Conditions                                                                                                                                                          | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit |
|--------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|------|
| $V_{DR}$                       | V <sub>CC</sub> for data retention   |                                                                                                                                                                     | 1.5 | _                         | ı   | V    |
| I <sub>CCDR</sub>              | Data retention current               | $\begin{split} V_{CC} &= 1.5 \text{ V}, \overline{CE} \geq V_{CC} - 0.2 \text{ V}, \\ V_{IN} \geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V} \end{split}$ |     | _                         | 3   | μА   |
| t <sub>CDR</sub>               | Chip deselect to data retention time |                                                                                                                                                                     | 0   | _                         | 1   | ns   |
| t <sub>R</sub> <sup>[10]</sup> | Operation recovery time              |                                                                                                                                                                     | 55  | _                         | _   | ns   |

#### Data Retention Waveform<sup>[11]</sup>



<sup>Notes
8. Tested initially and after any design or process changes that may affect these parameters.
9. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
10. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> > 200 μs.
11. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the Chip Enable signals or by disabling both byte enable pins.</sup> 



# **Switching Characteristics**

(Over the Operating Range)

| Parameter <sup>[12]</sup>         | Description                                | CY62127 | CY62127DV30-55 |          |  |
|-----------------------------------|--------------------------------------------|---------|----------------|----------|--|
| Parameter                         | Description                                |         | Max            | Max Unit |  |
| Read Cycle                        |                                            |         |                | •        |  |
| t <sub>RC</sub>                   | Read cycle time                            | 55      | -              | ns       |  |
| t <sub>AA</sub>                   | Address to data valid                      | _       | 55             | ns       |  |
| t <sub>OHA</sub>                  | Data hold from address change              | 10      | -              | ns       |  |
| t <sub>ACE</sub>                  | CE LOW to data valid                       | _       | 55             | ns       |  |
| t <sub>DOE</sub>                  | OE LOW to data valid                       | _       | 25             | ns       |  |
| t <sub>LZOE</sub>                 | OE LOW to low Z <sup>[13]</sup>            | 5       | -              | ns       |  |
| t <sub>HZOE</sub>                 | OE HIGH to high Z <sup>[13, 14]</sup>      | _       | 20             | ns       |  |
| t <sub>LZCE</sub>                 | CE LOW to low Z <sup>[13]</sup>            | 10      | -              | ns       |  |
| t <sub>HZCE</sub>                 | CE HIGH to high Z <sup>[13, 14]</sup>      | _       | 20             | ns       |  |
| t <sub>PU</sub>                   | CE LOW to power-up                         | 0       | -              | ns       |  |
| t <sub>PD</sub>                   | CE HIGH to power-down                      | _       | 55             | ns       |  |
| t <sub>DBE</sub>                  | BLE/BHE LOW to data valid                  | _       | 55             | ns       |  |
| t <sub>LZBE</sub> <sup>[15]</sup> | BLE/BHE LOW to low Z <sup>[13]</sup>       | 5       | -              | ns       |  |
| t <sub>HZBE</sub>                 | BLE/BHE HIGH to high Z <sup>[13, 14]</sup> | _       | 20             | ns       |  |
| Write Cycle <sup>[16]</sup>       |                                            |         |                | •        |  |
| t <sub>WC</sub>                   | Write cycle time                           | 55      | -              | ns       |  |
| t <sub>SCE</sub>                  | CE LOW to write end                        | 40      | -              | ns       |  |
| t <sub>AW</sub>                   | Address setup to write end                 | 40      | -              | ns       |  |
| t <sub>HA</sub>                   | Address hold from write end                | 0       | -              | ns       |  |
| t <sub>SA</sub>                   | Address setup to write start               | 0       | -              | ns       |  |
| t <sub>PWE</sub>                  | WE pulse width                             | 40      | _              | ns       |  |
| t <sub>BW</sub>                   | BLE/BHE LOW to write end                   | 40      | _              | ns       |  |
| t <sub>SD</sub>                   | Data setup to write end                    | 25      | _              | ns       |  |
| t <sub>HD</sub>                   | Data hold from write end                   | 0       | _              | ns       |  |
| t <sub>HZWE</sub>                 | WE LOW to high Z <sup>[13, 14]</sup>       | _       | 20             | ns       |  |
| t <sub>LZWE</sub>                 | WE HIGH to low Z <sup>[13]</sup>           | 10      | _              | ns       |  |

#### Notes

Document Number: 38-05229 Rev. \*L Page 6 of 14

 <sup>12.</sup> Test conditions assume signal transition time of 1V/ns or less, timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>.
 13. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.
 14. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state.
 15. If both byte enables are toggled together, this value is 10 ns.

<sup>16.</sup> The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.



#### **Switching Waveforms**





Figure 2. Read Cycle No. 2 (OE Controlled)[17, 18, 19]



Figure 3. Write Cycle No. 1 ( $\overline{\text{WE}}$  Controlled)[20, 21, 22, 23, 24]



- 17. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE} = V_{IL}$ .
- 18. WE is HIGH for Read cycle.
- 19. Address valid prior to or coincident with  $\overline{CE}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW.
- 20. t<sub>HZOE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high</u>-impedance state.

  21. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates

- 22. Data I/O is high-impedance if  $\overline{OE} = V_{IH}$ .

  23. If  $\overline{CE}$  goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.

  24. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.



#### Switching Waveforms (continued)

Figure 4. Write Cycle No. 2 ( $\overline{\text{CE}}$  Controlled)[25, 26, 27, 28, 29]



Figure 5. Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)[28, 29]



#### Notes

- 25. t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high-impedance</u> state.
  26. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates

- 27. Data I/O is high-impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .

  28. If  $\overline{\text{CE}}$  goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.

  29. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.



#### **Switching Waveforms** (continued)

Figure 6. Write Cycle No. 4 (BHE-/BLE-controlled, OE LOW)[30, 31]



#### **Truth Table**

| CE | WE | OE | BHE | BLE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode                  | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|-----------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Deselect/Power-down   | Standby (I <sub>SB</sub> ) |
| Х  | Х  | Х  | Н   | Н   | High Z                             | High Z                              | Deselect/Power-down   | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | L   | L   | Data Out                           | Data Out                            | Read All bits         | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out                           | High Z                              | Read Lower Byte Only  | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | High Z                             | Data Out                            | Read Upper Byte Only  | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High Z                             | High Z                              | Output Disabled       | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | L   | Data In                            | Data In                             | Write                 | Active (I <sub>CC</sub> )  |
| L  | Ĺ  | Х  | Η   | L   | Data In                            | High Z                              | Write Lower Byte Only | Active (I <sub>CC</sub> )  |
| L  | Ĺ  | Х  | L   | Η   | High Z                             | Data In                             | Write Upper Byte Only | Active (I <sub>CC</sub> )  |



### **Ordering Information**

Cypress offers other versions of this type of product in many different configurations and features. The below table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at www.cypress.com and see product summary page at http://www.cypress.com/products or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed (ns) | Croering Code        |          | Package Type                                          | Operating<br>Range |
|------------|----------------------|----------|-------------------------------------------------------|--------------------|
| 55         | CY62127DV30LL-55BVXI | 51-85150 | 48-ball fine pitch BGA (6 mm × 8 mm × 1 mm) (Pb-free) | Industrial         |
| 55         | CY62127DV30LL-55ZXI  | 51-85087 | 44-pin TSOP-II (Pb-free)                              | Industrial         |

#### **Ordering Code Definitions**



Document Number: 38-05229 Rev. \*L Page 10 of 14



### **Package Diagrams**















# **Acronyms**

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | byte high enable                        |
| BLE     | byte low enable                         |
| CMOS    | complementary metal oxide semiconductor |
| CE      | chip enable                             |
| I/O     | input/output                            |
| ŌĒ      | output enable                           |
| SRAM    | static random access memory             |
| TSOP    | thin small outline package              |
| FBGA    | fine-pitch ball grid array              |
| WE      | write enable                            |

### **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| ns     | nanosecond      |  |  |  |
| V      | volt            |  |  |  |
| μA     | microampere     |  |  |  |
| mA     | milliampere     |  |  |  |
| pF     | picofarad       |  |  |  |
| °C     | degree Celsius  |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| Revision         ECN         Orig. of Change         Submission Date         Description of Change           ***         117690         JUI         08/27/02         New Datasheet           *A         127311         MPR         06/13/03         Changed From Advanced Status to Preliminary Changed Isb2 to 5 μA (L), 4 μA (LL) (Changed Isb2 to 5 μA (L), 4 μA (LL) (Changed Isb2 to 5 μA (L), 3 μA (LL) (Changed Icor from 6 pF to 8 pF)           *B         128341         JUI         07/22/03         Changed from Preliminary to Final Add 70-ns speed, updated ordering information           *C         129000         CDY         08/29/03         Changed Icc 1 MHz typ from 0.5 mA to 0.85 mA           *D         316039         PCI         See ECN         Added 45-ns Speed Bin in AC, DC and Ordering Information Added Footnote #8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z           *E         346982         AJU         See ECN         Added 56-pin QFN package           *F         369955         SYT         See ECN         Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> , I <sub>OZ</sub> , I <sub>SB1</sub> and I <sub>SB2</sub> in the I Page #2 and the DC Electrical Characteristics table on I Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin           *G         457685         NXR         See ECN         Removed 56-pin QFN package from produc | Document Title: CY62127DV30 MoBL <sup>®</sup> 1-MBit (64 K × 16) Static RAM<br>Document Number: 38-05229 |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|
| *A 127311 MPR 06/13/03 Changed From Advanced Status to Preliminary Changed Isb2 to 5 μA (L), 4 μA (LL) Changed Iccdr to 4 μA (L), 3 μA (LL) Changed Cin from 6 pF to 8 pF  *B 128341 JUI 07/22/03 Changed from Preliminary to Final Add 70-ns speed, updated ordering information  *C 129000 CDY 08/29/03 Changed Icc 1 MHz typ from 0.5 mA to 0.85 mA  *D 316039 PCI See ECN Added 45-ns Speed Bin in AC, DC and Ordering Information Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z  *E 346982 AJU See ECN Added 56-pin QFN package  *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the I Page #2 and the DC Electrical Characteristics table on I Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                          |  |  |  |
| Changed Isb2 to 5 μA (L), 4 μA (LL) Changed Iccdr to 4 μA (L), 3 μA (LL) Changed Cin from 6 pF to 8 pF  *B 128341 JUI 07/22/03 Changed from Preliminary to Final Add 70-ns speed, updated ordering information  *C 129000 CDY 08/29/03 Changed Icc 1 MHz typ from 0.5 mA to 0.85 mA  *D 316039 PCI See ECN Added 45-ns Speed Bin in AC, DC and Ordering Informated Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z  *E 346982 AJU See ECN Added 56-pin QFN package  *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the IP age #2 and the DC Electrical Characteristics table on Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                          |  |  |  |
| Add 70-ns speed, updated ordering information  *C 129000 CDY 08/29/03 Changed Icc 1 MHz typ from 0.5 mA to 0.85 mA  *D 316039 PCI See ECN Added 45-ns Speed Bin in AC, DC and Ordering Information Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z  *E 346982 AJU See ECN Added 56-pin QFN package  *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the IP Page #2 and the DC Electrical Characteristics table on Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                          |  |  |  |
| *D 316039 PCI See ECN Added 45-ns Speed Bin in AC, DC and Ordering Informal Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z  *E 346982 AJU See ECN Added 56-pin QFN package  *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the IP Page #2 and the DC Electrical Characteristics table on IP Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                          |  |  |  |
| Added Footnote # 8 on page #4 Added Lead-Free Package ordering information on page Changed 44-lead TSOP-II package name from Z44 to Z  *E 346982 AJU See ECN Added 56-pin QFN package  *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the I Page #2 and the DC Electrical Characteristics table on I Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                          |  |  |  |
| *F 369955 SYT See ECN Added Temperature Ranges in the Features Section on Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the I Page #2 and the DC Electrical Characteristics table on I Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | je# 9                                                                                                    |  |  |  |
| Added Automotive Specs for I <sub>IX</sub> ,I <sub>OZ</sub> ,I <sub>SB1</sub> and I <sub>SB2</sub> in the I Page #2 and the DC Electrical Characteristics table on I Added Automotive spec for I <sub>CCDR</sub> in the Data Retention on Page# 5 Added Pb-Free Automotive parts for 55 ns Speed bin  *G 457685 NXR See ECN Removed 56-pin QFN package from product offering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                          |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Product portfolio on Page# 4                                                                             |  |  |  |
| Updated ordering Information Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                          |  |  |  |
| *H 470383 NXR See ECN Changed pin #23 of TSOP II from NC to DNU and upda                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ated footnote #2                                                                                         |  |  |  |
| *I 2897885 RAME/NIKM 03/22/10 Removed inactive parts from the ordering information tab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ble. Updated package                                                                                     |  |  |  |
| *J 3010373 AJU 08/20/2010 Updated Features Updated Product Portfolio Updated Operating Range Updated DC Electrical Characteristics Updated Data Retention Characteristics Updated Switching Characteristics Updated Ordering Information Added Ordering Code Definitions Minor edits and updated in new template                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                          |  |  |  |
| *K 3329789 RAME 07/27/11 Removed references to AN1064 SRAM system guidelin Updated template according to current CY standards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nes.                                                                                                     |  |  |  |
| *L 3393183 RAME 10/03/11 Post to web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                          |  |  |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc

Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-05229 Rev. \*L Revised October 3, 2011 Page 14 of 14

All products and company names mentioned in this document may be the trademarks of their respective holders.