## FEATURES

Low noise ( $\mathbf{0 . 1} \mathbf{~ H z}$ to $\mathbf{1 0 ~ H z}$ )
ADR420: $1.75 \mu \mathrm{~V}$ p-p
ADR421: $1.75 \mu \mathrm{~V}$ p-p
ADR423: $\mathbf{2 . 0} \boldsymbol{\mu} \mathrm{V}$ p-p
ADR425: $3.4 \mu \mathrm{~V}$ p-p
Low temperature coefficient: $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
Long-term stability: $\mathbf{5 0}$ ppm/1000 hours
Load regulation: $70 \mathrm{ppm} / \mathrm{mA}$
Line regulation: 35 ppm/V
Low hysteresis: $\mathbf{4 0} \mathbf{~ p p m}$ typical
Wide operating range
ADR420: 4 V to 18 V
ADR421: 4.5 V to 18 V
ADR423: 5 V to 18 V
ADR425: 7 V to 18 V
Quiescent current: 0.5 mA maximum
High output current: 10 mA
Wide temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## APPLICATIONS

Precision data acquisition systems
High resolution converters
Battery-powered instrumentation
Portable medical instruments
Industrial process control systems
Precision instruments
Optical network control circuits

## PIN CONFIGURATION

| TP 1 | ADR420/ <br> ADR421/ <br> ADR423/ <br> ADR425 <br> TOP VIEW (Not to Scale) | 8 TP |
| :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ |  | 7 |
|  |  |  |
| NIC 3 |  | 6 v |
| GND 4 |  | 5 TRIM |
| NIC = NO INTERNAL CONNECTION <br> TP = TEST PIN (DO NOT CONNECT) |  |  |
|  |  |  |  |
| Figure 1. 8-Lead SOIC, 8-Lead |  |  |

## GENERAL DESCRIPTION

The ADR42x are a series of ultraprecision, second generation eXtra implanted junction FET (XFET) voltage references featuring low noise, high accuracy, and excellent long-term stability in SOIC and MSOP footprints.
Patented temperature drift curvature correction technique and XFET technology minimize nonlinearity of the voltage change with temperature. The XFET architecture offers superior accuracy and thermal hysteresis to the band gap references. It also operates at lower power and lower supply headroom than the buried Zener references.

The superb noise and the stable and accurate characteristics of the ADR42x make them ideal for precision conversion applications such as optical networks and medical equipment. The ADR42x trim terminal can also be used to adjust the output voltage over a $\pm 0.5 \%$ range without compromising any other performance. The ADR42x series voltage references offer two electrical grades and are specified over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Devices have 8 -lead SOIC or $30 \%$ smaller, 8 -lead MSOP packages.

## ADR42x PRODUCTS

Table 1.

|  |  | Initial Accuracy |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Model | Output Voltage, $\mathbf{V}_{\text {out }} \mathbf{( V )}$ | $\mathbf{m V}$ | $\%$ | Temperature Coefficient $\left(\mathbf{p p m} /{ }^{\circ} \mathbf{C}\right.$ ) |
| ADR420 | 2.048 | 1,3 | $0.05,0.15$ | 3,10 |
| ADR421 | 2.50 | 1,3 | $0.04,0.12$ | 3,10 |
| ADR423 | 3.00 | $1.5,4$ | $0.04,0.13$ | 3,10 |
| ADR425 | 5.00 | 2,6 | $0.04,0.12$ | 3,10 |

Rev. H
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADR420/ADR421/ADR423/ADR425

## TABLE OF CONTENTS

Features .....  1
Applications. ..... 1
Pin Configuration ..... 1
General Description .....  1
ADR42x Products .....  1
Revision History ..... 2
Specifications ..... 3
ADR420 Electrical Specifications ..... 3
ADR421 Electrical Specifications .....  4
ADR423 Electrical Specifications. ..... 5
ADR425 Electrical Specifications ..... 6
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Terminology ..... 15
Theory of Operation ..... 16
Device Power Dissipation Considerations ..... 16
REVISION HISTORY
6/07-Rev. G to Rev. H
Changes to Table 2 .....  3
Changes to Table 3 ..... 4
Changes to Table 4 ..... 5
Changes to Table 5 ..... 6
Updated Outline Dimensions ..... 21
Changes to Ordering Guide ..... 22
6/05—Rev. F to Rev. G
Changes to Table 1 .....  1
Changes to Ordering Guide ..... 22
2/05-Rev. E to Rev. F
Updated Format ..... Universal
Updated Outline Dimensions ..... 21
Changes to Ordering Guide ..... 22
7/04—Rev. D to Rev. E
Changes to Ordering Guide ..... 5

3/04—Rev. C to Rev. D

3/04—Rev. C to Rev. D

3/04—Rev. C to Rev. D

Changes to Table I

Changes to Table I

Changes to Table I .....  .....  1 .....  .....  1 .....  .....  1
Changes to Ordering Guide
Changes to Ordering Guide
Changes to Ordering Guide ..... 4 ..... 4 ..... 4
Updated Outline Dimensions
Updated Outline Dimensions
Updated Outline Dimensions ..... 16 ..... 16 ..... 16 - - -
Basic Voltage Reference Connections ..... 16
Noise Performance ..... 16
Turn-On Time ..... 16
Applications ..... 17
Output Adjustment ..... 17
Reference for Converters in Optical Network Control Circuits ..... 17
A Negative Precision Reference Without Precision Resistors ..... 17
High Voltage Floating Current Source ..... 18
Kelvin Connections ..... 18
Dual-Polarity References ..... 18
Programmable Current Source ..... 19
Programmable DAC Reference Voltage ..... 19
Precision Voltage Reference for Data Converters ..... 20
Precision Boosted Output Regulator ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 22
1/03-Rev. B to Rev. C
Changed Mini_SOIC to MSOP .Universal
Changes to Ordering Guide .....  4
Corrections to Y-axis labels in TPCs 21 and 24 .....  9
Enhancement to Figure 13 ..... 15
Updated Outline Dimensions ..... 16
3/02-Rev. A to Rev. B
Edits to Ordering Guide ..... 4
Deletion of Precision Voltage Regulator section ..... 15
Addition of Precision Boosted Output Regulator section ..... 15
Addition of Figure 13. ..... 15
10/01-Rev. 0 to Rev. A
Addition of ADR423 and ADR425 to ADR420/ADR421. ..... Universal
5/01-Revision 0: Initial Version

## SPECIFICATIONS

## ADR420 ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ to $15.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT VOLTAGE <br> A Grade <br> B Grade | Vout |  | $\begin{aligned} & 2.045 \\ & 2.047 \end{aligned}$ | $\begin{aligned} & 2.048 \\ & 2.048 \end{aligned}$ | $\begin{aligned} & 2.051 \\ & 2.049 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| INITIAL ACCURACY <br> A Grade <br> B Grade | Vouterr |  | $\begin{aligned} & -3 \\ & -0.15 \\ & -1 \\ & -0.05 \end{aligned}$ |  | $\begin{aligned} & +3 \\ & +0.15 \\ & +1 \\ & +0.05 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \% \\ & \mathrm{mV} \\ & \% \end{aligned}$ |
| TEMPERATURE COEFFICIENT <br> A Grade <br> B Grade | TCV ${ }_{\text {out }}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 10 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathrm{ppm}{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| SUPPLY VOLTAGE HEADROOM | $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}$ |  | 2 |  |  | V |
| LINE REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V} \text { to } 18 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 35 | ppm/V |
| LOAD REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{l}$ L | $\begin{aligned} & \mathrm{I}=0 \mathrm{~mA} \text { to } 10 \mathrm{~mA}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 70 | ppm/mA |
| QUIESCENT CURRENT | $\mathrm{I}_{\mathrm{in}}$ | No load $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | 390 | $\begin{aligned} & \hline 500 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| VOLTAGE NOISE | $\mathrm{e}_{\mathrm{N}} \mathrm{p}-\mathrm{p}$ | 0.1 Hz to 10 Hz |  | 1.75 |  | $\mu \vee \mathrm{p}$-p |
| VOLTAGE NOISE DENSITY | $\mathrm{e}_{\mathrm{N}}$ | 1 kHz |  | 60 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| TURN-ON SETTLING TIME | $\mathrm{t}_{\mathrm{R}}$ |  |  | 10 |  | $\mu \mathrm{s}$ |
| LONG-TERM STABILITY | $\Delta \mathrm{V}_{\text {OUT }}$ | 1000 hours |  | 50 |  | ppm |
| OUTPUT VOLTAGE HYSTERESIS | Vout_HYS |  |  | 40 |  | ppm |
| RIPPLE REJECTION RATIO | RRR | $\mathrm{fiN}_{\text {}}=1 \mathrm{kHz}$ |  | -75 |  | dB |
| SHORT CIRCUIT TO GND | ISC |  |  | 27 |  | mA |

## ADR420/ADR421/ADR423/ADR425

## ADR421 ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ to $15.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT VOLTAGE <br> A Grade <br> B Grade | Vout |  | $\begin{aligned} & 2.497 \\ & 2.499 \end{aligned}$ | $\begin{aligned} & 2.500 \\ & 2.500 \end{aligned}$ | $\begin{aligned} & 2.503 \\ & 2.501 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| INITIAL ACCURACY <br> A Grade <br> B Grade | Vouterr |  | $\begin{aligned} & -3 \\ & -0.12 \\ & -1 \\ & -0.04 \end{aligned}$ |  | $\begin{aligned} & +3 \\ & +0.12 \\ & +1 \\ & +0.04 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \% \\ & \mathrm{mV} \\ & \% \end{aligned}$ |
| TEMPERATURE COEFFICIENT <br> A Grade <br> B Grade | TCV ${ }_{\text {out }}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 3 \end{aligned}$ | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| SUPPLY VOLTAGE HEADROOM | $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}$ |  | 2 |  |  | V |
| LINE REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V} \text { to } 18 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 35 | ppm/V |
| LOAD REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{I}_{\mathrm{L}}$ | $\begin{aligned} & \mathrm{IL}=0 \mathrm{~mA} \text { to } 10 \mathrm{~mA}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 70 | ppm/mA |
| QUIESCENT CURRENT | lin | No load $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | 390 | $\begin{aligned} & \hline 500 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| VOLTAGE NOISE | $e_{N} p-p$ | 0.1 Hz to 10 Hz |  | 1.75 |  | $\mu \mathrm{V}$ p-p |
| VOLTAGE NOISE DENSITY | $\mathrm{e}_{\mathrm{N}}$ | 1 kHz |  | 80 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| TURN-ON SETTLING TIME | $\mathrm{t}_{\mathrm{R}}$ |  |  | 10 |  | $\mu \mathrm{s}$ |
| LONG-TERM STABILITY | $\Delta \mathrm{V}_{\text {OUT }}$ | 1000 hours |  | 50 |  | ppm |
| OUTPUT VOLTAGE HYSTERESIS | Vout_HYS |  |  | 40 |  | ppm |
| RIPPLE REJECTION RATIO | RRR | $\mathrm{fiN}_{\text {}}=1 \mathrm{kHz}$ |  | -75 |  | dB |
| SHORT CIRCUIT TO GND | ISC |  |  | 27 |  | mA |

## ADR423 ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ to $15.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 4.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT VOLTAGE <br> A Grade <br> B Grade | Vout |  | $\begin{aligned} & 2.996 \\ & 2.9985 \end{aligned}$ | $\begin{aligned} & 3.000 \\ & 3.000 \end{aligned}$ | $\begin{aligned} & 3.004 \\ & 3.0015 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| INITIAL ACCURACY <br> A Grade <br> B Grade | Vouterr |  | $\begin{aligned} & -4 \\ & -0.13 \\ & -1.5 \\ & -0.04 \end{aligned}$ |  | $\begin{aligned} & +4 \\ & +0.13 \\ & +1.5 \\ & +0.04 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \% \\ & \mathrm{mV} \\ & \% \end{aligned}$ |
| TEMPERATURE COEFFICIENT <br> A Grade <br> B Grade | TCV ${ }_{\text {out }}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 3 \end{aligned}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| SUPPLY VOLTAGE HEADROOM | $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}$ |  | 2 |  |  | V |
| LINE REGULATION | $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V} \text { to } 18 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 35 | ppm/V |
| LOAD REGULATION | $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{l}_{\text {L }}$ | $\begin{aligned} & \mathrm{I}=0 \mathrm{~mA} \text { to } 10 \mathrm{~mA}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 70 | ppm/mA |
| QUIESCENT CURRENT | In | No load $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | 390 | $\begin{aligned} & \hline 500 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| VOLTAGE NOISE | $e_{N} \mathrm{p}-\mathrm{p}$ | 0.1 Hz to 10 Hz |  | 2 |  | $\mu \mathrm{V}$ p-p |
| VOLTAGE NOISE DENSITY | $\mathrm{e}_{\mathrm{N}}$ | 1 kHz |  | 90 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| TURN-ON SETTLING TIME | $\mathrm{t}_{\mathrm{R}}$ |  |  | 10 |  | $\mu \mathrm{s}$ |
| LONG-TERM STABILITY | $\Delta \mathrm{V}_{\text {OUT }}$ | 1000 hours |  | 50 |  | ppm |
| OUTPUT VOLTAGE HYSTERESIS | Vout_hYs |  |  | 40 |  | ppm |
| RIPPLE REJECTION RATIO | RRR | $\mathrm{fiN}_{\text {I }}=1 \mathrm{kHz}$ |  | -75 |  | dB |
| SHORT CIRCUIT TO GND | ISC |  |  | 27 |  | mA |

## ADR420/ADR421/ADR423/ADR425

## ADR425 ELECTRICAL SPECIFICATIONS

$\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ to $15.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT VOLTAGE <br> A Grade <br> B Grade | Vout |  | $\begin{aligned} & 4.994 \\ & 4.998 \end{aligned}$ | $\begin{aligned} & 5.000 \\ & 5.000 \end{aligned}$ | $\begin{aligned} & 5.006 \\ & 5.002 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| INITIAL ACCURACY <br> A Grade <br> B Grade | Vouterr |  | $\begin{aligned} & -6 \\ & -0.12 \\ & -2 \\ & -0.04 \end{aligned}$ |  | $\begin{aligned} & +6 \\ & +0.12 \\ & +2 \\ & +0.04 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \% \\ & \mathrm{mV} \\ & \% \end{aligned}$ |
| TEMPERATURE COEFFICIENT <br> A Grade <br> B Grade | TCV ${ }_{\text {out }}$ | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 10 \\ & 3 \end{aligned}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| SUPPLY VOLTAGE HEADROOM | $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {O }}$ |  | 2 |  |  | V |
| LINE REGULATION | $\Delta \mathrm{V}_{\mathrm{o}} / \Delta \mathrm{V}_{\text {IN }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=7 \mathrm{~V} \text { to } 18 \mathrm{~V}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  | 10 | 35 | ppm/V |
| LOAD REGULATION | $\Delta \mathrm{V}_{\mathrm{o}} / \Delta \mathrm{I}_{\mathrm{L}}$ | $\begin{aligned} & \mathrm{I}=0 \mathrm{~mA} \text { to } 10 \mathrm{~mA}, \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ |  |  | 70 | ppm/mA |
| QUIESCENT CURRENT | lin | No load $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ |  | 390 | $\begin{aligned} & \hline 500 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| VOLTAGE NOISE | $e_{\text {e }} p-p$ | 0.1 Hz to 10 Hz |  | 3.4 |  | $\mu \mathrm{V}$ p-p |
| VOLTAGE NOISE DENSITY | $\mathrm{e}_{\mathrm{N}}$ | 1 kHz |  | 110 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| TURN-ON SETTLING TIME | $\mathrm{t}_{\mathrm{R}}$ |  |  | 10 |  | $\mu \mathrm{s}$ |
| LONG-TERM STABILITY | $\Delta \mathrm{V}_{0}$ | 1000 hours |  | 50 |  | ppm |
| OUTPUT VOLTAGE HYSTERESIS | Vo_HYs |  |  | 40 |  | ppm |
| RIPPLE REJECTION RATIO | RRR | $\mathrm{fiN}_{\text {I }}=1 \mathrm{kHz}$ |  | -75 |  | dB |
| SHORT CIRCUIT TO GND | Isc |  |  | 27 |  | mA |

## ADR420/ADR421/ADR423/ADR425

## ABSOLUTE MAXIMUM RATINGS

These ratings apply at $25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 18 V |
| Output Short-Circuit Duration to GND | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) | $300^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for devices soldered in the circuit board for surfacemount packages.

Table 7.

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead MSOP (RM) | 190 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC (R) | 130 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## ADR420/ADR421/ADR423/ADR425

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. 8-Lead SOIC, 8-Lead MSOP Pin Configuration
Table 8. Pin Function Descriptions
\(\left.\left.$$
\begin{array}{l|l|l}\hline \text { Pin No. } & \text { Mnemonic } & \text { Description } \\
\hline 1,8 & \text { TP } & \begin{array}{l}\text { Test Pin. There are actual connections in TP pins, but they are reserved for factory testing purposes. Users should not } \\
\text { connect anything to TP pins; otherwise, the device may not function properly. } \\
\text { Input Voltage. }\end{array} \\
2 & \text { VIN } & \text { NIC } \\
3,7 & \begin{array}{l}\text { No Internal Connect. NICs have no internal connections. } \\
4 \\
5\end{array} & \text { Ground Pin }=0 \mathrm{~V} .\end{array}
$$\right] \begin{array}{l}Trim Terminal. It can be used to adjust the output voltage over a \pm 0.5 \% range without affecting the temperature <br>

coefficient.\end{array}\right] .\)| Output Voltage. |
| :--- |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. ADR420 Typical Output Voltage vs. Temperature


Figure 4. ADR421 Typical Output Voltage vs. Temperature


Figure 5. ADR423 Typical Output Voltage vs. Temperature


Figure 6. ADR425 Typical Output Voltage vs. Temperature


Figure 7. ADR420 Supply Current vs. Input Voltage


Figure 8. ADR421 Supply Current vs. Input Voltage

## ADR420/ADR421/ADR423/ADR425



Figure 9. ADR423 Supply Current vs. Input Voltage


Figure 10. ADR425 Supply Current vs. Input Voltage


Figure 11. ADR420 Load Regulation vs. Temperature


Figure 12. ADR421 Load Regulation vs. Temperature


Figure 13. ADR423 Load Regulation vs. Temperature


Figure 14. ADR425 Load Regulation vs. Temperature


Figure 15. ADR420 Line Regulation vs. Temperature


Figure 16. ADR421 Line Regulation vs. Temperature


Figure 17. ADR423 Line Regulation vs. Temperature


Figure 18. ADR425 Line Regulation vs. Temperature


Figure 19. ADR420 Minimum Input/Output Voltage Differential vs. Load Current


Figure 20. ADR421 Minimum Input/Output Voltage Differential vs. Load Current

## ADR420/ADR421/ADR423/ADR425



Figure 21. ADR423 Minimum Input/Output Voltage Differential vs. Load Current


Figure 22. ADR425 Minimum Input/Output Voltage Differential vs. Load Current


Figure 23. ADR421 Typical Hysteresis


Figure 24. ADR421 Typical Noise Voltage 0.1 Hz to 10 Hz


Figure 25. Typical Noise Voltage 10 Hz to 10 kHz


Figure 26. Voltage Noise Density vs. Frequency


Figure 27. ADR421 Line Transient Response, no $C_{\text {BYPASS }}$


Figure 28. ADR421 Line Transient Response, $C_{\text {BYPASS }}=0.1 \mu F$


Figure 29. ADR421 Load Transient Response, no $C_{L}$


Figure 30. ADR421 Load Transient Response, $C_{L}=100 \mathrm{nF}$


Figure 31. ADR421 Turn-Off Response


Figure 32. ADR421 Turn-On Response


Figure 33. ADR421 Turn-Off Response


Figure 34. ADR421 Turn-On Response


Figure 35. ADR421 Turn-On/Turn-Off Response


Figure 36. Output Impedance vs. Frequency


Figure 37. Ripple Rejection vs. Frequency

## TERMINOLOGY

## Temperature Coefficient

The change of output voltage over the operating temperature range is normalized by the output voltage at $25^{\circ} \mathrm{C}$, and expressed in ppm $/{ }^{\circ} \mathrm{C}$ as

$$
T C V_{\text {OUT }}\left(p p m /{ }^{\circ} \mathrm{C}\right)=\frac{V_{\text {OUT }}\left(T_{2}\right)-V_{\text {OUT }}\left(T_{1}\right)}{V_{\text {OUT }}\left(25^{\circ} \mathrm{C}\right) \times\left(T_{2}-T_{1}\right)} \times 10^{6}
$$

where:
$V_{\text {out }}\left(25^{\circ} \mathrm{C}\right)=$ Vout at $25^{\circ} \mathrm{C}$.
$\operatorname{Vout}\left(T_{1}\right)=\operatorname{Vout}$ at Temperature 1.
$\operatorname{Vout}\left(T_{2}\right)=\operatorname{Vout}$ at Temperature 2.

## Line Regulation

The change in output voltage due to a specified change in input voltage. It includes the effects of self-heating. Line regulation is expressed in either percent per volt, parts per million per volt, or microvolts per volt change in input voltage.

## Load Regulation

The change in output voltage due to a specified change in load current. It includes the effects of self-heating. Load regulation is expressed in either microvolts per milliampere, parts per million per milliampere, or ohms of dc output resistance.

## Long-Term Stability

Typical shift of output voltage at $25^{\circ} \mathrm{C}$ on a sample of parts subjected to operation life test of 1000 hours at $125^{\circ} \mathrm{C}$.

$$
\begin{aligned}
& \Delta V_{\text {OUT }}=V_{\text {OUT }}\left(t_{0}\right)-V_{\text {OUT }}\left(t_{1}\right) \\
& \Delta V_{\text {OUT }}(p p m)=\frac{V_{\text {OUT }}\left(t_{0}\right)-V_{\text {OUT }}\left(t_{1}\right)}{V_{\text {OUT }}\left(t_{0}\right)} \times 10^{6}
\end{aligned}
$$

where:
$\operatorname{Vout}\left(t_{0}\right)=$ Vout at $25^{\circ} \mathrm{C}$ at Time 0.
$\operatorname{Vout}\left(t_{1}\right)=$ Vout at $25^{\circ} \mathrm{C}$ after 1000 hours operation at $125^{\circ} \mathrm{C}$.

## Thermal Hysteresis

The change of output voltage after the device is cycled through temperatures from $+25^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and back to $+25^{\circ} \mathrm{C}$. This is a typical value from a sample of parts put through such a cycle.

$$
\begin{aligned}
& V_{\text {OUT_HYS }=V_{\text {OUT }}\left(25^{\circ} \mathrm{C}\right)-V_{\text {OUT_TC }}} \\
& V_{\text {OUT_HYS }}(p p m)=\frac{V_{\text {OUT }}\left(25^{\circ} \mathrm{C}\right)-V_{\text {OUT_TC }}}{V_{\text {OUT }}\left(25^{\circ} \mathrm{C}\right)} \times 10^{6}
\end{aligned}
$$

where:
$\operatorname{Vout}\left(25^{\circ} \mathrm{C}\right)=$ Vout at $25^{\circ} \mathrm{C}$.
$V_{\text {out_tC }}=$ Vout at $25^{\circ} \mathrm{C}$ after temperature cycle at $+25^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and back to $+25^{\circ} \mathrm{C}$.

## Input Capacitor

Input capacitors are not required on the ADR42x. There is no limit for the value of the capacitor used on the input, but a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor on the input improves transient response in applications where the supply suddenly changes. An additional $0.1 \mu \mathrm{~F}$ capacitor in parallel also helps to reduce noise from the supply.

## Output Capacitor

The ADR42x do not need output capacitors for stability under any load condition. An output capacitor, typically $0.1 \mu \mathrm{~F}$, filters out any low level noise voltage and does not affect the operation of the part. On the other hand, the load transient response can be improved with an additional $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ output capacitor in parallel. A capacitor here acts as a source of stored energy for sudden increase in load current. The only parameter that degrades by adding an output capacitor is the turn-on time, which depends on the size of the selected capacitor.

## THEORY OF OPERATION

The ADR42x series of references uses a reference generation technique known as XFET (eXtra implanted junction FET). This technique yields a reference with low supply current, good thermal hysteresis, and exceptionally low noise. The core of the XFET reference consists of two junction field-effect transistors (JFET), one having an extra channel implant to raise its pinchoff voltage. By running the two JFETs at the same drain current, the difference in pinch-off voltage can be amplified and used to form a highly stable voltage reference.
The intrinsic reference voltage is about 0.5 V with a negative temperature coefficient of about $-120 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. This slope is essentially constant to the dielectric constant of silicon and can be closely compensated by adding a correction term generated in the same fashion as the proportional-to-temperature (PTAT) term used to compensate band gap references. The primary advantage over a band gap reference is that the intrinsic temperature coefficient is approximately 30 times lower (therefore requiring less correction). This results in much lower noise because most of the noise of a band gap reference comes from the temperature compensation circuitry.
Figure 38 shows the basic topology of the ADR42x series. The temperature correction term is provided by a current source with a value designed to be proportional to absolute temperature. The general equation is

$$
\begin{equation*}
V_{O U T}=G \times\left(\Delta V_{P}-R 1 \times I_{P T A T}\right) \tag{1}
\end{equation*}
$$

where:
$G$ is the gain of the reciprocal of the divider ratio. $\Delta V_{P}$ is the difference in pinch-off voltage between the two JFETs. $I_{P T A T}$ is the positive temperature coefficient correction current.
Each ADR42x device is created by on-chip adjustment of R2 and R3 to achieve the specified reference output.


Figure 38. Simplified Schematic

## DEVICE POWER DISSIPATION CONSIDERATIONS

The ADR42x family of references is guaranteed to deliver load currents to 10 mA with an input voltage that ranges from 4.5 V to 18 V . When these devices are used in applications at higher currents, the following equation should be used to account for the temperature effects due to power dissipation increases:

$$
\begin{equation*}
T_{J}=P_{D} \times \theta_{I A}+T_{A} \tag{2}
\end{equation*}
$$

where:
$T_{J}$ and $T_{A}$ are the junction temperature and the ambient temperature, respectively.
$P_{D}$ is the device power dissipation.
$\theta_{J A}$ is the device package thermal resistance.

## BASIC VOLTAGE REFERENCE CONNECTIONS

Voltage references, in general, require a bypass capacitor connected from Vout to GND. The circuit in Figure 39 illustrates the basic configuration for the ADR42x family of references. Other than a $0.1 \mu \mathrm{~F}$ capacitor at the output to help improve noise suppression, a large output capacitor at the output is not required for circuit stability.


Figure 39. Basic Voltage Reference Configuration

## NOISE PERFORMANCE

The noise generated by ADR42x references is typically less than $2 \mu \mathrm{~V}$ p-p over the 0.1 Hz to 10 Hz band for the ADR420, ADR421, and ADR423. Figure 24 shows the 0.1 Hz to 10 Hz noise of the ADR421, which is only $1.75 \mu \mathrm{~V}$ p-p. The noise measurement is made with a band-pass filter made of a 2-pole high-pass filter with a corner frequency at 0.1 Hz and a 2-pole low-pass filter with a corner frequency at 10 Hz .

## TURN-ON TIME

At power-up (cold start), the time required for the output voltage to reach its final value within a specified error band is defined as the turn-on settling time. Two components typically associated with this are the time for the active circuits to settle and the time for the thermal gradients on the chip to stabilize. Figure 31 to Figure 35 show the turn-on settling time for the ADR421.

## APPLICATIONS

## OUTPUT ADJUSTMENT

The ADR42x trim terminal can be used to adjust the output voltage over a $\pm 0.5 \%$ range. This feature allows the system designer to trim system errors out by setting the reference to a voltage other than the nominal. This is also helpful if the part is used in a system at temperature to trim out any error. Adjustment of the output has a negligible effect on the temperature performance of the device. To avoid degrading temperature coefficients, both the trimming potentiometer and the two resistors need to be low temperature coefficient types, preferably $<100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.


## REFERENCE FOR CONVERTERS IN OPTICAL NETWORK CONTROL CIRCUITS

In the high capacity, all optical router network of Figure 41, arrays of micromirrors direct and route optical signals from fiber to fiber, without first converting them to electrical form, which reduces the communication speed. The tiny micromechanical mirrors are positioned so that each is illuminated by a single wavelength that carries unique information and can be passed to any desired input and output fiber. The mirrors are tilted by the dual-axis actuators controlled by precision analog-to-digital converters (ADCs) and digital-to-analog converters (DACs) within the system. Due to the microscopic movement of the mirrors, not only is the precision of the converters important, but the noise associated with these controlling converters is extremely critical, because total noise within the system can be multiplied by the numbers of converters used. Consequently, the exceptional low noise of the ADR42x is necessary to maintain the stability of the control loop for this application.


## A NEGATIVE PRECISION REFERENCE WITHOUT PRECISION RESISTORS

In many current-output CMOS DAC applications where the output signal voltage must be of the same polarity as the reference voltage, a current-switching DAC is often reconfigured into a voltage-switching DAC with a 1.25 V reference, an op amp, a pair of resistors, and an additional operational amplifier at the output to reinvert the signal. A negative voltage reference should be used because an additional operational amplifier is not required for either reinversion (current-switching mode) or amplification (voltage-switching mode) of the DAC output voltage. In general, any positive voltage reference can be converted into a negative voltage reference using an operational amplifier and a pair of matched resistors in an inverting configuration. The disadvantage to this approach is that the largest single source of error in the circuit is the relative matching of the resistors used.

A negative reference can easily be generated by adding a precision op amp and configuring as shown in Figure 42. Vout is at virtual ground and, therefore, the negative reference can be taken directly from the output of the op amp. The op amp must be dual-supply, low offset and have rail-to-rail capability if negative supply voltage is close to the reference output.


Figure 42. Negative Reference

## ADR420/ADR421/ADR423/ADR425

## HIGH VOLTAGE FLOATING CURRENT SOURCE

The circuit in Figure 43 can be used to generate a floating current source with minimal self-heating. This particular configuration can operate on high supply voltages determined by the breakdown voltage of the N -channel JFET.


Figure 43. High Voltage Floating Current Source

## KELVIN CONNECTIONS

In many portable instrumentation applications where PC board cost and area are important considerations, circuit interconnects are often narrow. These narrow lines can cause large voltage drops if the voltage reference is required to provide load currents to various functions. In fact, a circuit's interconnects can exhibit a typical line resistance of $0.45 \mathrm{~m} \Omega /$ square ( $1 \mathrm{oz} . \mathrm{Cu}$, for example). Force and sense connections, also referred to as Kelvin connections, offer a convenient method of eliminating the effects of voltage drops in circuit wires. Load currents flowing through wiring resistance produce an error $\left(\mathrm{V}_{\text {ERROR }}=\mathrm{R} \times \mathrm{I}_{\mathrm{L}}\right)$ at the load. However, the Kelvin connection in Figure 44 overcomes the problem by including the wiring resistance within the forcing loop of the op amp. Because the op amp senses the load voltage, op amp loop control forces the output to compensate for the wiring error and to produce the correct voltage at the load.


Figure 44. Advantage of Kelvin Connection

## DUAL-POLARITY REFERENCES

Dual-polarity references can easily be made with an op amp and a pair of resistors. In order not to defeat the accuracy obtained by the ADR42x, it is imperative to match the resistance tolerance and the temperature coefficient of all components.


Figure 45. +5 V and -5 V Reference Using ADR425


Figure 46. +2.5 V and -2.5 V Reference Using ADR425

## PROGRAMMABLE CURRENT SOURCE

Together with a digital potentiometer and a Howland current pump, the ADR425 forms the reference source for a programmable current as

$$
\begin{equation*}
I_{L}=\frac{\left(\frac{R 2_{A}+R 2_{B}}{R 1}\right)}{R 2_{B}} \times V_{W} \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
V W=\frac{D}{2^{N}} \times V_{R E F} \tag{4}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the input code.
$N$ is the number of bits.


Figure 47. Programmable Current Source
R1' and R2' must be equal to R 1 and $\mathrm{R} 2_{\mathrm{A}}+\mathrm{R} 2_{\mathrm{B}}$, respectively. Theoretically, R2 ${ }_{\mathrm{B}}$ can be made as small as needed to achieve the current needed within A2 output current driving capability. In the example shown in Figure 47, OP2177 is able to deliver a maximum of 10 mA . Because the current pump uses both positive and negative feedback, capacitors C 1 and C 2 are needed to ensure that negative feedback prevails and, therefore, avoiding oscillation. This circuit also allows bidirectional current flow if the inputs $V_{A}$ and $V_{B}$ of the digital potentiometer are supplied with the dual-polarity references as previously shown.

## PROGRAMMABLE DAC REFERENCE VOLTAGE

With a multichannel DAC, such as the quad, 12-bit voltage output AD7398, one of its internal DACs, and an ADR42x voltage reference can be used as a common programmable $\mathrm{V}_{\text {ReF }}$ for the rest of the DACs. The circuit configuration is shown in Figure 48. The relationship of $\mathrm{V}_{\text {ref }}$ to $\mathrm{V}_{\text {ref }}$ depends on the digital code and the ratio of R1 and R, and is given by

$$
\begin{equation*}
V_{R E F} x=\frac{V_{R E F} \times\left(1+\frac{R 2}{R 1}\right)}{\left(1+\frac{D}{2^{N}} \times \frac{R 2}{R 1}\right)} \tag{5}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of input code.
$N$ is the number of bits.
$V_{\text {REF }}$ is the applied external reference.
$V_{\text {REF }} x$ is the reference voltage for DACs A to D.
Table 9. VrefX vs. R1 and R2

| R1, R2 | Digital Code | $\mathrm{V}_{\text {Ref }}$ |
| :---: | :---: | :---: |
| $\mathrm{R} 1=\mathrm{R} 2$ | 000000000000 | $2 \mathrm{~V}_{\text {REF }}$ |
| $\mathrm{R} 1=\mathrm{R} 2$ | 100000000000 | $1.3 \mathrm{~V}_{\text {REF }}$ |
| $\mathrm{R} 1=\mathrm{R} 2$ | 111111111111 | $V_{\text {REF }}$ |
| $\mathrm{R} 1=3 \mathrm{R} 2$ | 000000000000 | $4 \mathrm{~V}_{\text {REF }}$ |
| $\mathrm{R} 1=3 \mathrm{R} 2$ | 100000000000 | $1.6 \mathrm{~V}_{\text {ReF }}$ |
| $\mathrm{R} 1=3 \mathrm{R} 2$ | 111111111111 | $\mathrm{V}_{\text {REF }}$ |



Figure 48. Programmable DAC Reference

## ADR420/ADR421/ADR423/ADR425

## PRECISION VOLTAGE REFERENCE FOR DATA CONVERTERS

The ADR42x family has a number of features that make it ideal for use with ADCs and DACs. The exceptionally low noise, tight temperature coefficient, and high accuracy characteristics make the ADR42x ideal for low noise applications such as cellular base station applications.

AD7701 is an example of an ADC that is well suited for the ADR42x. The ADR421 is used as the precision reference for the converter in Figure 49. The AD7701 is a 16 -bit ADC with on-chip digital filtering intended for measuring wide dynamic range and low frequency signals, such as those representing chemical, physical, or biological processes. It contains a chargebalancing ( $\Sigma-\Delta$ ) ADC, calibration microcontroller with on-chip static RAM, clock oscillator, and serial communications port.


Figure 49. Voltage Reference for 16-Bit ADC AD7701

## PRECISION BOOSTED OUTPUT REGULATOR

A precision voltage output with boosted current capability can be realized with the circuit shown in Figure 50. In this circuit, U2 forces Vout to be equal to $V_{\text {ref }}$ by regulating the turn on of N1. Therefore, the load current is furnished by $\mathrm{V}_{\text {IN. }}$. In this configuration, a 50 mA load is achievable at $\mathrm{V}_{\text {IN }}$ of 5 V . Moderate heat is generated on the MOSFET, and higher current can be achieved by replacing the larger device. In addition, for a heavy capacitive load with step input, a buffer may be added at the output to enhance the transient response.


## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 51. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)


## ADR420/ADR421/ADR423/ADR425

ORDERING GUIDE

| Model | Output Voltage, $\mathrm{V}_{\text {out }}(\mathrm{V})$ | Initial Accuracy |  | Temperature Coefficient (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | mV | \% |  |  |  |  |  |
| ADR420AR | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420AR-REEL7 | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420ARZ ${ }^{1}$ | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420ARZ-REEL71 | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420ARM | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R4A |
| ADR420ARM-REEL7 | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R4A |
| ADR420ARMZ ${ }^{1}$ | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | LOC |
| ADR420ARMZ-REEL7 ${ }^{1}$ | 2.048 | 3 | 0.15 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | LOC |
| ADR420BR | 2.048 | 1 | 0.05 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420BR-REEL7 | 2.048 | 1 | 0.05 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420BRZ ${ }^{1}$ | 2.048 | 1 | 0.05 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR420BRZ-REEL71 | 2.048 | 1 | 0.05 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421AR | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421AR-REEL7 | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421ARZ ${ }^{1}$ | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421ARZ-REEL71 | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421ARM | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R5A |
| ADR421ARM-REEL7 | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R5A |
| ADR421ARMZ ${ }^{1}$ | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R06 |
| ADR421ARMZ-REEL71 | 2.50 | 3 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R06 |
| ADR421BR | 2.50 | 1 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421BR-REEL7 | 2.50 | 1 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421BRZ ${ }^{1}$ | 2.50 | 1 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR421BRZ-REEL7 ${ }^{1}$ | 2.50 | 1 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423AR | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423AR-REEL7 | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423ARZ ${ }^{1}$ | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423ARZ-REEL71 | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423ARM | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R6A |
| ADR423ARM-REEL7 | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R6A |
| ADR423BR | 3.00 | 1.5 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423BR-REEL7 | 3.00 | 1.5 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423ARMZ ${ }^{1}$ | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | ROU |
| ADR423ARMZ-REEL71 | 3.00 | 4 | 0.13 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | ROU |
| ADR423BRZ ${ }^{1}$ | 3.00 | 1.5 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR423BRZ-REEL71 | 3.00 | 1.5 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425AR | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425AR-REEL7 | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425ARZ ${ }^{1}$ | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425ARZ-REEL71 | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425ARM | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R7A |
| ADR425ARM-REEL7 | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R7A |
| ADR425ARMZ ${ }^{1}$ | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R7A\# |
| ADR425ARMZ-REEL71 | 5.00 | 6 | 0.12 | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | R7A\# |
| ADR425BR | 5.00 | 2 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425BR-REEL7 | 5.00 | 2 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425BRZ ${ }^{1}$ | 5.00 | 2 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| ADR425BRZ-REEL71 | 5.00 | 2 | 0.04 | 3 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |

[^0]NOTES


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part. \# denotes RoHS-compliant product may be top or bottom marked.

