

### Features

- Very high speed: 45 ns
- Temperature ranges: □ Industrial: -40 °C to +85 °C
- Wide voltage range: 2.2 V to 3.6 V
- Pin compatible with CY62128DV30
- Ultra low standby power
   □ Typical standby current: 1 µA
   □ Maximum standby current: 4 µA
- Ultra low active power
   Typical active current: 1.3 mA at f = 1 MHz
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE features
- Automatic power-down when deselected
- Complementary metal oxide semiconductor (CMOS) for optimum speed and power
- Offered in Pb-free 32-pin small outline integrated circuit (SOIC), 32-pin thin small outline package (TSOP) Type I, and 32-pin shrunk thin small outline package (STSOP) packages

### **Functional Description**

The CY62128EV30 is a high performance CMOS static RAM module organized as 128K words by 8-bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption when addresses are not toggling. Placing the device in standby mode reduces power consumption by more than 99 percent when deselected ( $\overline{CE}_1$  HIGH or  $\overline{CE}_2$  LOW). The eight input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$  HIGH or  $\overline{CE}_2$  LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or a write operation is in progress ( $\overline{CE}_1$  LOW and  $\overline{CE}_2$  HIGH and WE LOW).

To write to the device, take chip enable ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and write enable (WE) inputs LOW. Data on the eight I/O pins is then written into the location specified on the address pin (A<sub>0</sub> through A<sub>16</sub>).

To read from the device, take chip enable ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and output enable ( $\overline{OE}$ ) LOW while forcing write enable ( $\overline{WE}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins.

For a complete list of related resources, click here.

# Logic Block Diagram



Cypress Semiconductor Corporation• 198 Champion Court• San Jose, CA 95134-1709• 408-943-2600Document Number: 38-05579 Rev. \*PRevised March 29, 2019



# CY62128EV30 MoBL<sup>®</sup>

# Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| Electrical Characteristics     | 4 |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    | 5 |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      | 7 |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 12 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 12 |
| Package Diagrams                        | 13 |
| Acronyms                                | 16 |
| Document Conventions                    | 16 |
| Units of Measure                        | 16 |
| Document History Page                   | 17 |
| Sales, Solutions, and Legal Information | 20 |
| Worldwide Sales and Design Support      | 20 |
| Products                                | 20 |
| PSoC® Solutions                         | 20 |
| Cypress Developer Community             | 20 |
| Technical Support                       | 20 |



### **Pin Configuration**



Figure 3. 32-pin SOIC pinout <sup>[1]</sup>

**Top View** 

| NC [<br>A <sub>16</sub> [<br>A <sub>14</sub> [<br>A <sub>12</sub> [<br>A <sub>7</sub> [ | 5  | 32<br>31<br>30<br>29<br>28 | V <sub>CC</sub><br>A <sub>15</sub><br>CE <sub>2</sub><br>WE<br>A <sub>13</sub> |
|-----------------------------------------------------------------------------------------|----|----------------------------|--------------------------------------------------------------------------------|
| A <sub>6</sub> [                                                                        | 6  | 27<br>26                   | A <sub>8</sub>                                                                 |
| A5                                                                                      |    |                            | A <sub>9</sub>                                                                 |
| A4 🗌                                                                                    | 8  | 25                         | A <sub>11</sub>                                                                |
| A3                                                                                      | 9  | 24                         | OE                                                                             |
| A <sub>2</sub>                                                                          | 10 | 23                         | A <sub>10</sub>                                                                |
| A1                                                                                      | 11 | 22                         | CE1                                                                            |
| A <sub>0</sub>                                                                          | 12 | 21                         | I/O7                                                                           |
| I/O0                                                                                    | 13 | 20                         | _ I/O <sub>6</sub>                                                             |
| I/O <sub>1</sub>                                                                        | 14 | 19                         | I/O <sub>5</sub>                                                               |
| I/O2                                                                                    | 15 | 18                         | I/O4                                                                           |
| GND                                                                                     | 16 | 17                         | I/O <sub>3</sub>                                                               |

# **Product Portfolio**

|               |            | Power Dissipation                                              |         |                           |                                                                  |         |                                |                    |           |                    |     |
|---------------|------------|----------------------------------------------------------------|---------|---------------------------|------------------------------------------------------------------|---------|--------------------------------|--------------------|-----------|--------------------|-----|
| Product       | Range      | V <sub>CC</sub> Range (V) Speed Operating I <sub>CC</sub> (mA) |         | V <sub>CC</sub> Range (V) |                                                                  | Standby | امر ، ( <b>۱۱۸</b> )           |                    |           |                    |     |
|               |            |                                                                |         |                           | (ns) $f = 1 \text{ MHz}$ $f = f_{max}$ Standby I <sub>SB</sub> . |         | f = 1 MHz f = f <sub>max</sub> |                    | 'SB2 (ሥ~) |                    |     |
|               |            | Min                                                            | Тур [2] | Max                       |                                                                  | Тур [2] | Мах                            | Тур <sup>[2]</sup> | Max       | Тур <sup>[2]</sup> | Мах |
| CY62128EV30LL | Industrial | 2.2                                                            | 3.0     | 3.6                       | 45                                                               | 1.3     | 2.0                            | 11                 | 16        | 1                  | 4   |

Notes

NC pins are not connected on the die.
 Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.



### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage temperature65 °C to +150 °C                                                     |
|-----------------------------------------------------------------------------------------|
| Ambient temperature<br>with power applied55 °C to +125 °C                               |
| Supply voltage to ground potential $^{[3,\;4]}$ –0.3 V to V $_{CC(max)}$ + 0.3 V        |
| DC voltage applied to outputs in high Z State $^{[3,\ 4]}$ 0.3 V to V_{CC(max)} + 0.3 V |

| DC input voltage <sup>[3, 4]</sup>                     | –0.3 V to V <sub>CC(max)</sub> + 0.3 V |
|--------------------------------------------------------|----------------------------------------|
| Output current into outputs (LOW)                      | 20 mA                                  |
| Static discharge voltage<br>(MIL-STD-883, method 3015) | > 2001 V                               |
| Latch-up current                                       | > 200 mA                               |

### **Operating Range**

| Device        | Range      | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[5]</sup> |
|---------------|------------|------------------------|---------------------------------------|
| CY62128EV30LL | Industrial | –40 °C to +85 °C       | 2.2 V to 3.6 V                        |

### **Electrical Characteristics**

Over the Operating Range

| Deverseter                      | Description                                      | Test Co                                                                 |                                        | 45   | 5 ns (Industi      | rial)                   | L lucit |
|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------|------|--------------------|-------------------------|---------|
| Parameter                       | Description                                      | lest Co                                                                 | onditions                              | Min  | Тур <sup>[6]</sup> | Max                     | Unit    |
| V <sub>OH</sub>                 | Output HIGH voltage                              | I <sub>OH</sub> = -0.1 mA                                               |                                        | 2.0  | _                  | _                       | V       |
|                                 |                                                  | I <sub>OH</sub> = -1.0 mA, V <sub>0</sub>                               | <sub>CC</sub> <u>&gt;</u> 2.70 V       | 2.4  | _                  | _                       | V       |
| V <sub>OL</sub>                 | Output LOW voltage                               | I <sub>OL</sub> = 0.1 mA                                                |                                        | -    | -                  | 0.4                     | V       |
|                                 |                                                  | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub>                               | <u>c ≥</u> 2.70 V                      | -    | -                  | 0.4                     | V       |
| V <sub>IH</sub>                 | Input HIGH voltage                               | V <sub>CC</sub> = 2.2 V to 2.7 V                                        |                                        | 1.8  | -                  | V <sub>CC</sub> + 0.3 V | V       |
|                                 |                                                  | V <sub>CC</sub> = 2.7 V to 3.6 V                                        |                                        | 2.2  | -                  | V <sub>CC</sub> + 0.3 V | V       |
| V <sub>IL</sub>                 | Input LOW voltage                                | V <sub>CC</sub> = 2.2 V to 2.7                                          | 7 V                                    | -0.3 | -                  | 0.6                     | V       |
|                                 |                                                  | V <sub>CC</sub> = 2.7 V to 3.6 V                                        |                                        | -0.3 | -                  | 0.8                     | V       |
| I <sub>IX</sub>                 | Input leakage current                            | $GND \leq V_I \leq V_{CC}$                                              |                                        | -1   | -                  | +1                      | μA      |
| I <sub>OZ</sub>                 | Output leakage current                           | $GND \leq V_O \leq V_{CC}$                                              | output disabled                        | -1   | -                  | +1                      | μA      |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating supply current         | $f = f_{max} = 1/t_{RC}$                                                | $V_{CC} = V_{CCmax}$                   | -    | 11                 | 16                      | mA      |
|                                 |                                                  | f = 1 MHz                                                               | I <sub>OUT</sub> = 0 mA<br>CMOS levels | -    | 1.3                | 2.0                     | mA      |
| I <sub>SB1</sub> <sup>[7]</sup> | Automatic CE power-down                          | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2$                 | V, CE <sub>2</sub> < 0.2 V             | -    | 1                  | 4                       | μA      |
|                                 | current – CMOS inputs                            | $V_{IN} \ge V_{CC} - 0.2 V$                                             | ′, V <sub>IN</sub> <u>≤</u> 0.2 V      |      |                    |                         |         |
|                                 |                                                  | f = f <sub>max</sub> (address a                                         | and data only),                        |      |                    |                         |         |
|                                 |                                                  | f = 0 ( $\overline{OE}$ and $\overline{WE}$ ), V <sub>CC</sub> = 3.60 V |                                        |      |                    |                         |         |
| I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE power-down<br>current – CMOS inputs | $\overline{CE}_1 \ge V_{CC} - 0.2$                                      | V, CE <sub>2</sub> < 0.2 V             | -    | 1                  | 4                       | μA      |
|                                 |                                                  | $V_{IN} \ge V_{CC} - 0.2 V_{CC}$                                        | ′ or V <sub>IN</sub> < 0.2 V,          |      |                    |                         |         |
|                                 |                                                  | f = 0, V <sub>CC</sub> = 3.60                                           | V                                      |      |                    |                         |         |

#### Notes

- Notes
  3. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
  4. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
  5. Full device AC operation assumes a 100 µs ramp time from 0 to V<sub>CC(min)</sub> and 200 µs wait time after V<sub>CC</sub> stabilization.
  6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
  7. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.

Document Number: 38-05579 Rev. \*P



# Capacitance

| Parameter <sup>[8]</sup> | Description        | Test Conditions                                                | Max | Unit |
|--------------------------|--------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance  | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub>         | Output capacitance |                                                                | 10  | pF   |

### **Thermal Resistance**

| Parameter [8] | Description                              | Test Conditions                                                            | 32-pin TSOP I | 32-pin SOIC | 32-pin STSOP | Unit |
|---------------|------------------------------------------|----------------------------------------------------------------------------|---------------|-------------|--------------|------|
| $\Theta_{JA}$ |                                          | Still air, soldered on a 3 × 4.5 inch,<br>four-layer printed circuit board | 56.90         | 79.34       | 69.47        | °C/W |
| - 30          | Thermal resistance<br>(junction to case) |                                                                            | 14.81         | 18.49       | 13.39        | °C/W |

### AC Test Loads and Waveforms

### Figure 4. AC Test Loads and Waveforms



| Parameters      | 2.50 V | 3.0 V | Unit |
|-----------------|--------|-------|------|
| R1              | 16667  | 1103  | Ω    |
| R2              | 15385  | 1554  | Ω    |
| R <sub>TH</sub> | 8000   | 645   | Ω    |
| V <sub>TH</sub> | 1.20   | 1.75  | V    |

Note8. Tested initially and after any design or process changes that may affect these parameters.



### **Data Retention Characteristics**

### Over the Operating Range

| Parameter                         | Description                          | Conditions                                                                                                                                                                                                                    |            | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit |
|-----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|---------------------------|-----|------|
| V <sub>DR</sub>                   | V <sub>CC</sub> for data retention   |                                                                                                                                                                                                                               |            | 1.5 | -                         | -   | V    |
| I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current               | $\begin{array}{l} \underline{V_{CC}} = 1.5 \text{ V}, \\ C\overline{E}_1 \geq V_{CC} - 0.2 \text{ V or } C\overline{E}_2 \leq 0.2 \text{ V}, \\ V_{IN} \geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V} \end{array}$ | Industrial | _   | Ι                         | 3   | μA   |
| t <sub>CDR</sub> <sup>[11]</sup>  | Chip deselect to data retention time |                                                                                                                                                                                                                               |            | 0   | -                         | _   | ns   |
| t <sub>R</sub> <sup>[12]</sup>    | Operation recovery time              |                                                                                                                                                                                                                               |            | 45  | -                         | -   | ns   |

### **Data Retention Waveform**





#### Notes

- 9. Typical values <u>are</u> included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C. 10. Chip enables ( $CE_1$  and  $CE_2$ ) must be at CMOS level to meet the  $I_{SB1} / I_{SB2} / I_{CCDR}$  spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. <u>Full</u> device AC operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min)} \ge 100 \ \mu s$  or <u>stable</u> at  $V_{CC(min)} \ge 100 \ \mu s$ . 13. CE is the logical combination of  $CE_1$  and  $CE_2$ . When  $CE_1$  is LOW and  $CE_2$  is HIGH, CE is LOW; when  $CE_1$  is HIGH or  $CE_2$  is LOW, CE is HIGH.



### **Switching Characteristics**

Over the Operating Range

| Parameter <sup>[14, 15]</sup> | Description                           | 45 ns (Ir | 45 ns (Industrial) |      |  |
|-------------------------------|---------------------------------------|-----------|--------------------|------|--|
| Farameter                     | Description                           | Min       | Max                | Unit |  |
| Read Cycle                    |                                       | ·         |                    |      |  |
| t <sub>RC</sub>               | Read cycle time                       | 45        | -                  | ns   |  |
| t <sub>AA</sub>               | Address to data valid                 | -         | 45                 | ns   |  |
| t <sub>OHA</sub>              | Data hold from address change         | 10        | -                  | ns   |  |
| t <sub>ACE</sub>              | CE LOW to data valid                  | -         | 45                 | ns   |  |
| t <sub>DOE</sub>              | OE LOW to data valid                  | -         | 22                 | ns   |  |
| t <sub>LZOE</sub>             | OE LOW to low Z <sup>[16]</sup>       | 5         | -                  | ns   |  |
| t <sub>HZOE</sub>             | OE HIGH to high Z <sup>[16, 17]</sup> | -         | 18                 | ns   |  |
| t <sub>LZCE</sub>             | CE LOW to low Z <sup>[16]</sup>       | 10        | -                  | ns   |  |
| t <sub>HZCE</sub>             | CE HIGH to high Z <sup>[16, 17]</sup> | -         | 18                 | ns   |  |
| t <sub>PU</sub>               | CE LOW to power-up                    | 0         | -                  | ns   |  |
| t <sub>PD</sub>               | CE HIGH to power-down                 | -         | 45                 | ns   |  |
| Write Cycle [18, 19           | ]                                     | ·         |                    |      |  |
| t <sub>WC</sub>               | Write cycle time                      | 45        | -                  | ns   |  |
| t <sub>SCE</sub>              | CE LOW to write end                   | 35        | -                  | ns   |  |
| t <sub>AW</sub>               | Address setup to write end            | 35        | -                  | ns   |  |
| t <sub>HA</sub>               | Address hold from write end           | 0         | -                  | ns   |  |
| t <sub>SA</sub>               | Address setup to write start          | 0         | -                  | ns   |  |
| t <sub>PWE</sub>              | WE pulse width                        | 35        | -                  | ns   |  |
| t <sub>SD</sub>               | Data setup to write end               | 25        | -                  | ns   |  |
| t <sub>HD</sub>               | Data hold from write end              | 0         | -                  | ns   |  |
| t <sub>HZWE</sub>             | WE LOW to high Z <sup>[16, 17]</sup>  | _         | 18                 | ns   |  |
| t <sub>LZWE</sub>             | WE HIGH to low Z <sup>[16]</sup>      | 10        | -                  | ns   |  |

- Notes
  14. CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.
  15. Test Conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 4 on page 5.
  16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZWE</sub> for any given device.
  17. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the output enter a high impedance state.
  18. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.
  19. The minimum write pulse width for WRITE Cycle No.3 (WE Controlled, OE LOW) should be sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



**Switching Waveforms** 





Notes

- 20. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.
   21. The device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>.
- 22.  $\overline{\text{WE}}$  is HIGH for read cycle.

23.  $\overline{CE}$  is the logical combination of  $\overline{CE_1}$  and  $CE_2$ . When  $\overline{CE_1}$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE_1}$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH. 24. Address valid before or similar to  $\overline{CE_1}$  transition LOW and  $CE_2$  transition HIGH.



### Switching Waveforms (continued)



Figure 9. Write Cycle No. 2 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled) <sup>[25, 26, 27, 28]</sup>



#### Notes

- **Notes** 25. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE} = V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 26.  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH. 27. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 28. If  $\overline{CE}_1$  goes HIGH or  $CE_2$  goes LOW simultaneously with  $\overline{WE}$  HIGH, the output remains in high impedance state. 29. During this period, the I/Os are in output state. Do not apply input signals.



### Switching Waveforms (continued)



**Notes** 30. CE is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH. 31. If  $\overline{CE}_1$  goes HIGH or  $CE_2$  goes LOW simultaneously with WE HIGH, the output remains in high impedance state. 32. During this period, the I/Os are in output state. Do not apply input signals. 33. The minimum write pulse width for WRITE Cycle No.3 (WE Controlled,  $\overline{OE}$  LOW) should be sum of  $t_{HZWE}$  and  $t_{SD}$ .



### **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | Inputs/Outputs | Mode                       | Power                      |
|-------------------|-------------------|----|----|----------------|----------------------------|----------------------------|
| Н                 | X <sup>[34]</sup> | Х  | Х  | High Z         | Deselect/power-down        | Standby (I <sub>SB</sub> ) |
| X <sup>[34]</sup> | L                 | Х  | Х  | High Z         | Deselect/power-down        | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | Data out       | Read                       | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Data in        | Write                      | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | High Z         | Selected, outputs disabled | Active (I <sub>CC</sub> )  |

Note 34. The 'X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                  | Operating<br>Range |
|---------------|----------------------|--------------------|-------------------------------|--------------------|
| 45            | CY62128EV30LL-45SXI  | 51-85081           | 32-pin 450-Mil SOIC (Pb-free) | Industrial         |
|               | CY62128EV30LL-45ZXI  | 51-85056           | 32-pin TSOP Type I (Pb-free)  |                    |
|               | CY62128EV30LL-45ZAXI | 51-85094           | 32-pin STSOP (Pb-free)        |                    |

Contact your local Cypress sales representative for availability of these parts.

### **Ordering Code Definitions**





### **Package Diagrams**

Figure 11. 32-pin Molded SOIC (450 Mils) Package Outline, 51-85081



51-85081 \*E





### Package Diagrams (continued)

Figure 12. 32-pin TSOP I (8 × 20 × 1.0 mm) Package Outline, 51-85056



51-85056 \*G





### Package Diagrams (continued)

Figure 13. 32-pin Small TSOP (8 × 13.4 × 1.2 mm) Package Outline, 51-85094



51-85094 \*G



### Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | Byte High Enable                        |
| BLE     | Byte Low Enable                         |
| CE      | Chip Enable                             |
| CMOS    | Complementary Metal Oxide Semiconductor |
| I/O     | Input/Output                            |
| OE      | Output Enable                           |
| SOIC    | Small Outline Integrated Circuit        |
| SRAM    | Static Random Access Memory             |
| STSOP   | Shrunk Thin Small Outline Package       |
| TSOP    | Thin Small Outline Package              |
| WE      | Write Enable                            |

### **Document Conventions**

### Units of Measure

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| μS     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |





# **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 285473  | PCI                | 11/03/2004         | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A   | 461631  | NXR                | 05/12/2006         | Changed status from Preliminary to Final.<br>Removed 35 ns speed bin related information in all instances across the<br>document.<br>Removed "L" version (of CY62128EV30 part) related information in all<br>instances across the document.<br>Removed Reverse TSOP I Package related information in all instances<br>across the document.<br>Updated Electrical Characteristics:<br>Changed typical value of I <sub>CC</sub> parameter from 8 mA to 11 mA corresponding<br>to Test Condition "f = f <sub>max</sub> ".<br>Changed maximum value of I <sub>CC</sub> parameter from 12 mA to 16 mA<br>corresponding to Test Condition "f = 1 MHz".<br>Changed maximum value of I <sub>CC</sub> parameter from 1.5 mA to 2.0 mA<br>corresponding to Test Condition "f = 1 MHz".<br>Changed maximum value of I <sub>SB2</sub> parameter from 0.5 $\mu$ A to 1 $\mu$ A.<br>Changed maximum value of I <sub>SB2</sub> parameter from 50 pF to 30 pF.<br>Updated AC Test Loads and Waveforms:<br>Updated Figure 4:<br>Changed value of AC Test load Capacitance from 50 pF to 30 pF.<br>Updated Data Retention Characteristics:<br>Changed minimum value of I <sub>LCDR</sub> parameter from 1 $\mu$ A to 3 $\mu$ A<br>corresponding to Test Condition "LL".<br>Updated Switching Characteristics:<br>Changed minimum value of t <sub>LZOE</sub> parameter from 3 ns to 5 ns corresponding<br>to 45 ns speed bin.<br>Changed minimum value of t <sub>LZCE</sub> parameter from 30 ns to 35 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZCE</sub> parameter from 22 ns to 18 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Changed minimum value of t <sub>LZWE</sub> parameter from 6 ns to 10 ns<br>corresponding to 45 ns speed bin.<br>Updated Package Diagrams:<br>Removed spec 51-8 |
| *B   | 464721  | NXR                | 05/25/2006         | Updated Logic Block Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *C   | 1024520 | VKN                | 05/07/2007         | Added Automotive-A and Automotive-E Temperature Range related<br>information in all instances across the document.<br>Updated Electrical Characteristics:<br>Added Note 7 and referred the same note in I <sub>SB2</sub> parameter.<br>Updated Data Retention Characteristics:<br>Added Note 10 and referred the same note in I <sub>CCDR</sub> parameter.<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



### Document History Page (continued)

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *D   | 2257446 | NXR                | 03/27/2008         | Updated Maximum Ratings:<br>Changed the Maximum rating of "Ambient Temperature with Power Applied'<br>from "55 °C to +125 °C" to "–55 °C to +125 °C".<br>Updated to new template.                                                                                                                                                                                                                                                         |
| *E   | 2702841 | VKN / PYRS         | 05/06/2009         | Updated Switching Characteristics:<br>Updated description of t <sub>PD</sub> parameter.<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                         |
| *F   | 2781490 | VKN                | 10/08/2009         | Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                    |
| *G   | 2934428 | VKN                | 06/03/2010         | Updated Truth Table:<br>Added Note 34 and referred the same note in "X" in " $\overline{CE}_1$ " and " $CE_2$ " columns.<br>Updated Package Diagrams:<br>spec 51-85081 – Changed revision from *B to *C.<br>spec 51-85056 – Changed revision from *D to *E.<br>spec 51-85094 – Changed revision from *D to *E.<br>Updated to new template.<br>Completing Sunset Review.                                                                   |
| *H   | 3026548 | AJU                | 09/12/2010         | Updated Pin Configuration:<br>Updated Figure 1.<br>Updated Figure 2.<br>Updated Figure 3.<br>Updated Ordering Information:<br>No change in part numbers.<br>Added Ordering Code Definitions.<br>Added Acronyms and Units of Measure.<br>Minor edits.                                                                                                                                                                                      |
| *    | 3115909 | RAME               | 01/06/2011         | Separated Automotive and Industrial parts from this data sheet.<br>Removed Automotive related information in all instances across the<br>document.                                                                                                                                                                                                                                                                                        |
| *J   | 3292906 | AJU                | 06/25/2011         | Updated Functional Description:<br>Removed the Note "For best practice recommendations, refer to the<br>Cypress application note "System Design Guidelines" at<br>http://www.cypress.com website." and its reference.<br>Updated Package Diagrams:<br>spec 51-85056 – Changed revision from *E to *F.<br>spec 51-85094 – Changed revision from *E to *F.<br>Updated to new template.<br>Completing Sunset Review.                         |
| *К   | 4499499 | MEMJ               | 09/11/2014         | Updated Switching Characteristics:<br>Added Note 19 and referred the same note in "Write Cycle".<br>Updated Switching Waveforms:<br>Added Note 33 and referred the same note in Figure 10.<br>Updated Package Diagrams:<br>spec 51-85081 – Changed revision from *C to *E.<br>spec 51-85056 – Changed revision from *F to *G.<br>spec 51-85094 – Changed revision from *F to *G.<br>Updated to new template.<br>Completing Sunset Review. |



### Document History Page (continued)

|      | ocument Title: CY62128EV30 MoBL <sup>®</sup> , 1-Mbit (128K × 8) Static RAM<br>ocument Number: 38-05579 |                    |                    |                                                                                                                                                                                                                                  |  |
|------|---------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | ECN No.                                                                                                 | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                            |  |
| *L   | 4581542                                                                                                 | VINI               | 11/27/2014         | Updated Functional Description:<br>Added "For a complete list of related resources, click here." at the end.<br>Updated Maximum Ratings:<br>Referred Notes 3, 4 in "Supply voltage to ground potential".                         |  |
| *M   | 4920942                                                                                                 | VINI               | 09/15/2015         | Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                            |  |
| *N   | 5445076                                                                                                 | VINI               | 09/22/2016         | Updated Thermal Resistance:<br>Replaced "two-layer" with "four-layer" in "Test Conditions" column.<br>Updated all values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters.<br>Updated to new template.<br>Completing Sunset Review. |  |
| *0   | 5975600                                                                                                 | AESATMP9           | 11/24/2017         | Updated Cypress Logo and Copyright.                                                                                                                                                                                              |  |
| *P   | 6526489                                                                                                 | VINI               | 03/29/2019         | Updated to new template.                                                                                                                                                                                                         |  |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2004–2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware product on the software solely for use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In dottion, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.