## MC74LVX257

## Quad 2-Channel Multiplexer with 3-State Outputs

The MC74LVX257 is an advanced high speed CMOS quad 2-channel multiplexer fabricated with silicon gate CMOS technology.

It consists of four 2-input digital multiplexers with common select $(\mathrm{S})$ and enable $(\overline{\mathrm{OE}})$ inputs. When $(\overline{\mathrm{OE}})$ is held High, selection of data is inhibited and all the outputs go Low.

The select decoding determines whether the A or B inputs get routed to the corresponding Y outputs.

The inputs tolerate voltages up to 7.0 V , allowing the interface of 5.0 V systems to 3.0 V systems.

## Features

- High Speed: $\mathrm{t}_{\mathrm{PD}}=4.5 \mathrm{~ns}(\mathrm{Typ})$ at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$
- Low Power Dissipation: $\mathrm{I}_{\mathrm{CC}}=4 \mu \mathrm{~A}$ (Max) at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- High Noise Immunity: $\mathrm{V}_{\mathrm{NIH}}=\mathrm{V}_{\mathrm{NIL}}=28 \% \mathrm{~V}_{\mathrm{CC}}$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2.0 V to 5.5 V Operating Range
- Low Noise: $\mathrm{V}_{\text {OLP }}=0.8 \mathrm{~V}$ (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- Chip Complexity: FETs $=100$; Equivalent Gates $=25$
- ESD Performance:

Human Body Model > 2000 V ;
Machine Model > 200 V

- $\mathrm{Pb}-$ Free Packages are Available*



## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

| A | $=$ Assembly Location |
| :--- | :--- |
| WL or L | $=$ Wafer Lot |
| Y | $=$ Year |
| WW or W | $=$ Work Week |

## ON Semiconductor ${ }^{\text {8 }}$

## http://onsemi.com

|  |  | MARKING DIAGRAMS |
| :---: | :---: | :---: |
|  | SOIC-16 D SUFFIX CASE 751B |  |
| N | TSSOP-16 DT SUFFIX CASE 948F |  |
|  | SOEIAJ-16 M SUFFIX CASE 966 |  |

[^0]

Figure 1. Pin Assignment


Figure 3. IEC Logic Symbol


Figure 2. Expanded Logic Diagram

FUNCTION TABLE

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| OE | $\mathbf{S}$ |  |
| H | X | Z |
| L | L | $\mathrm{A} 0-\mathrm{A} 3$ |
| L | H | $\mathrm{BO}-\mathrm{B} 3$ |

A0 - A3, B0 - B3 = the levels of the respective Data-Word Inputs.

ORDERING INFORMATION

| Device | Package | Shipping $^{\dagger}$ |
| :--- | :--- | :---: |
| MC74LVX257D | SOIC-16 | 48 Units / Rail |
| MC74LVX257DG | SOIC-16 <br> (Pb-Free) | 48 Units / Rail |
| MC74LVX257DR2 | SOIC-16 | 2500 Tape \& Reel |
| MC74LVX257DR2G | SOIC-16 <br> (Pb-Free) | 2500 Tape \& Reel |
| MC74LVX257DT | TSSOP-16* | 96 Units / Rail |
| MC74LVX257DTR2 | TSSOP-16* | 2500 Tape \& Reel |
| MC74LVX257M | SOEIAJ-16 | 50 Units / Rail |
| MC74LVX257MEL | SOEIAJ-16 | 2000 Tape \& Reel |
| MC74LVX257MELG | SOEIAJ-16 |  |
| (Pb-Free) | 2000 Tape \& Reel |  |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
*This package is inherently $\mathrm{Pb}-$ Free.

MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Positive DC Supply Voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Digital Input Voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {OUT }}$ | DC Output Voltage | -0.5 to $\mathrm{V}_{C C}+0.5$ | V |
| IIK | Input Diode Current | -20 | mA |
| lok | Output Diode Current | $\pm 20$ | mA |
| lout | DC Output Current, per Pin | $\pm 25$ | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | DC Supply Current, $\mathrm{V}_{\mathrm{CC}}$ and GND Pins | $\pm 75$ | mA |
| $P_{\text {D }}$ | $\begin{array}{lr}\text { Power Dissipation in Still Air } & \text { SOIC Package } \\ \text { TSSOP }\end{array}$ | $\begin{aligned} & 200 \\ & 180 \end{aligned}$ | mW |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature Range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {ESD }}$ | ESD Withstand Voltage Human Body Model (Note 1) <br> Machine Model (Note 2)  <br> Charged Device Model (Note 3)  | $\begin{gathered} >2000 \\ >200 \\ >2000 \end{gathered}$ | V |
| I LATCHU P | Latchup Performance Above V CC and Below GND at 125 ${ }^{\circ} \mathrm{C}$ (Note 4) | $\pm 300$ | mA |
| $\theta_{\text {JA }}$ | Thermal Resistance, Junction-to-Ambient $\begin{array}{r}\text { SOIC Package } \\ \text { TSSOP }\end{array}$ | $\begin{aligned} & 143 \\ & 164 \end{aligned}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Tested to EIA/JESD22-A114-A
2. Tested to EIA/JESD22-A115-A
3. Tested to JESD22-C101-A
4. Tested to EIA/JESD78

RECOMMENDED OPERATING CONDITIONS

| Symbol | Characteristics | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage | 2.0 | 3.6 | V |
| $\mathrm{~V}_{\mathrm{IN}}$ | DC Input Voltage | 0 | 5.5 | V |
| $\mathrm{~V}_{\text {OUT }}$ | DC Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature Range, all Package <br> Types | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Input Rise or Fall Time $\quad \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 0 | 100 | $\mathrm{~ns} / \mathrm{V}$ |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $\mathrm{V}_{\text {in }}$ and $V_{\text {out }}$ should be constrained to the range $\mathrm{GND} \leq\left(\mathrm{V}_{\text {in }}\right.$ or $\left.\mathrm{V}_{\text {out }}\right) \leq \mathrm{V}_{\mathrm{CC}}$.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $\mathrm{V}_{\mathrm{C}}$ ). Unused outputs must be left open.

DC CHARACTERISTICS (Voltages Referenced to GND)

| Symbol | Parameter | Condition | $\mathrm{V}_{\mathrm{Cc}}$ <br> (V) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High-Level Input Voltage |  | $\begin{aligned} & 2.0 \\ & 3.0 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 0.75 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  |  | $\begin{aligned} & 0.75 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low-Level Input Voltage |  | $\begin{aligned} & 2.0 \\ & 3.0 \\ & 3.6 \end{aligned}$ |  |  | $0.25 \mathrm{~V}_{\mathrm{CC}}$ $0.3 \mathrm{~V}_{\mathrm{CC}}$ 0.3 VCC |  | $\begin{aligned} & \hline 0.25 \mathrm{~V}_{\mathrm{CC}} \\ & 0.3 \mathrm{~V}_{\mathrm{CC}} \\ & 0.3 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\begin{aligned} & \begin{array}{l} \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A} \\ \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A} \end{array} \\ & \mathrm{I}_{\mathrm{OH}}=-4 \mu \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{gathered} \hline 1.9 \\ 2.9 \\ 2.58 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ |  | $\begin{gathered} \hline 1.9 \\ 2.9 \\ 2.48 \end{gathered}$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low-Level Output Voltage | $\begin{aligned} & \mathrm{l} \mathrm{OL}=50 \mu \mathrm{~A} \\ & \mathrm{loL}=50 \mu \mathrm{~A} \\ & \mathrm{loL}=4 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 3.0 \\ & 3.0 \end{aligned}$ |  | $\begin{aligned} & \hline 0.0 \\ & 0.0 \end{aligned}$ | $\begin{gathered} \hline 0.1 \\ 0.1 \\ 0.36 \end{gathered}$ |  | $\begin{gathered} \hline 0.1 \\ 0.1 \\ 0.44 \end{gathered}$ | V |
| $\mathrm{l}_{\text {OZ }}$ | Maximum 3-State Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | 3.6 |  |  | $\pm 0.1$ |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| 1 N | Input Leakage Current | $\mathrm{V}_{1 \mathrm{~N}}=5.5 \mathrm{~V}$ or GND | 0 to 3.6 |  |  | $\pm 0.1$ |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Maximum Quiescent Supply Current (per package) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 3.6 | 1.0 | 1.0 | 2.0 |  | 40 | $\mu \mathrm{A}$ |

AC ELECTRICAL CHARACTERISTICS Input $t_{r}=t_{f}=3.0 \mathrm{~ns}$

| Symbol | Parameter | Test Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |
| $\begin{aligned} & \text { tpLH, } \\ & t_{\text {PHL }} \end{aligned}$ | Maximum Propagation Delay, A or B to Y | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 9.5 \end{aligned}$ | $\begin{aligned} & \hline 10.0 \\ & 14.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 18.5 \end{aligned}$ | ns |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 4.5 \\ & 7.5 \end{aligned}$ | $\begin{gathered} \hline 8.0 \\ 12.0 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 10.0 \\ & 13.5 \end{aligned}$ |  |
| $\begin{aligned} & \text { tpLH, } \\ & t_{\text {PHL }} \end{aligned}$ | Maximum Propagation Delay, S to Y | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} \hline 8.0 \\ 10.5 \end{gathered}$ | $\begin{aligned} & 12.0 \\ & 15.5 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 17.0 \\ & 20.0 \end{aligned}$ | ns |
|  |  | $\mathrm{V}_{\text {CC }}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & \hline 10.0 \\ & 13.5 \end{aligned}$ | $\begin{aligned} & \hline 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 15.5 \end{aligned}$ |  |
| $\begin{aligned} & \text { tpzL, } \\ & \mathrm{t}_{\text {pZLH}} \end{aligned}$ | Maximum Output Enable, Time, $\overline{\mathrm{OE}}$ to Y | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} \hline 7.5 \\ 10.5 \end{gathered}$ | $\begin{aligned} & \hline 11.5 \\ & 15.0 \end{aligned}$ | $\begin{aligned} & \hline 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 16.5 \\ & 18.0 \end{aligned}$ | ns |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & \hline 5.5 \\ & 8.5 \end{aligned}$ | $\begin{gathered} 9.5 \\ 13.0 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 11.5 \\ & 15.0 \end{aligned}$ |  |
| $\begin{aligned} & \text { tpLZ, } \\ & t_{\text {PHZ }} \end{aligned}$ | Maximum Output Disable, Time, OE to $Y$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.7 \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 13.0 | 17.0 | 1.0 | 18.0 | ns |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 12 | 17.0 | 1.0 | 18.0 |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  |  | 4 | 10 |  | 10 | pF |
|  | Power Dissipation Capacitance (Note 5) |  |  | Typical @ $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V}$ |  |  |  |  | pF |
| $\mathrm{C}_{\text {PD }}$ |  |  |  | 20 |  |  |  |  |  |

5. $\mathrm{C}_{P D}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $\mathrm{I}_{\mathrm{CC}(\mathrm{OPR})}=\mathrm{C}_{\mathrm{PD}} \bullet \mathrm{V}_{\mathrm{CC}} \bullet \mathrm{f}_{\mathrm{in}}+\mathrm{I}_{\mathrm{CC}}$. $\mathrm{C}_{\mathrm{PD}}$ is used to determine the no-load dynamic power consumption; $\mathrm{P}_{\mathrm{D}}=\mathrm{C}_{\mathrm{PD}} \bullet \mathrm{V}_{\mathrm{CC}}{ }^{2} \bullet \mathrm{f}_{\mathrm{in}}+\mathrm{I}_{\mathrm{CC}} \bullet \mathrm{V}_{\mathrm{CC}}$.

NOISE CHARACTERISTICS Input $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=3.0 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$

| Symbol | Characteristic | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Typ | Max |  |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\text {OL }}$ | 0.3 | 0.5 | V |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -0.3 | -0.5 | V |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage |  | 2.0 | V |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 0.8 | V |



Figure 4. Switching Waveform

Figure 6. Test Circuit


Figure 5. Switching Waveform


Figure 7. Test Circuit


Figure 8. Input Equivalent Circuit

## MC74LVX257

## PACKAGE DIMENSIONS

SOIC-16
D SUFFIX
CASE 751B-05
ISSUE J


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982 .
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION $0.15(0.006)$ PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

| DIM | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 9.80 | 10.00 | 0.386 | 0.393 |
| B | 3.80 | 4.00 | 0.150 | 0.157 |
| C | 1.35 | 1.75 | 0.054 | 0.068 |
| D | 0.35 | 0.49 | 0.014 | 0.019 |
| F | 0.40 | 1.25 | 0.016 | 0.049 |
| G | 1.27 BSC |  | 0.050 BSC |  |
| J | 0.19 | 0.25 | 0.008 | 0.009 |
| K | 0.10 | 0.25 | 0.004 | 0.009 |
| M | $0^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $7^{\circ}$ |
| P | 5.80 | 6.20 | 0.229 | 0.244 |
| R | 0.25 | 0.50 | 0.010 | 0.019 |

TSSOP-16
DT SUFFIX
CASE 948F-01
ISSUE A


SOEIAJ-16
M SUFFIX
CASE 966-01
ISSUE O


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER
3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE $0.08(0.003)$ TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER DAMBAR CANNOT BE LOCATED ON THE LOWE
RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018 ).

| DIM | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | --- | 2.05 | --- | 0.081 |
| $\mathrm{A}_{1}$ | 0.05 | 0.20 | 0.002 | 0.008 |
| b | 0.35 | 0.50 | 0.014 | 0.020 |
| c | 0.18 | 0.27 | 0.007 | 0.011 |
| D | 9.90 | 10.50 | 0.390 | 0.413 |
| E | 5.10 | 5.45 | 0.201 | 0.215 |
| e | 1.27 BSC |  | 0.050 BSC |  |
| $\mathrm{H}_{\mathrm{E}}$ | 7.40 | 8.20 | 0.291 | 0.323 |
| L | 0.50 | 0.85 | 0.020 | 0.033 |
| $L_{E}$ | 1.10 | 1.50 | 0.043 | 0.059 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| $Q_{1}$ | 0.70 | 0.90 | 0.028 | 0.035 |
| Z | --- | 0.78 | --- | 0.031 |

ON Semiconductor and 0 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor
P.O. Box 61312, Phoenix, Arizona 85082-1312 USA

Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada
Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.


[^0]:    *For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

