

# 4-Mbit (256K × 16) Static RAM

### **Features**

- Pin-and function-compatible with CY7C1041B
- High speed
  □ t<sub>AA</sub> = 10 ns
- Low active power
  □ I<sub>CC</sub> = 90 mA at 10 ns (Industrial)
- Low CMOS standby power
  □ I<sub>SB2</sub> = 10 mA
- 2.0 V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE and OE features
- Available in Pb-free 44-pin (400 Mils) Molded SOJ and 44-pin TSOP II packages

## **Functional Description**

The CY7C1041D<sup>[1]</sup> is a high-performance CMOS static RAM organized as 256K words by 16 bits. Writing to the device is accomplished by taking Chip Enable  $(\overline{\text{CE}})$  and Write Enable  $(\overline{\text{WE}})$  inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location

specified on the address pins ( $A_0$  through  $A_{17}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins ( $A_0$  through  $A_{17}$ ).

Reading from the device is accomplished by taking Chip Enable  $(\overline{\text{CE}})$  and Output Enable  $(\overline{\text{OE}})$  LOW while forcing the Write Enable  $(\overline{\text{WE}})$  HIGH. If Byte Low Enable  $(\overline{\text{BLE}})$  is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable  $(\overline{\text{BHE}})$  is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes.

The input/output pins (I/O $_0$  through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1041D is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout.

The CY7C1041D is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 4 for more details and suggested alternatives.

For a complete list of related documentation, click here.

# **Logic Block Diagram**



#### Note

1. For guidelines on SRAM system design, please refer to the "System Design Guidelines" Cypress application note, available on the internet at www.cypress.com.





### **Contents**

| Pin Configuration              | 3 |
|--------------------------------|---|
| Selection Guide                |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 11 |
|-----------------------------------------|----|
| Ordering Code Definitions               |    |
| Package Diagrams                        |    |
| Acronyms                                | 13 |
| Document Conventions                    | 13 |
| Units of Measure                        | 13 |
| Document History Page                   | 14 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         | 16 |
| Cypress Developer Community             | 16 |
| Technical Support                       |    |



# **Pin Configuration**

Figure 1. 44-pin SOJ / TSOP II pinout (Top View)



# **Selection Guide**

| Description                  | -10 (Industrial) | -12 (Automotive) [2] | Unit |
|------------------------------|------------------|----------------------|------|
| Maximum Access Time          | 10               | 12                   | ns   |
| Maximum Operating Current    | 90               | 95                   | mA   |
| Maximum CMOS Standby Current | 10               | 15                   | mA   |

#### Note

Document Number: 38-05472 Rev. \*K Page 3 of 16

<sup>2.</sup> Automotive product information is Preliminary.



# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage Temperature ......-65 °C to +150 °C

Ambient Temperature 

Supply Voltage on V<sub>CC</sub> to Relative GND <sup>[3]</sup> ......–0.5 V to +6.0 V

DC Voltage Applied to Outputs in High Z State  $^{[3]}$  ......-0.5 V to V  $_{CC}$  +0.5 V

| DC Input Voltage [3]                                      | 0.5 V to V <sub>CC</sub> +0.5 V |
|-----------------------------------------------------------|---------------------------------|
| Current into Outputs (LOW)                                | 20 mA                           |
| Static Discharge Voltage (per MIL-STD-883, Method 3015) . | >2001 V                         |
| Latch-up Current                                          | >200 mA                         |

# **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> | Speed |  |
|------------|------------------------|-----------------|-------|--|
| Industrial | –40 °C to +85 °C       | $5~V\pm0.5$     | 10 ns |  |
| Automotive | –40 °C to +125 °C      | 5 V ± 0.5       | 12 ns |  |

# **Electrical Characteristics**

Over the Operating Range

| Parameter        | Description                                      | Test Cond                                                                                                                                                                                                    | -10 (Industrial)           |            | -12 (Automotive)      |            | Unit                  |       |
|------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------|-----------------------|------------|-----------------------|-------|
| Parameter        | Description                                      | lest Cond                                                                                                                                                                                                    | itions                     | Min        | Max                   | Min        | Max                   | Ollit |
| V <sub>OH</sub>  | Output HIGH Voltage                              | V <sub>CC</sub> = Min                                                                                                                                                                                        | $I_{OH} = -4.0 \text{ mA}$ | 2.4        | -                     | 2.4        | _                     | V     |
|                  |                                                  | V <sub>CC</sub> = Max                                                                                                                                                                                        | $I_{OH} = -0.1 \text{mA}$  | -          | 3.4 <sup>[4]</sup>    | -          | 3.4 <sup>[4]</sup>    |       |
| V <sub>OL</sub>  | Output LOW Voltage                               | V <sub>CC</sub> = Min                                                                                                                                                                                        | I <sub>OL</sub> = 8.0 mA   | -          | 0.4                   | -          | 0.4                   | V     |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                                                                                                                              | •                          | 2.0        | V <sub>CC</sub> + 0.5 | 2.0        | V <sub>CC</sub> + 0.5 | V     |
| V <sub>IL</sub>  | Input LOW Voltage [3]                            |                                                                                                                                                                                                              |                            | -0.5       | 0.8                   | -0.5       | 0.8                   | V     |
| I <sub>IX</sub>  | Input Leakage Current                            | $GND \le V_I \le V_{CC}$                                                                                                                                                                                     |                            | -1         | +1                    | -1         | +1                    | μА    |
| I <sub>OZ</sub>  | Output Leakage Current                           | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled                                                                                                                                                |                            | <b>–</b> 1 | +1                    | <b>–</b> 1 | +1                    | μА    |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current         | V <sub>CC</sub> = Max,                                                                                                                                                                                       | 100 MHz                    | -          | 90                    | _          | _                     | mA    |
|                  |                                                  | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                     | 83 MHz                     | -          | 80                    | _          | 95                    | mA    |
|                  |                                                  |                                                                                                                                                                                                              | 66 MHz                     | -          | 70                    | _          | 85                    | mA    |
|                  |                                                  |                                                                                                                                                                                                              | 40 MHz                     | -          | 60                    | _          | 75                    | mA    |
| I <sub>SB1</sub> | Automatic CE Power-Down<br>Current – TTL Inputs  | $\begin{array}{c} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{I}} \end{array}$ | L, f = f <sub>MAX</sub>    | _          | 20                    | _          | 25                    | mA    |
| I <sub>SB2</sub> | Automatic CE Power-Down<br>Current – CMOS Inputs | $\begin{array}{c} \text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3  \text{V or} \end{array}$                                 |                            | _          | 10                    | -          | 15                    | mA    |

#### Notes

Document Number: 38-05472 Rev. \*K Page 4 of 16

V<sub>IL</sub> (Min) = -2.0 V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2 V for pulse durations of less than 20 ns.
 Please note that the maximum V<sub>OH</sub> limit does not exceed minimum CMOS V<sub>IH</sub> of 3.5 V. If you are interfacing this SRAM with 5V legacy processors that require a minimum V<sub>IH</sub> of 3.5 V, please refer to Application Note AN6081 for technical details and options you may consider.



# Capacitance

| Parameter [5]    | Description       | Test Conditions                                                      | Max | Unit |
|------------------|-------------------|----------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 8   | pF   |
| C <sub>OUT</sub> | I/O capacitance   |                                                                      | 8   | pF   |

### **Thermal Resistance**

| Parameter [5]     | Description                           | Test Conditions                                                         | 44-pin SOJ<br>Package | 44-pin TSOP II<br>Package | Unit |
|-------------------|---------------------------------------|-------------------------------------------------------------------------|-----------------------|---------------------------|------|
| $\Theta_{JA}$     |                                       | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 57.91                 | 50.66                     | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case) |                                                                         | 36.73                 | 17.17                     | °C/W |

### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms [6]







- 5. Tested initially and after any design or process changes that may affect these parameters.
  6. AC characteristics (except High-Z) are tested using the load conditions shown in Figure 2 (a). High-Z characteristics are tested for all speeds using the test load shown in Figure 2 (c).

Document Number: 38-05472 Rev. \*K Page 5 of 16



# **Data Retention Characteristics**

Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[7]</sup>                                                                                       | Min        | Max             | Unit |    |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|-----------------|------|----|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                                                                 |            | 2.0             | _    | V  |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR} = 2.0 \text{ V},$                                                                              | Industrial | _               | 10   | mA |
| I <sub>CCDR</sub>               | Data Retention Current               | $\overline{CE} \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | Automotive | -               | 15   | mA |
| t <sub>CDR</sub> <sup>[8]</sup> | Chip Deselect to Data Retention Time |                                                                                                                 |            | 0               | _    | ns |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time              |                                                                                                                 |            | t <sub>RC</sub> | _    | ns |

### **Data Retention Waveform**

Figure 3. Data Retention Waveform



- No input may exceed V<sub>CC</sub> + 0.5 V.
   Tested initially and after any design or process changes that may affect these parameters.
   Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(Min)</sub> ≥ 50 μs or stable at V<sub>CC(Min)</sub> ≥ 50 μs.



# **Switching Characteristics**

Over the Operating Range

| [11]               |                                                               | -10 (Inc | dustrial) | -12 (Automotive) |     |      |  |
|--------------------|---------------------------------------------------------------|----------|-----------|------------------|-----|------|--|
| Parameter [11]     | Description                                                   | Min      | Min Max   |                  | Max | Unit |  |
| Read Cycle         |                                                               |          | •         | •                | •   |      |  |
| t <sub>power</sub> | V <sub>CC</sub> (typical) to the First Access <sup>[12]</sup> | 100      | _         | 100              | _   | μS   |  |
| t <sub>RC</sub>    | Read Cycle Time                                               | 10       | _         | 12               | _   | ns   |  |
| t <sub>AA</sub>    | Address to Data Valid                                         | _        | 10        | _                | 12  | ns   |  |
| t <sub>OHA</sub>   | Data Hold from Address Change                                 | 3        | _         | 3                | _   | ns   |  |
| t <sub>ACE</sub>   | CE LOW to Data Valid                                          | _        | 10        | _                | 12  | ns   |  |
| t <sub>DOE</sub>   | OE LOW to Data Valid                                          | _        | 5         | _                | 6   | ns   |  |
| t <sub>LZOE</sub>  | OE LOW to Low Z                                               | 0        | _         | 0                | _   | ns   |  |
| t <sub>HZOE</sub>  | OE HIGH to High Z <sup>[13, 14]</sup>                         | _        | 5         | _                | 6   | ns   |  |
| t <sub>LZCE</sub>  | CE LOW to Low Z <sup>[14]</sup>                               | 3        | _         | 3                | _   | ns   |  |
| t <sub>HZCE</sub>  | CE HIGH to High Z <sup>[13, 14]</sup>                         | _        | 5         | _                | 6   | ns   |  |
| t <sub>PU</sub>    | CE LOW to Power-Up                                            | 0        | _         | 0                | _   | ns   |  |
| t <sub>PD</sub>    | CE HIGH to Power-Down                                         | _        | 10        | _                | 12  | ns   |  |
| t <sub>DBE</sub>   | Byte Enable to Data Valid                                     | _        | 5         | _                | 6   | ns   |  |
| t <sub>LZBE</sub>  | Byte Enable to Low Z                                          | 0        | _         | 0                | _   | ns   |  |
| t <sub>HZBE</sub>  | Byte Disable to High Z                                        | _        | 5         | _                | 6   | ns   |  |
| Write Cycle [15    | , 16]                                                         | ·        |           |                  |     |      |  |
| t <sub>WC</sub>    | Write Cycle Time                                              | 10       | _         | 12               | _   | ns   |  |
| t <sub>SCE</sub>   | CE LOW to Write End                                           | 7        | _         | 10               | _   | ns   |  |
| t <sub>AW</sub>    | Address Set-Up to Write End                                   | 7        | _         | 10               | _   | ns   |  |
| t <sub>HA</sub>    | Address Hold from Write End                                   | 0        | -         | 0                | _   | ns   |  |
| t <sub>SA</sub>    | Address Set-Up to Write Start                                 | 0        | -         | 0                | _   | ns   |  |
| t <sub>PWE</sub>   | WE Pulse Width                                                | 7        | -         | 10               | _   | ns   |  |
| t <sub>SD</sub>    | Data Set-Up to Write End                                      | 6        | _         | 7                | _   | ns   |  |
| t <sub>HD</sub>    | Data Hold from Write End                                      | 0        | _         | 0                | _   | ns   |  |
| t <sub>LZWE</sub>  | WE HIGH to Low Z <sup>[14]</sup>                              | 3 – 3    |           | _                | ns  |      |  |
| t <sub>HZWE</sub>  | WE LOW to High Z <sup>[13, 14]</sup>                          | -        | 5         | -                | 6   | ns   |  |
| t <sub>BW</sub>    | Byte Enable to End of Write                                   | 7        | _         | 10               | _   | ns   |  |

Document Number: 38-05472 Rev. \*K Page 7 of 16

<sup>10.</sup> AC characteristics (except High-Z) are tested using the load conditions shown in Figure 2 (a). High-Z characteristics are tested for all speeds using the test load shown in Figure 2 (c)

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>QL</sub>/I<sub>QH</sub> and 30-pF load capacitance.

<sup>12.</sup> t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.

13. t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 2. Transition is measured when the outputs enter a high impedance state.

14. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

<sup>15.</sup> The internal Write time of the memory is defined by the overlap of  $\overline{\text{CE}}$  LOW, and  $\overline{\text{WE}}$  LOW.  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.

<sup>16.</sup> The minimum Write cycle time for Write Cycle No. 4 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) is the sum of  $t_{\text{HZWE}}$  and  $t_{\text{SD}}$ .



# **Switching Waveforms**

# Figure 4. Read Cycle No. 1 [17, 18]



Figure 5. Read Cycle No. 2 (OE Controlled) [19, 20]



#### Notes

- 17. No input may exceed  $V_{\rm CC}$  + 0.5 V.
- 18. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{BHE}$ , and/or  $\overline{BHE}$  =  $V_{IL}$ .
- 19.  $\overline{\text{WE}}$  is HIGH for read cycle.
- 20. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



# **Switching Waveforms**(continued)

Figure 6. Write Cycle No. 1 (CE Controlled) [21, 22]



Figure 7. Write Cycle No. 2 (BLE or BHE Controlled)



### Notes

21. Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE}$ =  $V_{IH}$ .

22. If  $\overline{\text{CE}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  going HIGH, the output remains in a high-impedance state.



# Switching Waveforms(continued)

Figure 8. Write Cycle No. 3 (WE Controlled, OE HIGH During Write) [23, 24]



Figure 9. Write Cycle No. 4 (WE Controlled, OE LOW) [26]



### Notes

- 23. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.
- 24. Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE}$ =  $V_{IH}$ .
- 25. During this period the I/Os are in the output state and input signals should not be applied.
- 26. The minimum Write cycle time for Write Cycle No. 4 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) is the sum of  $t_{\text{HZWE}}$  and  $t_{\text{SD}}$ .



### **Truth Table**

| CE | ŌE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                             | High Z                              | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data Out                           | High Z                              | Read Lower bits only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | High Z                             | Data Out                            | Read Upper bits only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write All bits             | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | Н   | Data In                            | High Z                              | Write Lower bits only      | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Н   | L   | High Z                             | Data In                             | Write Upper bits only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

Table 1 lists the CY7C1041D key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products.

Table 1. Key Features and Ordering Information

| Speed (ns) | Ordering Code Package Diagram |          | Package Type                  | Operating<br>Range |
|------------|-------------------------------|----------|-------------------------------|--------------------|
| 10         | CY7C1041D-10ZSXI              | 51-85087 | 44-pin TSOP (Type II) Pb-free | Industrial         |

### **Ordering Code Definitions**



Document Number: 38-05472 Rev. \*K Page 11 of 16



# **Package Diagrams**

Figure 10. 44-pin SOJ (400 Mils) Package Outline, 51-85082



Figure 11. 44-pin TSOP II Package Outline, 51-85087



Document Number: 38-05472 Rev. \*K Page 12 of 16



# **Acronyms**

| Acronym | Description                             |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|
| CE      | Chip Enable                             |  |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |  |
| I/O     | Input/Output                            |  |  |  |  |
| OE      | Output Enable                           |  |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |  |
| SOJ     | Small Outline J-Lead                    |  |  |  |  |
| TSOP    | Thin Small Outline Package              |  |  |  |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |  |  |  |

# **Document Conventions**

# **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | degree Celsius  |  |  |  |
| MHz    | megahertz       |  |  |  |
| μA     | microampere     |  |  |  |
| mA     | milliampere     |  |  |  |
| mV     | millivolt       |  |  |  |
| mW     | milliwatt       |  |  |  |
| ns     | nanosecond      |  |  |  |
| pF     | picofarad       |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |

Document Number: 38-05472 Rev. \*K Page 13 of 16



# **Document History Page**

| Revision | ECN    | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|--------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 201560 | SWI                | 01/09/2004         | Advance data sheet for C9 IPP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A       | 233729 | RKF                | 06/14/2004         | Updated Electrical Characteristics: Updated almost entire table (as per EROS (spec 01-02165)). Updated Switching Characteristics: Updated almost entire table (as per EROS (spec 01-02165)). Updated Ordering Information: Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *B       | 351117 | PCI                | 04/18/2005         | Changed status from Advance to Preliminary. Removed 17 and 20 ns speed bins related information in all instances across the document. Added 10 ns speed bin related information in all instances across the document. Updated Maximum Ratings: Added "Static Discharge Voltage" and its corresponding details. Added "Latch-up current" and its corresponding details. Updated Electrical Characteristics: Updated Note 3 (Added V <sub>IH(max)</sub> = V <sub>CC</sub> + 2 V). Changed maximum value of I <sub>CC</sub> parameter from 80 mA to 90 mA corresponding to Test Condition "Industrial" and 10 ns speed bin. Changed maximum value of I <sub>CC</sub> parameter from 67 mA to 75 mA corresponding to Test Condition "Commercial" and 12 ns speed bin. Changed maximum value of I <sub>CC</sub> parameter from 67 mA to 85 mA corresponding to Test Condition "Industrial" and 12 ns speed bin. Changed maximum value of I <sub>CC</sub> parameter from 54 mA to 70 mA corresponding to Test Condition "Commercial" and 15 ns speed bin. Changed maximum value of I <sub>CC</sub> parameter from 54 mA to 80 mA corresponding to Test Condition "Industrial" and 15 ns speed bin. Updated AC Test Loads and Waveforms: Added Note 6 and referred the same note in Figure 2. Updated Data Retention Characteristics: Updated Note 9. Updated Switching Characteristics: Updated Note 13 (Replaced ±500 mV with ±200 mV). Changed minimum value of t <sub>SCE</sub> parameter from 8 ns to 7 ns corresponding to 1 ns speed bin. Updated Switching Waveforms: Added Figure 8. Updated Ordering Information: Updated part numbers. Shaded the table (containing advance information). |
| *C       | 446328 | NXR                | 04/17/2006         | Changed status from Preliminary to Final. Removed 15 ns speed bin related information in all instances across the document. Removed Commercial Temperature Range related information in all instances across the document. Added Automotive Temperature Range related information in all instances across the document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Document Number: 38-05472 Rev. \*K Page 14 of 16



# **Document History Page(continued)**

| Document Title: CY7C1041D, 4-Mbit (256K × 16) Static RAM<br>Document Number: 38-05472 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|---------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                              | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *C (cont.)                                                                            | 446328  | NXR                | 04/17/2006         | Updated Maximum Ratings: Changed value of "Supply Voltage on V <sub>CC</sub> to Relative GND" from "-0.5 V to +7.0 V" to "-0.5 V to +6.0 V". Updated Thermal Resistance: Replaced "two-layer" with "four-layer" in "Test Conditions" column. Removed "All Packages" column. Added "SOJ Package" and "TSOP II Package" columns. Updated Switching Characteristics: Updated Note 13. Changed maximum value of t <sub>HZWE</sub> parameter from 6 ns to 5 ns corresponding to 10 ns speed bin. Updated Ordering Information: Updated part numbers. Removed "Package Name" column. Added "Package Diagram" column. |  |  |
| *D                                                                                    | 2897049 | VKN                | 03/22/2010         | Updated Ordering Information: Updated part numbers. Updated Package Diagrams: spec 51-85082 – Changed revision from *B to *C. spec 51-85087 – Changed revision from *A to *C.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| *E                                                                                    | 3109184 | AJU                | 12/13/2010         | Updated Ordering Information: No change in part numbers. Added Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| *F                                                                                    | 3236731 | PRAS               | 04/21/2011         | Added Acronyms and Units of Measure. Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| *G                                                                                    | 4040855 | MEMJ               | 06/27/2013         | Updated Functional Description. Updated Electrical Characteristics: Added one more Test Condition " $V_{CC}$ = Max, $I_{OH}$ = $-0.1$ mA" for $V_{OH}$ parametrand added maximum value corresponding to that Test Condition. Added Note 4 and referred the same note in maximum value for $V_{OH}$ parametrorresponding to Test Condition " $V_{CC}$ = Max, $I_{OH}$ = $-0.1$ mA". Updated Package Diagrams: spec 51-85082 – Changed revision from *C to *E. spec 51-85087 – Changed revision from *C to *E. Updated to new template.                                                                          |  |  |
| *H                                                                                    | 4390998 | MEMJ               | 05/27/2014         | Updated Switching Characteristics: Updated Note 16 (Replaced "Write Cycle No. 3" with "Write Cycle No. 4"). Updated Switching Waveforms: Added Note 26 and referred the same note in Figure 9. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| *                                                                                     | 4578500 | MEMJ               | 11/24/2014         | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| *J                                                                                    | 5759424 | VINI               | 06/01/2017         | Obsolete document. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| *K                                                                                    | 6321995 | VINI               | 09/26/2018         | Reactivated document. Updated Ordering Information: Updated part numbers. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |

Document Number: 38-05472 Rev. \*K Page 15 of 16



## Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

### **Products**

USB Controllers
Wireless Connectivity

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch

### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

### **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2004–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented to Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and yo

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 38-05472 Rev. \*K Revised September 26, 2018 Page 16 of 16