

#### Is Now Part of



## ON Semiconductor®

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild\_questions@onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees



November 1988 Revised November 1999

# 74AC153 • 74ACT153 Dual 4-Input Multiplexer

#### **General Description**

The AC/ACT153 is a high-speed dual 4-input multiplexer with common select inputs and individual enable inputs for each section. It can select two lines of data from four sources. The two buffered outputs present data in the true (non-inverted) form. In addition to multiplexer operation, the AC/ACT153 can act as a function generator and generate any two functions of three variables.

#### **Features**

- I<sub>CC</sub> reduced by 50%
- Outputs source/sink 24 mA
- ACT153 has TTL-compatible inputs

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                               |
|--------------|----------------|-----------------------------------------------------------------------------------|
| 74AC153SC    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body |
| 74AC153SJ    | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                     |
| 74AC153MTC   | MTC16          | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide       |
| 74AC153PC    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide            |
| 74ACT153SC   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body |
| 74ACT153MTC  | MTC16          | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide       |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Logic Symbols**



#### **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                        | Description          |
|----------------------------------|----------------------|
| I <sub>0a</sub> –I <sub>3a</sub> | Side A Data Inputs   |
| $I_{0b}-I_{3b}$                  | Side B Data Inputs   |
| S <sub>0</sub> , S <sub>1</sub>  | Common Select Inputs |
| $\overline{E}_a$                 | Side A Enable Input  |
| E <sub>b</sub>                   | Side B Enable Input  |
| Za                               | Side A Output        |
| Z <sub>b</sub>                   | Side B Output        |

FACT™ is a trademark of Fairchild Semiconductor Corporation.

© 1999 Fairchild Semiconductor Corporation

DS009928

www.fairchildsemi.com

#### **Functional Description**

The AC/ACT153 is a dual 4-input multiplexer. It can select two bits of data from up to four sources under the control of the common Select inputs  $(S_0,\,S_1).$  The two 4-input multiplexer circuits have individual active-LOW Enables  $(\overline{E}_a,\,\overline{E}_b)$  which can be used to strobe the outputs independently. When the Enables  $(\overline{E}_a,\,\overline{E}_b)$  are HIGH, the corresponding outputs  $Z_a,\,Z_b)$  are forced LOW. The AC/ACT153 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the Select inputs. The logic equations for the outputs are shown below.

$$\begin{split} Z_a &= \overline{E}_a \bullet (I_{0a} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1a} \bullet \overline{S}_1 \bullet S_0 + \\ &I_{2a} \bullet S_1 \bullet \overline{S}_0 + \overline{I}_{\overline{3a}} \bullet \overline{S}_1 \bullet \overline{S}_0) \\ Z_b &= \overline{E}_b \bullet (I_{0b} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1b} \bullet \overline{S}_1 \bullet S_0 + \\ &I_{2b} \bullet S_1 \bullet \overline{S}_0 + \overline{I}_{\overline{3b}} \bullet \overline{S}_1 \bullet \overline{S}_0) \end{split}$$

#### **Truth Table**

| Select<br>Inputs |                |                                                               | Output |   |   |   |   |
|------------------|----------------|---------------------------------------------------------------|--------|---|---|---|---|
| S <sub>0</sub>   | S <sub>1</sub> | E I <sub>0</sub> I <sub>1</sub> I <sub>2</sub> I <sub>3</sub> |        | Z |   |   |   |
| X                | Χ              | Н                                                             | Х      | Х | Χ | Χ | L |
| L                | L              | L                                                             | L      | Х | Χ | Х | L |
| L                | L              | L                                                             | Н      | Х | Χ | Χ | Н |
| Н                | L              | L                                                             | Х      | L | Х | Х | L |
| Н                | L              | L                                                             | Х      | Н | Х | Х | Н |
| L                | Н              | L                                                             | Х      | Х | L | Χ | L |
| L                | Н              | L                                                             | Х      | Х | Н | Χ | Н |
| Н                | Н              | L                                                             | Х      | Х | Х | L | L |
| Н                | Н              | L                                                             | Х      | Х | Х | Н | Н |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 1)

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source

or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA Storage Temperature ( $T_{STG}$ )  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

Junction Temperature (T<sub>J</sub>)

PDIP 140°C

## Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

 $\begin{array}{ccc} AC & 2.0V \text{ to } 6.0V \\ ACT & 4.5V \text{ to } 5.5V \\ \text{Input Voltage } (V_I) & 0V \text{ to } V_{CC} \\ \text{Output Voltage } (V_O) & 0V \text{ to } V_{CC} \\ \end{array}$ 

Operating Temperature (T<sub>A</sub>) -40°C to +85°C

Minimum Input Edge Rate  $(\Delta V/\Delta t)$ 

AC Devices

 $V_{\text{IN}}$  from 30% to 70% of  $V_{\text{CC}}$ 

V<sub>CC</sub> @ 3.3V, 4.5V, 5.5V 125 mV/ns

Minimum Input Edge Rate ( $\Delta V/\Delta t$ )

**ACT Devices** 

 $V_{\text{IN}}$  from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

#### DC Electrical Characteristics for AC

| Symbol           | Parameter               | V <sub>cc</sub> | $V_{CC}$ $T_A = +25^{\circ}C$ |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units  | Conditions                           |
|------------------|-------------------------|-----------------|-------------------------------|------|-----------------------------------------------|--------|--------------------------------------|
| Зуппоп           |                         | (V)             | Тур                           | Gu   | aranteed Limits                               | Oilles | Conditions                           |
| V <sub>IH</sub>  | Minimum HIGH Level      | 3.0             | 1.5                           | 2.1  | 2.1                                           |        | $V_{OUT} = 0.1V$                     |
|                  | Input Voltage           | 4.5             | 2.25                          | 3.15 | 3.15                                          | V      | or V <sub>CC</sub> – 0.1V            |
|                  |                         | 5.5             | 2.75                          | 3.85 | 3.85                                          |        |                                      |
| V <sub>IL</sub>  | Maximum LOW Level       | 3.0             | 1.5                           | 0.9  | 0.9                                           |        | $V_{OUT} = 0.1V$                     |
|                  | Input Voltage           | 4.5             | 2.25                          | 1.35 | 1.35                                          | V      | or V <sub>CC</sub> – 0.1V            |
|                  |                         | 5.5             | 2.75                          | 1.65 | 1.65                                          |        |                                      |
| V <sub>OH</sub>  | Minimum HIGH Level      | 3.0             | 2.99                          | 2.9  | 2.9                                           |        |                                      |
|                  | Output Voltage          | 4.5             | 4.49                          | 4.4  | 4.4                                           | V      | $I_{OUT} = -50 \mu A$                |
|                  |                         | 5.5             | 5.49                          | 5.4  | 5.4                                           |        |                                      |
|                  |                         |                 |                               |      |                                               |        | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                         | 3.0             |                               | 2.56 | 2.46                                          |        | $I_{OH} = -12 \text{ mA}$            |
|                  |                         | 4.5             |                               | 3.86 | 3.76                                          | V      | $I_{OH} = -24 \text{ mA}$            |
|                  |                         | 5.5             |                               | 4.86 | 4.76                                          |        | $I_{OH} = -24 \text{ mA (Note 2)}$   |
| V <sub>OL</sub>  | Maximum LOW Level       | 3.0             | 0.002                         | 0.1  | 0.1                                           |        |                                      |
|                  | Output Voltage          | 4.5             | 0.001                         | 0.1  | 0.1                                           | V      | $I_{OUT} = 50 \mu A$                 |
|                  |                         | 5.5             | 0.001                         | 0.1  | 0.1                                           |        |                                      |
|                  |                         |                 |                               |      |                                               |        | $V_{IN} = V_{IL}$ or $V_{IH}$        |
|                  |                         | 3.0             |                               | 0.36 | 0.44                                          |        | $I_{OL} = 12 \text{ mA}$             |
|                  |                         | 4.5             |                               | 0.36 | 0.44                                          | V      | $I_{OL} = 24 \text{ mA}$             |
|                  |                         | 5.5             |                               | 0.36 | 0.44                                          |        | I <sub>OL</sub> = 24 mA (Note 2)     |
| I <sub>IN</sub>  | Maximum Input           | 5.5             |                               | ±0.1 | ±1.0                                          | μА     | $V_I = V_{CC}$ , GND                 |
| (Note 4)         | Leakage Current         | 5.5             |                               | ±0.1 | ±1.0                                          | μА     | $v_1 = v_{CC}$ , GND                 |
| I <sub>OLD</sub> | Minimum Dynamic         | 5.5             |                               |      | 75                                            | mA     | V <sub>OLD</sub> = 1.65V Max         |
| I <sub>OHD</sub> | Output Current (Note 3) | 5.5             |                               |      | -75                                           | mA     | V <sub>OHD</sub> = 3.85V Min         |
| I <sub>CC</sub>  | Maximum Quiescent       | 5.5             |                               | 4.0  | 40.0                                          | μА     | $V_{IN} = V_{CC}$                    |
| (Note 4)         | Supply Current          | 5.5             |                               | 4.0  | 40.0                                          | μА     | or GND                               |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

Note 4:  $I_{\text{IN}}$  and  $I_{\text{CC}} @ 3.0 \text{V}$  are guaranteed to be less than or equal to the respective limit @ 5.5 V  $V_{\text{CC}}$ .

www.fairchildsemi.com

#### **DC Electrical Characteristics for ACT** T<sub>A</sub> = +25°C $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ V<sub>CC</sub> Units Symbol Parameter Conditions Guaranteed Limits (V) Тур $V_{\mathsf{IH}}$ Minimum HIGH Level 4.5 1.5 2.0 $V_{OUT} = 0.1V$ 5.5 2.0 2.0 or $V_{CC} - 0.1 V$ Maximum LOW Level $V_{\mathsf{IL}}$ 4.5 1.5 0.8 8.0 $V_{OUT} = 0.1V$ ٧ Input Voltage 5.5 1.5 0.8 0.8 or $V_{CC} - 0.1 V$ Minimum HIGH Level 4.5 4.49 $V_{OH}$ 4.4 4.4 $I_{OUT} = -50~\mu A$ 5.5 Output Voltage 5.49 5.4 5.4 $V_{IN} = V_{IL} \text{ or } V_{IH}$ 4.5 3.86 3.76 $I_{OH} = -24 \text{ mA}$ 4.86 $I_{OH} = -24 \text{ mA (Note 5)}$ 5.5 4.76 $V_{OL}$ Maximum LOW Level 4.5 0.1 0.1 $I_{OUT} = 50 \; \mu A$ Output Voltage 0.1 0.1 $V_{IN} = V_{IL} \text{ or } V_{IH}$ 4.5 0.44 $I_{OL} = 24 \text{ mA}$ 0.36 I<sub>OL</sub> = 24 mA (Note 5) 5.5 0.36 0.44 Maximum Input $I_{IN}$ 5.5 ±0.1 ±1.0 $V_I = V_{CC}$ , GND μΑ Leakage Current I<sub>CCT</sub> Maximum 5.5 0.6 $V_I = V_{CC} - 2.1 V \,$ 1.5 mΑ I<sub>CC</sub>/Input $\overline{V_{OLD}} = 1.65V \text{ Max}$ Minimum Dynamic 5.5 75 mΑ $I_{OLD}$ V<sub>OHD</sub> = 3.85V Min Output Current (Note 6) 5.5 -75 mΑ $I_{OHD}$ Maximum Quiescent $V_{IN} = V_{CC}$ $I_{CC}$ 4.0 40.0 or GND

Note 5: All outputs loaded; thresholds on input associated with output under test.

Note 6: Maximum test duration 2.0 ms, one output loaded at a time.

Supply Current

#### **AC Electrical Characteristics for AC**

|                  |                                  | V <sub>CC</sub> |               | $\textbf{T}_{\textbf{A}} = +25^{\circ}\textbf{C}$ |      | T <sub>A</sub> = -40°  | C to +85°C |       |
|------------------|----------------------------------|-----------------|---------------|---------------------------------------------------|------|------------------------|------------|-------|
| Symbol           | Parameter                        | (V)             | $C_L = 50 pF$ |                                                   |      | C <sub>L</sub> = 50 pF |            | Units |
|                  |                                  | (Note 7)        | Min           | Тур                                               | Max  | Min                    | Max        | •     |
| t <sub>PLH</sub> | Propagation Delay                | 3.3             | 2.5           | 9.5                                               | 15.0 | 2.5                    | 17.5       | ns    |
|                  | $S_n$ to $Z_n$                   | 5.0             | 2.0           | 6.5                                               | 11.0 | 2.0                    | 12.5       | 115   |
| t <sub>PHL</sub> | Propagation Delay                | 3.3             | 3.0           | 8.5                                               | 14.5 | 2.5                    | 16.5       | ns    |
|                  | $S_n$ to $Z_n$                   | 5.0             | 2.5           | 6.5                                               | 11.0 | 2.0                    | 12.0       | 115   |
| t <sub>PLH</sub> | Propagation Delay                | 3.3             | 2.5           | 8.0                                               | 13.5 | 2.0                    | 16.0       |       |
|                  | E to Z <sub>n</sub>              | 5.0             | 1.5           | 5.5                                               | 9.5  | 1.5                    | 11.0       | ns    |
| t <sub>PHL</sub> | Propagation Delay                | 3.3             | 2.5           | 7.0                                               | 11.0 | 2.0                    | 12.5       |       |
|                  | E to Z <sub>n</sub>              | 5.0             | 2.0           | 5.0                                               | 8.0  | 1.5                    | 9.0        | ns    |
| t <sub>PLH</sub> | Propagation Delay                | 3.3             | 2.5           | 7.5                                               | 12.5 | 2.0                    | 14.5       | ns    |
|                  | I <sub>n</sub> to Z <sub>n</sub> | 5.0             | 1.5           | 5.5                                               | 9.0  | 1.5                    | 10.5       | 115   |
| t <sub>PHL</sub> | Propagation Delay                | 3.3             | 1.5           | 7.0                                               | 11.5 | 1.5                    | 13.0       | ns    |
|                  | I <sub>n</sub> to Z <sub>n</sub> | 5.0             | 1.5           | 5.0                                               | 8.5  | 1.5                    | 10.0       | 115   |

Note 7: Voltage Range 3.3 is  $3.3V \pm 0.3V$ Voltage Range 5.0 is 5.0V  $\pm$  0.5V

### **AC Electrical Characteristics for ACT**

|                  | Parameter                        | V <sub>CC</sub> | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     |      | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ |      | Units |
|------------------|----------------------------------|-----------------|--------------------------------------------------|-----|------|---------------------------------------------------------------------------|------|-------|
| Symbol           |                                  | (V)             |                                                  |     |      |                                                                           |      |       |
|                  |                                  | (Note 8)        | Min                                              | Тур | Max  | Min                                                                       | Max  |       |
| t <sub>PLH</sub> | Propagation Delay                | 5.0             | 3.0                                              | 7.0 | 11.5 | 2.0                                                                       | 13.5 | ns    |
|                  | $S_n$ to $Z_n$                   | 3.0             | 3.0                                              | 7.0 | 11.5 | 2.0                                                                       | 13.5 | 115   |
| t <sub>PHL</sub> | Propagation Delay                | 5.0             | 3.0                                              | 7.0 | 11.5 | 2.5                                                                       | 13.5 | ns    |
|                  | $S_n$ to $Z_n$                   | 3.0             | 5.0 3.0                                          | 7.0 |      |                                                                           |      |       |
| t <sub>PLH</sub> | Propagation Delay                | 5.0             | 2.0                                              | 6.5 | 10.5 | 2.0                                                                       | 12.5 |       |
|                  | $\overline{E}_n$ to $Z_n$        | 5.0             | 5.0 2.0                                          | 6.5 | 10.5 | 2.0                                                                       | 12.5 | ns    |
| t <sub>PHL</sub> | Propagation Delay                | F.0             |                                                  | 0.0 | 0.5  | 2.5                                                                       | 44.0 |       |
|                  | $\overline{E}_n$ to $Z_n$        | 5.0             | 3.0                                              | 6.0 | 9.5  | 2.5                                                                       | 11.0 | ns    |
| t <sub>PLH</sub> | Propagation Delay                | 5.0             | 2.5                                              | 5.5 | 9.5  | 2.0                                                                       | 11.0 | ns    |
|                  | I <sub>n</sub> to Z <sub>n</sub> | 3.0             | 2.5                                              | 5.5 | 9.5  | 2.0                                                                       | 11.0 | 115   |
| t <sub>PHL</sub> | Propagation Delay                | 5.0             | 5.0 2.0                                          | 5.5 | 9.5  | 2.0                                                                       | 11.0 | ns    |
|                  | $I_n$ to $Z_n$                   | 3.0             |                                                  | 5.5 | 5.5  |                                                                           | 11.0 |       |

Note 8: Voltage Range 5.0 is 5.0V ± 0.5V

### Capacitance

| Symbol          | Parameter                     | Тур  | Units | Conditions             |
|-----------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation Capacitance | 65.0 | pF    | V <sub>CC</sub> = 5.0V |





16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body Package Number M16A







16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

www.onsemi.com