# MJB41C, NJVMJB41CT4G (NPN), MJB42C, NJVMJB42CT4G (PNP)

# **Complementary Silicon Plastic Power Transistors**

# D<sup>2</sup>PAK for Surface Mount

### Features

- Lead Formed for Surface Mount Applications in Plastic Sleeves (No Suffix)
- Electrically the Same as TIP41 and T1P42 Series
- NJV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- Pb-Free Packages are Available

## MAXIMUM RATINGS

| Rating                                                                  | Symbol                            | Value        | Unit      |
|-------------------------------------------------------------------------|-----------------------------------|--------------|-----------|
| Collector-Emitter Voltage                                               | V <sub>CEO</sub>                  | 100          | Vdc       |
| Collector-Base Voltage                                                  | V <sub>CB</sub>                   | 100          | Vdc       |
| Emitter-Base Voltage                                                    | V <sub>EB</sub>                   | 5.0          | Vdc       |
| Collector Current – Continuous<br>– Peak                                | Ι <sub>C</sub>                    | 6.0<br>10    | Adc       |
| Base Current                                                            | Ι <sub>Β</sub>                    | 2.0          | Adc       |
| Total Power Dissipation<br>@ T <sub>C</sub> = 25°C<br>Derate above 25°C | PD                                | 65<br>0.52   | W<br>W/°C |
| Total Power Dissipation<br>@ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 2.0<br>0.016 | W<br>W/°C |
| Unclamped Inductive Load Energy (Note 1)                                | E                                 | 62.5         | mJ        |
| Operating and Storage Junction<br>Temperature Range                     | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150  | °C        |

#### THERMAL CHARACTERISTICS

| Characteristic                                                                    | Symbol          | Max  | Unit |
|-----------------------------------------------------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction-to-Case                                              | $R_{\theta JC}$ | 1.92 | °C/W |
| Thermal Resistance,<br>Junction-to-Ambient                                        | $R_{\thetaJA}$  | 62.5 | °C/W |
| Thermal Resistance,<br>Junction-to-Ambient (Note 2)                               | $R_{\theta JA}$ | 50   | °C/W |
| Maximum Lead Temperature for Soldering<br>Purposes, 1/8" from Case for 10 Seconds | ΤL              | 260  | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. I\_C = 2.5 A, L = 20 mH, P.R.F. = 10 Hz, V\_{CC} = 10 V, R\_{BE} = 100  $\Omega$ 

2. When surface mounted to an FR-4 board using the minimum recommended pad size.



# **ON Semiconductor®**

http://onsemi.com

# COMPLEMENTARY SILICON POWER TRANSISTORS 6 AMPERES, 100 VOLTS, 65 WATTS



## **ORDERING INFORMATION**

| Device       | Package                         | Shipping <sup>†</sup> |
|--------------|---------------------------------|-----------------------|
| MJB41CG      | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail       |
| MJB41CT4G    | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |
| NJVMJB41CT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |
| MJB42CG      | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail       |
| MJB42CT4G    | D <sup>2</sup> PAK<br>(Pb–Free) | 800 / Tape &<br>Reel  |
| NJVMJB42CT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape &<br>Reel  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# MJB41C, NJVMJB41CT4G (NPN), MJB42C, NJVMJB42CT4G (PNP)

| Characteristic                                                                                                             | Symbol                | Min      | Max     | Unit |
|----------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|---------|------|
| OFF CHARACTERISTICS                                                                                                        |                       |          | •       |      |
| Collector-Emitter Sustaining Voltage (Note 3) ( $I_C = 30 \text{ mAdc}, I_B = 0$ )                                         | V <sub>CEO(sus)</sub> | 100      | -       | Vdc  |
| Collector Cutoff Current (V <sub>CE</sub> = 60 Vdc, I <sub>B</sub> = 0)                                                    |                       | -        | 0.7     | mAdc |
| Collector Cutoff Current (V <sub>CE</sub> = 100 Vdc, V <sub>EB</sub> = 0)                                                  | I <sub>CES</sub>      | -        | 100     | μAdc |
| Emitter Cutoff Current ( $V_{BE}$ = 5.0 Vdc, I <sub>C</sub> = 0)                                                           | I <sub>EBO</sub>      | -        | 50      | μAdc |
| ON CHARACTERISTICS (Note 3)                                                                                                |                       |          |         |      |
| DC Current Gain $(I_C = 0.3 \text{ Adc}, V_{CE} = 4.0 \text{ Vdc})$<br>$(I_C = 3.0 \text{ Adc}, V_{CE} = 4.0 \text{ Vdc})$ | h <sub>FE</sub>       | 30<br>15 | -<br>75 | -    |
| Collector–Emitter Saturation Voltage ( $I_C = 6.0$ Adc, $I_B = 600$ mAdc)                                                  | V <sub>CE(sat)</sub>  | -        | 1.5     | Vdc  |
| Base–Emitter On Voltage ( $I_C$ = 6.0 Adc, $V_{CE}$ = 4.0 Vdc)                                                             | V <sub>BE(on)</sub>   | -        | 2.0     | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                    |                       |          | -       | •    |
| Current–Gain – Bandwidth Product ( $I_C$ = 500 mAdc, $V_{CE}$ = 10 Vdc, $f_{test}$ = 1.0 MHz)                              | f <sub>T</sub>        | 3.0      | -       | MHz  |
| Small–Signal Current Gain ( $I_C$ = 0.5 Adc, $V_{CE}$ = 10 Vdc, f = 1.0 kHz)                                               | h <sub>fe</sub>       | 20       | -       | -    |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

3. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.





### MJB41C, NJVMJB41CT4G (NPN), MJB42C, NJVMJB42CT4G (PNP)







Figure 5. Active-Region Safe Operating Area



Figure 6. Turn–Off Time

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ}$ C;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}$ C.  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 7. Capacitance

# MJB41C, NJVMJB41CT4G (NPN), MJB42C, NJVMJB42CT4G (PNP)







| STYLE 1:     | STYLE 2:                 | STYLE 3:                  | STYLE 4:     | STYLE 5:       | STYLE 6:          |
|--------------|--------------------------|---------------------------|--------------|----------------|-------------------|
| PIN 1. BASE  | PIN 1. GATE              | PIN 1. ANODE              | PIN 1. GATE  | PIN 1. CATHODE | PIN 1. NO CONNECT |
| 2. COLLECTOR | 2. DRAIN                 | 2. CATHODE                | 2. COLLECTOR | 2. ANODE       | 2. CATHODE        |
| 3. EMITTER   | <ol><li>SOURCE</li></ol> | <ol><li>ANODE</li></ol>   | 3. EMITTER   | 3. CATHODE     | 3. ANODE          |
| 4. COLLECTOR | 4. DRAIN                 | <ol><li>CATHODE</li></ol> | 4. COLLECTOR | 4. ANODE       | 4. CATHODE        |
|              |                          |                           |              |                |                   |

### MARKING INFORMATION AND FOOTPRINT ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 98ASB42761B                       | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DESCRIPTION: D <sup>2</sup> PAK 3 |                                                                                                                                                                                     |  |  |  |
| ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. |                                   |                                                                                                                                                                                     |  |  |  |

© Semiconductor Components Industries, LLC, 2019

#### D<sup>2</sup>PAK 3 CASE 418B-04 ISSUE L

#### DATE 17 FEB 2015

#### GENERIC MARKING DIAGRAM\*



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 98ASB42761B             | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N: D <sup>2</sup> PAK 3 |                                                                                                                                                                                     |  |  |  |  |
| ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                         |                                                                                                                                                                                     |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

 $\Diamond$