

# **Quick Start Guide**

3-Phase Sensorless BLDC Motor Control Development Kit with S12 MagniV MC9S12ZVML128 MCU







#### 3-mase Sensorless BLDC Motor Control Development Kit with S12 MagniV MC9S12ZVML128 MCU





#### 3-Phase Sensorless BLDC Motor Control Development Kit with S12 MagniV MC9S12ZVML128 MCU

#### Hardware

- S12 MagniV MC9S12ZVML128 evaluation board with integrated 3-phase 12 V/10 A power stage
- 3-phase BLDC motor with Hall sensor, 24 VDC, 9350 RPM, 90 W, 45ZWN24-90-B
- USB cable
- 12 VDC power supply

#### Resources

- Sensorless control using back EMF zero-crossing detection application source code
- Automotive math and motor control library set for MC9S12ZVM installation package
- FreeMASTER installation pack
- FreeMASTER project
- 3-phase sensorless BLDC kit with MC9S12ZVML128 MCU quick start guide
- 3-phase sensorless BLDC kit with MC9S12ZVML128 MCU fact sheet
- 3-phase sensorless BLDC kit with MC9S12ZVML128 MCU application note AN4704
- MC9S12ZVML128 evaluation board user guide



#### SIZ IVIAGNIV MC9S12ZVML128 Evaluation Board





#### Souware Tools Installation



Install the FreeMASTER debugging tool. Download the application at **freescale.com/freemaster**.

2

Install the CP210x virtual COM port driver. The CP210x virtual COM port driver installation file is available in the "Downloads" section at **freescale.com/automcdevkits**.



Run "Device Manager" on your system and check which COM port was assigned to the CP210x COM port driver.

| 4 |   |
|---|---|
|   | - |

Connect the MC9S12ZVML128 evaluation board and the host PC via the supplied USB cable.



Connect the power supply to the MC9S12ZVML128 evaluation board.

Please ensure the development kit is updated with the latest available application software found at freescale.com/automcdevkits before proceeding to step 6.



Start the FreeMASTER project MC9S12ZVML128\_BLDC\_ Sensorless.pmp located in MTRCKTSBNZVM128\SW\ MC9S12ZVML128\_BLDC\_ Sensorless project directory.



Enable communication by pressing the "STOP" button in the FreeMASTER, or by pressing "CTRL+K."



Successful communication is signalized in the status bar. If the communication is not established, check the USB connection between the PC and MC9S12ZVML128 evaluation board, communication port and speed. The communication port and speed can be set in the Project\Options menu (or pressing "CTRL+T"). The communication speed must be set at 9600 Bd.

#### Application Control

- When the power supply is connected to EVB board, the BLDC motor is in stop mode. The user switch starts the motor.
- 2 The application is controlled by user controls built into MC9S12ZVML128 evaluation board or by the FreeMASTER interface.
- 3

Enter the required speed by changing the value of the "Required Speed RPM" variable in the variables watch window or by double clicking the speed gauge in the "Control Page." The "Required Speed RPM" variable is scaled in revolutions per minute. 4

Analyze behavior of BLDC motor during transients by opening "Speed Scope." Speed Scope displays scope of "Actual Speed RPM" and "Required Speed RPM" variables.



Change the maximum allowed value of DC bus current by modifying "DC bus Current Limit" in the variables watch window.



#### SIZ IVIAGNIV MC9S12ZVML128 Evaluation Board Jumper Options

The following is a list of all jumper options. The default installed jumper settings are shown in white text within the blue boxes.

| Jumper              | Option                           | Setting | Description                                             |
|---------------------|----------------------------------|---------|---------------------------------------------------------|
| 10                  | CAN                              | Open    | VDDC ballast transistor is not supplied from VSUP       |
| J2                  | Transceiver 5 V<br>supply option | Close   | VDDC ballast transistor is supplied from VSUP           |
| J3                  | VDDC supplied                    | Open    | VDDC node is not supplied from the USB-to-SCI interface |
| 73                  | from USB<br>option               | Close   | VDDC node is supplied from the USB-to-SCI interface     |
| 14                  | RESET LED                        | Open    | RESET LED indicator disabled                            |
| J4                  | J4 indicator option              | Close   | RESET LED indicator enabled                             |
|                     | VDDX LED                         | Open    | VDD LED indicator disabled                              |
| J5 indicator option | indicator option                 | Close   | VDD LED indicator enabled                               |
| 10                  | J6 VSUP LED indicator option     | Open    | VSUP LED indicator disabled                             |
| Jb                  |                                  | Close   | VSUP LED indicator enabled                              |



| Jumper                      | Option                                  | Setting | Description                                                  |
|-----------------------------|-----------------------------------------|---------|--------------------------------------------------------------|
| .19                         | ON/OFF switch                           | Open    | ON/OFF switch disabled                                       |
| 79                          | option                                  | Close   | ON/OFF switch enabled                                        |
| J10                         | OSBDM boot-                             | Open    | OSBDM boot loader disabled                                   |
| 310                         | loader option                           | Close   | OSBDM boot loader enabled                                    |
| 110                         | Resolver circuit                        | Open    | Resolver input circuitry (+5VDC) supply disabled             |
| J12                         | 5 V supply<br>option                    | Close   | Resolver input circuitry (+5VDC) supply enabled              |
|                             |                                         | 1-2     | FAULT input is connected to port PP0                         |
| J14                         | J14 EVDD or FAULT selector              | 2-3     | Port PP0 is connected to EVDD at Hall sensor interface       |
|                             | Resolver or                             | 1-2     | Phase A from resolver is connected to port PT1               |
| J15                         | J15 Hall/encoder<br>phase A<br>selector | 2-3     | Phase A from Hall/encoder interface is connected to port PT1 |
| Resolver or<br>Hall/encoder | Hall/encoder                            | 1-2     | Phase B from Hall/encoder interface is connected to port PT2 |
|                             | phase B<br>selector                     | 2-3     | Phase B from resolver is connected to port PT2               |



| Jumper | Option                            | Setting | Description                                  |
|--------|-----------------------------------|---------|----------------------------------------------|
| J18    | USB-to-SCI                        | Open    | USB-to-SCI isolator supply disable           |
| J18    | interface supply option           | Close   | USB-to-SCI isolator supply enable            |
|        | "UP" push-                        | Open    | "UP" push button disabled                    |
| J19    | button option                     | Close   | "UP" push button enabled                     |
| 100    | J20 "DOWN" push-<br>button option | Open    | "DOWN" push button disabled                  |
| J20    |                                   | Close   | "DOWN" push button enabled                   |
| J27    | SCI RXD                           | 1-2     | RXD from OSBDM is connected to port PS2      |
| JZI    | selector                          | 2-3     | RXD from USB-to-SCI is connected to port PS2 |
| 100    | J28 SCI TXD<br>selector           | 1-2     | TXD from OSBDM is connected to port PS3      |
| J28    |                                   | 2-3     | TXD from USB-to-SCI is connected to port PS3 |
| 120    | J29 BDM interface supply option   | Open    | BDM supply disabled                          |
|        |                                   | Close   | BDM supply enabled                           |



| Jumper | Option                          | Setting | Description                                             |
|--------|---------------------------------|---------|---------------------------------------------------------|
|        | ADC                             | Open    | POT 1 (ADC potentiometer) supply disabled               |
| J30    | potentiometer<br>pull-up option | Close   | POT 1 (ADC potentiometer) supply enabled                |
| J33    | MCU supply                      | Open    | MCU supply disabled                                     |
| ეკვ    | option                          | Close   | MCU supply enabled                                      |
| J35    | ADC mapping                     | 1-2     | Connects PAD0 to AMP0 external gain-setting resistors   |
| 000    | PADO                            | 2-3     | Connects PAD0 to POS_SIN resolver output                |
| J36    | VREF                            | Open    | Disconnects VSUP to supply a regulated voltage at VREF2 |
| 000    | J36 generation<br>supply option | Close   | Connects VSUP to supply a regulated voltage at<br>VREF2 |
| J37    | USER LED1                       | Open    | "User LED1" disabled                                    |
| J37    | option                          | Close   | "User LED1" enabled                                     |
| 100    |                                 | Open    | PDO-PDOCLK not shorted                                  |
| J38    | PDO-PDOCLK                      | Close   | PDO-PDOCLK shorted                                      |



| Jumper  | Option             | Setting                                                            | Description                                                         |
|---------|--------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|
| J39 F   | Resolver phase     | 1-2                                                                | SINCOS I/O connector phase B connected to resolver phase B input    |
|         | B selector         | 2-3                                                                | POS_COS connected to resolver phase B input                         |
| J40     | VDDX ballast       | Open                                                               | VDDX ballast is disconnected                                        |
| J4U     | supply option      | Close                                                              | VDDX ballast is connected                                           |
| J43     | Resolver circuit   | Open                                                               | Resolver generator circuit supply disconnected                      |
| J43     | 12 V supply option | Close                                                              | Resolver generator circuit supply connected                         |
|         | ADC mapping        | Open                                                               | PAD1 is disconnected from the AMPM0 external gain-setting resistors |
| PAD1    | Close              | PAD1 is connected to the AMPM0 external gain-<br>setting resistors |                                                                     |
| J45 ADO | ADC mapping        | Open                                                               | PAD2 is disconnected from the AMPP0 external gain-setting resistors |
|         | PAD2               | Close                                                              | PAD2 is connected to the AMPP0 external gain-<br>setting resistors  |



| Jumper | Option                           | Setting | Description                                                         |
|--------|----------------------------------|---------|---------------------------------------------------------------------|
| J46 AI | ADC mapping<br>PAD3              | 1-2     | Connects PAD3 to ADC_IA (phase A current sense from external opamp) |
|        | PAD3                             | 2-3     | Connects PAD3 to POS_SIN resolver output                            |
| J47    | ADC mapping                      | 1-2     | Connects PAD4 to ADC_IB (phase B current sense from external opamp) |
|        | PAD4                             | 2-3     | Connects PAD4 to ADC potentiometer POT1                             |
|        | ADC mapping                      | 1-2     | Connects PAD5 to AMP1 external gain setting resistors               |
| J40    | PAD5                             | 2-3     | Connects PAD5 to ADC_IB (phase B current sense from external opamp) |
| 140    | J49 Resolver phase<br>A selector | 1-2     | Resolver phase A connected to SINCOS I/O connector phase A input    |
| 549    |                                  | 2-3     | Resolver phase A connected to resolver POS_SIN Schmitt-Trigger      |
| 150    | J50 ADC mapping<br>PAD6          | 1-2     | Connects PAD6 to AMPM1 external gain-setting resistors              |
|        |                                  | 2-3     | Connects PAD6 to POS_COS resolver output                            |



| Jumper  | Option                    | Setting       | Description                                                         |
|---------|---------------------------|---------------|---------------------------------------------------------------------|
|         | ADC mapping               | J51(1-2)      | Connects PAD7 to AMPP1 external gain-setting resistors              |
| J51/J42 | PAD7                      | J51(2-3)      | Connects PAD7 to POS_SIN resolver output                            |
|         |                           | J42(1)-J51(2) | Connects PAD7 to ADC potentiometer POT1                             |
| J52     | J52 ADC mapping<br>PAD8   | 1-2           | Connects PAD8 to ADC_IC (phase C current sense from external opamp) |
|         |                           | 2-3           | Connects PAD8 to POS_COS resolver output                            |
| 153     | USER LED2                 | Open          | "User LED 2" disabled                                               |
|         | option                    | Close         | "User LED 2" enabled                                                |
| 155     | J55 VREF selector         | 1-2           | VREF supplied from VDDX                                             |
| 000 N   |                           | 2-3           | VREF supplied from the VREF2 regulator                              |
| J56     | Resolver COS<br>reference | 1-2           | Input to POS_COS circuit is from OFFSET1                            |
|         |                           | 2-3           | Input to POS_COS circuit is from RES_COS_REF                        |



| Jumper        | Option                                | Setting                                                                               | Description                                                                        |
|---------------|---------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
|               | Internal AMP0                         | 1-2                                                                                   | Connects DC bus to the internal AMP0 inverting input (phase A current sense)       |
| J57           | input selector<br>(inverting)         | 2-3                                                                                   | Connects ground to the internal AMP0 inverting input (DC bus current sense)        |
| 150           | Resolver SIN                          | 1-2                                                                                   | Input to POS_SIN circuit is from RES_SIN_REF                                       |
| J59 reference | 2-3                                   | Input to POS_SIN circuit is from OFFSET1                                              |                                                                                    |
| Internal AMP0 | 1-2                                   | Connects phase A to the internal AMP0 non-<br>inverting input (phase A current sense) |                                                                                    |
| 100           | J60 input selector<br>(non-inverting) | 2-3                                                                                   | Connects DC bus as non-inverting input for<br>internal AMP0 (DC bus current sense) |
| J63           | FAULT<br>comparators                  | Open                                                                                  | FAULT circuit supply disconnected                                                  |
|               | 5 V supply<br>option                  | Close                                                                                 | FAULT circuit supply connected                                                     |



## SIZ IVIAGNIV MC9S12ZVML128 Evaluation Board Jumper Position





### Support

Visit **freescale.com/support** for a list of phone numbers within your region.

### Warranty

Visit **freescale.com/warranty** for complete warranty information.



For more information, visit freescale.com/automcdevkits

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. MagniV is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2013 Freescale Semiconductor, Inc.a

Document Number: MTRCKTSBNZVM128QSG REV 0 Agile Number: 926-78779 REV A